148c6f328SShengzhou Liu /* 248c6f328SShengzhou Liu * Copyright 2014 Freescale Semiconductor, Inc. 348c6f328SShengzhou Liu * 448c6f328SShengzhou Liu * SPDX-License-Identifier: GPL-2.0+ 548c6f328SShengzhou Liu */ 648c6f328SShengzhou Liu 748c6f328SShengzhou Liu /* 848c6f328SShengzhou Liu * T1024/T1023 RDB board configuration file 948c6f328SShengzhou Liu */ 1048c6f328SShengzhou Liu 1148c6f328SShengzhou Liu #ifndef __T1024RDB_H 1248c6f328SShengzhou Liu #define __T1024RDB_H 1348c6f328SShengzhou Liu 1448c6f328SShengzhou Liu /* High Level Configuration Options */ 1548c6f328SShengzhou Liu #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 1648c6f328SShengzhou Liu #define CONFIG_MP /* support multiple processors */ 1748c6f328SShengzhou Liu #define CONFIG_ENABLE_36BIT_PHYS 1848c6f328SShengzhou Liu 1948c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 2048c6f328SShengzhou Liu #define CONFIG_ADDR_MAP 1 2148c6f328SShengzhou Liu #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 2248c6f328SShengzhou Liu #endif 2348c6f328SShengzhou Liu 2448c6f328SShengzhou Liu #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 2551370d56SYork Sun #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS 2648c6f328SShengzhou Liu 2748c6f328SShengzhou Liu #define CONFIG_ENV_OVERWRITE 2848c6f328SShengzhou Liu 29ef6c55a2SAneesh Bansal #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 30ef6c55a2SAneesh Bansal 3148c6f328SShengzhou Liu /* support deep sleep */ 32e5d5f5a8SYork Sun #ifdef CONFIG_ARCH_T1024 3348c6f328SShengzhou Liu #define CONFIG_DEEP_SLEEP 34e8a7f1c3SShengzhou Liu #endif 3548c6f328SShengzhou Liu 3648c6f328SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL 3748c6f328SShengzhou Liu #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xrdb/t1024_pbi.cfg 3848c6f328SShengzhou Liu #define CONFIG_SPL_FLUSH_IMAGE 3948c6f328SShengzhou Liu #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 40f49b8c1bStang yuantian #define CONFIG_SYS_TEXT_BASE 0x30001000 4148c6f328SShengzhou Liu #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 4248c6f328SShengzhou Liu #define CONFIG_SPL_PAD_TO 0x40000 4348c6f328SShengzhou Liu #define CONFIG_SPL_MAX_SIZE 0x28000 4448c6f328SShengzhou Liu #define RESET_VECTOR_OFFSET 0x27FFC 4548c6f328SShengzhou Liu #define BOOT_PAGE_OFFSET 0x27000 4648c6f328SShengzhou Liu #ifdef CONFIG_SPL_BUILD 4748c6f328SShengzhou Liu #define CONFIG_SPL_SKIP_RELOCATE 4848c6f328SShengzhou Liu #define CONFIG_SPL_COMMON_INIT_DDR 4948c6f328SShengzhou Liu #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 5048c6f328SShengzhou Liu #endif 5148c6f328SShengzhou Liu 5248c6f328SShengzhou Liu #ifdef CONFIG_NAND 5348c6f328SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 54f49b8c1bStang yuantian #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000 55f49b8c1bStang yuantian #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000 5648c6f328SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 5748c6f328SShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 58960286b6SYork Sun #if defined(CONFIG_TARGET_T1024RDB) 59ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_nand_rcw.cfg 609082405dSYork Sun #elif defined(CONFIG_TARGET_T1023RDB) 61ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_nand_rcw.cfg 62ec90ac73SZhao Qiang #endif 6348c6f328SShengzhou Liu #define CONFIG_SPL_NAND_BOOT 6448c6f328SShengzhou Liu #endif 6548c6f328SShengzhou Liu 6648c6f328SShengzhou Liu #ifdef CONFIG_SPIFLASH 67f49b8c1bStang yuantian #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 6848c6f328SShengzhou Liu #define CONFIG_SPL_SPI_FLASH_MINIMAL 6948c6f328SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 70f49b8c1bStang yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000) 71f49b8c1bStang yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000) 7248c6f328SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) 7348c6f328SShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 7448c6f328SShengzhou Liu #ifndef CONFIG_SPL_BUILD 7548c6f328SShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC 7648c6f328SShengzhou Liu #endif 77960286b6SYork Sun #if defined(CONFIG_TARGET_T1024RDB) 78ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_spi_rcw.cfg 799082405dSYork Sun #elif defined(CONFIG_TARGET_T1023RDB) 80ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_spi_rcw.cfg 81ec90ac73SZhao Qiang #endif 8248c6f328SShengzhou Liu #define CONFIG_SPL_SPI_BOOT 8348c6f328SShengzhou Liu #endif 8448c6f328SShengzhou Liu 8548c6f328SShengzhou Liu #ifdef CONFIG_SDCARD 86f49b8c1bStang yuantian #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 8748c6f328SShengzhou Liu #define CONFIG_SPL_MMC_MINIMAL 8848c6f328SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 89f49b8c1bStang yuantian #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000) 90f49b8c1bStang yuantian #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000) 9148c6f328SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 9248c6f328SShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 9348c6f328SShengzhou Liu #ifndef CONFIG_SPL_BUILD 9448c6f328SShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC 9548c6f328SShengzhou Liu #endif 96960286b6SYork Sun #if defined(CONFIG_TARGET_T1024RDB) 97ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_sd_rcw.cfg 989082405dSYork Sun #elif defined(CONFIG_TARGET_T1023RDB) 99ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_sd_rcw.cfg 100ec90ac73SZhao Qiang #endif 10148c6f328SShengzhou Liu #define CONFIG_SPL_MMC_BOOT 10248c6f328SShengzhou Liu #endif 10348c6f328SShengzhou Liu 10448c6f328SShengzhou Liu #endif /* CONFIG_RAMBOOT_PBL */ 10548c6f328SShengzhou Liu 10648c6f328SShengzhou Liu #ifndef CONFIG_SYS_TEXT_BASE 10748c6f328SShengzhou Liu #define CONFIG_SYS_TEXT_BASE 0xeff40000 10848c6f328SShengzhou Liu #endif 10948c6f328SShengzhou Liu 11048c6f328SShengzhou Liu #ifndef CONFIG_RESET_VECTOR_ADDRESS 11148c6f328SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 11248c6f328SShengzhou Liu #endif 11348c6f328SShengzhou Liu 114*e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH 11548c6f328SShengzhou Liu #define CONFIG_FLASH_CFI_DRIVER 11648c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_CFI 11748c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 11848c6f328SShengzhou Liu #endif 11948c6f328SShengzhou Liu 12048c6f328SShengzhou Liu /* PCIe Boot - Master */ 12148c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_MASTER 12248c6f328SShengzhou Liu /* 12348c6f328SShengzhou Liu * for slave u-boot IMAGE instored in master memory space, 12448c6f328SShengzhou Liu * PHYS must be aligned based on the SIZE 12548c6f328SShengzhou Liu */ 12648c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 12748c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 12848c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 12948c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 13048c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 13148c6f328SShengzhou Liu #else 13248c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000 13348c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000 13448c6f328SShengzhou Liu #endif 13548c6f328SShengzhou Liu /* 13648c6f328SShengzhou Liu * for slave UCODE and ENV instored in master memory space, 13748c6f328SShengzhou Liu * PHYS must be aligned based on the SIZE 13848c6f328SShengzhou Liu */ 13948c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 14048c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 14148c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 14248c6f328SShengzhou Liu #else 14348c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000 14448c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000 14548c6f328SShengzhou Liu #endif 14648c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 14748c6f328SShengzhou Liu /* slave core release by master*/ 14848c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 14948c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 15048c6f328SShengzhou Liu 15148c6f328SShengzhou Liu /* PCIe Boot - Slave */ 15248c6f328SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 15348c6f328SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 15448c6f328SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 15548c6f328SShengzhou Liu (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 15648c6f328SShengzhou Liu /* Set 1M boot space for PCIe boot */ 15748c6f328SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 15848c6f328SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 15948c6f328SShengzhou Liu (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 16048c6f328SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 16148c6f328SShengzhou Liu #endif 16248c6f328SShengzhou Liu 16348c6f328SShengzhou Liu #if defined(CONFIG_SPIFLASH) 16448c6f328SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 16548c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_SPI_FLASH 16648c6f328SShengzhou Liu #define CONFIG_ENV_SPI_BUS 0 16748c6f328SShengzhou Liu #define CONFIG_ENV_SPI_CS 0 16848c6f328SShengzhou Liu #define CONFIG_ENV_SPI_MAX_HZ 10000000 16948c6f328SShengzhou Liu #define CONFIG_ENV_SPI_MODE 0 17048c6f328SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 17148c6f328SShengzhou Liu #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 172960286b6SYork Sun #if defined(CONFIG_TARGET_T1024RDB) 17348c6f328SShengzhou Liu #define CONFIG_ENV_SECT_SIZE 0x10000 1749082405dSYork Sun #elif defined(CONFIG_TARGET_T1023RDB) 175e8a7f1c3SShengzhou Liu #define CONFIG_ENV_SECT_SIZE 0x40000 176e8a7f1c3SShengzhou Liu #endif 17748c6f328SShengzhou Liu #elif defined(CONFIG_SDCARD) 17848c6f328SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 17948c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_MMC 18048c6f328SShengzhou Liu #define CONFIG_SYS_MMC_ENV_DEV 0 18148c6f328SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 18248c6f328SShengzhou Liu #define CONFIG_ENV_OFFSET (512 * 0x800) 18348c6f328SShengzhou Liu #elif defined(CONFIG_NAND) 18448c6f328SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 18548c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_NAND 18648c6f328SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 187960286b6SYork Sun #if defined(CONFIG_TARGET_T1024RDB) 18848c6f328SShengzhou Liu #define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE) 1899082405dSYork Sun #elif defined(CONFIG_TARGET_T1023RDB) 190e8a7f1c3SShengzhou Liu #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 191e8a7f1c3SShengzhou Liu #endif 19248c6f328SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 19348c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_REMOTE 19448c6f328SShengzhou Liu #define CONFIG_ENV_ADDR 0xffe20000 19548c6f328SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 19648c6f328SShengzhou Liu #elif defined(CONFIG_ENV_IS_NOWHERE) 19748c6f328SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 19848c6f328SShengzhou Liu #else 19948c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_FLASH 20048c6f328SShengzhou Liu #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 20148c6f328SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 20248c6f328SShengzhou Liu #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 20348c6f328SShengzhou Liu #endif 20448c6f328SShengzhou Liu 20548c6f328SShengzhou Liu #ifndef __ASSEMBLY__ 20648c6f328SShengzhou Liu unsigned long get_board_sys_clk(void); 20748c6f328SShengzhou Liu unsigned long get_board_ddr_clk(void); 20848c6f328SShengzhou Liu #endif 20948c6f328SShengzhou Liu 21048c6f328SShengzhou Liu #define CONFIG_SYS_CLK_FREQ 100000000 211e8a7f1c3SShengzhou Liu #define CONFIG_DDR_CLK_FREQ 100000000 21248c6f328SShengzhou Liu 21348c6f328SShengzhou Liu /* 21448c6f328SShengzhou Liu * These can be toggled for performance analysis, otherwise use default. 21548c6f328SShengzhou Liu */ 21648c6f328SShengzhou Liu #define CONFIG_SYS_CACHE_STASHING 21748c6f328SShengzhou Liu #define CONFIG_BACKSIDE_L2_CACHE 21848c6f328SShengzhou Liu #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 21948c6f328SShengzhou Liu #define CONFIG_BTB /* toggle branch predition */ 22048c6f328SShengzhou Liu #define CONFIG_DDR_ECC 22148c6f328SShengzhou Liu #ifdef CONFIG_DDR_ECC 22248c6f328SShengzhou Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 22348c6f328SShengzhou Liu #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 22448c6f328SShengzhou Liu #endif 22548c6f328SShengzhou Liu 22648c6f328SShengzhou Liu #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 22748c6f328SShengzhou Liu #define CONFIG_SYS_MEMTEST_END 0x00400000 22848c6f328SShengzhou Liu #define CONFIG_SYS_ALT_MEMTEST 22948c6f328SShengzhou Liu #define CONFIG_PANIC_HANG /* do not reset board on panic */ 23048c6f328SShengzhou Liu 23148c6f328SShengzhou Liu /* 23248c6f328SShengzhou Liu * Config the L3 Cache as L3 SRAM 23348c6f328SShengzhou Liu */ 23448c6f328SShengzhou Liu #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 23548c6f328SShengzhou Liu #define CONFIG_SYS_L3_SIZE (256 << 10) 23648c6f328SShengzhou Liu #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) 23748c6f328SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL 23848c6f328SShengzhou Liu #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 23948c6f328SShengzhou Liu #endif 24048c6f328SShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 24148c6f328SShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10) 24248c6f328SShengzhou Liu #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 24348c6f328SShengzhou Liu #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 24448c6f328SShengzhou Liu 24548c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 24648c6f328SShengzhou Liu #define CONFIG_SYS_DCSRBAR 0xf0000000 24748c6f328SShengzhou Liu #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 24848c6f328SShengzhou Liu #endif 24948c6f328SShengzhou Liu 25048c6f328SShengzhou Liu /* EEPROM */ 25148c6f328SShengzhou Liu #define CONFIG_ID_EEPROM 25248c6f328SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_NXID 25348c6f328SShengzhou Liu #define CONFIG_SYS_EEPROM_BUS_NUM 0 25448c6f328SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 25548c6f328SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 25648c6f328SShengzhou Liu #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 25748c6f328SShengzhou Liu #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 25848c6f328SShengzhou Liu 25948c6f328SShengzhou Liu /* 26048c6f328SShengzhou Liu * DDR Setup 26148c6f328SShengzhou Liu */ 26248c6f328SShengzhou Liu #define CONFIG_VERY_BIG_RAM 26348c6f328SShengzhou Liu #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 26448c6f328SShengzhou Liu #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 26548c6f328SShengzhou Liu #define CONFIG_DIMM_SLOTS_PER_CTLR 1 26648c6f328SShengzhou Liu #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 267e8a7f1c3SShengzhou Liu #define CONFIG_FSL_DDR_INTERACTIVE 268960286b6SYork Sun #if defined(CONFIG_TARGET_T1024RDB) 26948c6f328SShengzhou Liu #define CONFIG_DDR_SPD 27048c6f328SShengzhou Liu #define CONFIG_SYS_SPD_BUS_NUM 0 27148c6f328SShengzhou Liu #define SPD_EEPROM_ADDRESS 0x51 27248c6f328SShengzhou Liu #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 2739082405dSYork Sun #elif defined(CONFIG_TARGET_T1023RDB) 274e8a7f1c3SShengzhou Liu #define CONFIG_SYS_DDR_RAW_TIMING 275e8a7f1c3SShengzhou Liu #define CONFIG_SYS_SDRAM_SIZE 2048 276e8a7f1c3SShengzhou Liu #endif 27748c6f328SShengzhou Liu 27848c6f328SShengzhou Liu /* 27948c6f328SShengzhou Liu * IFC Definitions 28048c6f328SShengzhou Liu */ 28148c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_BASE 0xe8000000 28248c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 28348c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 28448c6f328SShengzhou Liu #else 28548c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 28648c6f328SShengzhou Liu #endif 28748c6f328SShengzhou Liu 28848c6f328SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) 28948c6f328SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 29048c6f328SShengzhou Liu CSPR_PORT_SIZE_16 | \ 29148c6f328SShengzhou Liu CSPR_MSEL_NOR | \ 29248c6f328SShengzhou Liu CSPR_V) 29348c6f328SShengzhou Liu #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 29448c6f328SShengzhou Liu 29548c6f328SShengzhou Liu /* NOR Flash Timing Params */ 296960286b6SYork Sun #if defined(CONFIG_TARGET_T1024RDB) 29748c6f328SShengzhou Liu #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 2989082405dSYork Sun #elif defined(CONFIG_TARGET_T1023RDB) 299ff7ea2d1SShengzhou Liu #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \ 300e8a7f1c3SShengzhou Liu CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN) 301e8a7f1c3SShengzhou Liu #endif 30248c6f328SShengzhou Liu #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 30348c6f328SShengzhou Liu FTIM0_NOR_TEADC(0x5) | \ 30448c6f328SShengzhou Liu FTIM0_NOR_TEAHC(0x5)) 30548c6f328SShengzhou Liu #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 30648c6f328SShengzhou Liu FTIM1_NOR_TRAD_NOR(0x1A) |\ 30748c6f328SShengzhou Liu FTIM1_NOR_TSEQRAD_NOR(0x13)) 30848c6f328SShengzhou Liu #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 30948c6f328SShengzhou Liu FTIM2_NOR_TCH(0x4) | \ 31048c6f328SShengzhou Liu FTIM2_NOR_TWPH(0x0E) | \ 31148c6f328SShengzhou Liu FTIM2_NOR_TWP(0x1c)) 31248c6f328SShengzhou Liu #define CONFIG_SYS_NOR_FTIM3 0x0 31348c6f328SShengzhou Liu 31448c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_QUIET_TEST 31548c6f328SShengzhou Liu #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 31648c6f328SShengzhou Liu 31748c6f328SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 31848c6f328SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 31948c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 32048c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 32148c6f328SShengzhou Liu 32248c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_EMPTY_INFO 32348c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 32448c6f328SShengzhou Liu 325960286b6SYork Sun #ifdef CONFIG_TARGET_T1024RDB 32648c6f328SShengzhou Liu /* CPLD on IFC */ 32748c6f328SShengzhou Liu #define CONFIG_SYS_CPLD_BASE 0xffdf0000 32848c6f328SShengzhou Liu #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) 32948c6f328SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT (0xf) 33048c6f328SShengzhou Liu #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \ 33148c6f328SShengzhou Liu | CSPR_PORT_SIZE_8 \ 33248c6f328SShengzhou Liu | CSPR_MSEL_GPCM \ 33348c6f328SShengzhou Liu | CSPR_V) 33448c6f328SShengzhou Liu #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 33548c6f328SShengzhou Liu #define CONFIG_SYS_CSOR2 0x0 33648c6f328SShengzhou Liu 33748c6f328SShengzhou Liu /* CPLD Timing parameters for IFC CS2 */ 33848c6f328SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 33948c6f328SShengzhou Liu FTIM0_GPCM_TEADC(0x0e) | \ 34048c6f328SShengzhou Liu FTIM0_GPCM_TEAHC(0x0e)) 34148c6f328SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 34248c6f328SShengzhou Liu FTIM1_GPCM_TRAD(0x1f)) 34348c6f328SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 34448c6f328SShengzhou Liu FTIM2_GPCM_TCH(0x8) | \ 34548c6f328SShengzhou Liu FTIM2_GPCM_TWP(0x1f)) 34648c6f328SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3 0x0 347e8a7f1c3SShengzhou Liu #endif 34848c6f328SShengzhou Liu 34948c6f328SShengzhou Liu /* NAND Flash on IFC */ 35048c6f328SShengzhou Liu #define CONFIG_NAND_FSL_IFC 35148c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BASE 0xff800000 35248c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 35348c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 35448c6f328SShengzhou Liu #else 35548c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 35648c6f328SShengzhou Liu #endif 35748c6f328SShengzhou Liu #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 35848c6f328SShengzhou Liu #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 35948c6f328SShengzhou Liu | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 36048c6f328SShengzhou Liu | CSPR_MSEL_NAND /* MSEL = NAND */ \ 36148c6f328SShengzhou Liu | CSPR_V) 36248c6f328SShengzhou Liu #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 36348c6f328SShengzhou Liu 364960286b6SYork Sun #if defined(CONFIG_TARGET_T1024RDB) 36548c6f328SShengzhou Liu #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 36648c6f328SShengzhou Liu | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 36748c6f328SShengzhou Liu | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 36848c6f328SShengzhou Liu | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 36948c6f328SShengzhou Liu | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 37048c6f328SShengzhou Liu | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \ 37148c6f328SShengzhou Liu | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 372e8a7f1c3SShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 3739082405dSYork Sun #elif defined(CONFIG_TARGET_T1023RDB) 3747842950fSJaiprakash Singh #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 3757842950fSJaiprakash Singh | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 3767842950fSJaiprakash Singh | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 377e8a7f1c3SShengzhou Liu | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \ 378e8a7f1c3SShengzhou Liu | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 379e8a7f1c3SShengzhou Liu | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \ 380e8a7f1c3SShengzhou Liu | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 381e8a7f1c3SShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 382e8a7f1c3SShengzhou Liu #endif 38348c6f328SShengzhou Liu 38448c6f328SShengzhou Liu #define CONFIG_SYS_NAND_ONFI_DETECTION 38548c6f328SShengzhou Liu /* ONFI NAND Flash mode0 Timing Params */ 38648c6f328SShengzhou Liu #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 38748c6f328SShengzhou Liu FTIM0_NAND_TWP(0x18) | \ 38848c6f328SShengzhou Liu FTIM0_NAND_TWCHT(0x07) | \ 38948c6f328SShengzhou Liu FTIM0_NAND_TWH(0x0a)) 39048c6f328SShengzhou Liu #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 39148c6f328SShengzhou Liu FTIM1_NAND_TWBE(0x39) | \ 39248c6f328SShengzhou Liu FTIM1_NAND_TRR(0x0e) | \ 39348c6f328SShengzhou Liu FTIM1_NAND_TRP(0x18)) 39448c6f328SShengzhou Liu #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 39548c6f328SShengzhou Liu FTIM2_NAND_TREH(0x0a) | \ 39648c6f328SShengzhou Liu FTIM2_NAND_TWHRE(0x1e)) 39748c6f328SShengzhou Liu #define CONFIG_SYS_NAND_FTIM3 0x0 39848c6f328SShengzhou Liu 39948c6f328SShengzhou Liu #define CONFIG_SYS_NAND_DDR_LAW 11 40048c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 40148c6f328SShengzhou Liu #define CONFIG_SYS_MAX_NAND_DEVICE 1 40248c6f328SShengzhou Liu #define CONFIG_CMD_NAND 40348c6f328SShengzhou Liu 40448c6f328SShengzhou Liu #if defined(CONFIG_NAND) 40548c6f328SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 40648c6f328SShengzhou Liu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 40748c6f328SShengzhou Liu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 40848c6f328SShengzhou Liu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 40948c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 41048c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 41148c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 41248c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 41348c6f328SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 41448c6f328SShengzhou Liu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 41548c6f328SShengzhou Liu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 41648c6f328SShengzhou Liu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 41748c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 41848c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 41948c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 42048c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 42148c6f328SShengzhou Liu #else 42248c6f328SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 42348c6f328SShengzhou Liu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 42448c6f328SShengzhou Liu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 42548c6f328SShengzhou Liu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 42648c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 42748c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 42848c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 42948c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 43048c6f328SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 43148c6f328SShengzhou Liu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 43248c6f328SShengzhou Liu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 43348c6f328SShengzhou Liu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 43448c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 43548c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 43648c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 43748c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 43848c6f328SShengzhou Liu #endif 43948c6f328SShengzhou Liu 44048c6f328SShengzhou Liu #ifdef CONFIG_SPL_BUILD 44148c6f328SShengzhou Liu #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 44248c6f328SShengzhou Liu #else 44348c6f328SShengzhou Liu #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 44448c6f328SShengzhou Liu #endif 44548c6f328SShengzhou Liu 44648c6f328SShengzhou Liu #if defined(CONFIG_RAMBOOT_PBL) 44748c6f328SShengzhou Liu #define CONFIG_SYS_RAMBOOT 44848c6f328SShengzhou Liu #endif 44948c6f328SShengzhou Liu 45048c6f328SShengzhou Liu #define CONFIG_BOARD_EARLY_INIT_R 45148c6f328SShengzhou Liu #define CONFIG_MISC_INIT_R 45248c6f328SShengzhou Liu 45348c6f328SShengzhou Liu #define CONFIG_HWCONFIG 45448c6f328SShengzhou Liu 45548c6f328SShengzhou Liu /* define to use L1 as initial stack */ 45648c6f328SShengzhou Liu #define CONFIG_L1_INIT_RAM 45748c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_LOCK 45848c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 45948c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 46048c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 461b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 46248c6f328SShengzhou Liu /* The assembler doesn't like typecast */ 46348c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 46448c6f328SShengzhou Liu ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 46548c6f328SShengzhou Liu CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 46648c6f328SShengzhou Liu #else 467b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */ 46848c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 46948c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 47048c6f328SShengzhou Liu #endif 47148c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 47248c6f328SShengzhou Liu 47348c6f328SShengzhou Liu #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 47448c6f328SShengzhou Liu GENERATED_GBL_DATA_SIZE) 47548c6f328SShengzhou Liu #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 47648c6f328SShengzhou Liu 47748c6f328SShengzhou Liu #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 47848c6f328SShengzhou Liu #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024) 47948c6f328SShengzhou Liu 48048c6f328SShengzhou Liu /* Serial Port */ 48148c6f328SShengzhou Liu #define CONFIG_CONS_INDEX 1 48248c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_SERIAL 48348c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_REG_SIZE 1 48448c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 48548c6f328SShengzhou Liu 48648c6f328SShengzhou Liu #define CONFIG_SYS_BAUDRATE_TABLE \ 48748c6f328SShengzhou Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 48848c6f328SShengzhou Liu 48948c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 49048c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 49148c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 49248c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 49348c6f328SShengzhou Liu 49448c6f328SShengzhou Liu /* Video */ 49548c6f328SShengzhou Liu #undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */ 49648c6f328SShengzhou Liu #ifdef CONFIG_FSL_DIU_FB 49748c6f328SShengzhou Liu #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000) 49848c6f328SShengzhou Liu #define CONFIG_CMD_BMP 49948c6f328SShengzhou Liu #define CONFIG_VIDEO_LOGO 50048c6f328SShengzhou Liu #define CONFIG_VIDEO_BMP_LOGO 50148c6f328SShengzhou Liu #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 50248c6f328SShengzhou Liu /* 50348c6f328SShengzhou Liu * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so 50448c6f328SShengzhou Liu * disable empty flash sector detection, which is I/O-intensive. 50548c6f328SShengzhou Liu */ 50648c6f328SShengzhou Liu #undef CONFIG_SYS_FLASH_EMPTY_INFO 50748c6f328SShengzhou Liu #endif 50848c6f328SShengzhou Liu 50948c6f328SShengzhou Liu /* I2C */ 51048c6f328SShengzhou Liu #define CONFIG_SYS_I2C 51148c6f328SShengzhou Liu #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ 51248c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */ 51348c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 51448c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */ 51548c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 51648c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 51748c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 51848c6f328SShengzhou Liu 519ff7ea2d1SShengzhou Liu #define I2C_PCA6408_BUS_NUM 1 520ff7ea2d1SShengzhou Liu #define I2C_PCA6408_ADDR 0x20 52148c6f328SShengzhou Liu 52248c6f328SShengzhou Liu /* I2C bus multiplexer */ 52348c6f328SShengzhou Liu #define I2C_MUX_CH_DEFAULT 0x8 52448c6f328SShengzhou Liu 52548c6f328SShengzhou Liu /* 52648c6f328SShengzhou Liu * RTC configuration 52748c6f328SShengzhou Liu */ 52848c6f328SShengzhou Liu #define RTC 52948c6f328SShengzhou Liu #define CONFIG_RTC_DS1337 1 53048c6f328SShengzhou Liu #define CONFIG_SYS_I2C_RTC_ADDR 0x68 53148c6f328SShengzhou Liu 53248c6f328SShengzhou Liu /* 53348c6f328SShengzhou Liu * eSPI - Enhanced SPI 53448c6f328SShengzhou Liu */ 53548c6f328SShengzhou Liu #define CONFIG_SPI_FLASH_BAR 53648c6f328SShengzhou Liu #define CONFIG_SF_DEFAULT_SPEED 10000000 53748c6f328SShengzhou Liu #define CONFIG_SF_DEFAULT_MODE 0 53848c6f328SShengzhou Liu 53948c6f328SShengzhou Liu /* 54048c6f328SShengzhou Liu * General PCIe 54148c6f328SShengzhou Liu * Memory space is mapped 1-1, but I/O space must start from 0. 54248c6f328SShengzhou Liu */ 543b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 544b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 545b38eaec5SRobert P. J. Day #define CONFIG_PCIE3 /* PCIE controller 3 */ 5465d737010SYork Sun #ifdef CONFIG_ARCH_T1040 547b38eaec5SRobert P. J. Day #define CONFIG_PCIE4 /* PCIE controller 4 */ 54848c6f328SShengzhou Liu #endif 54948c6f328SShengzhou Liu #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 55048c6f328SShengzhou Liu #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 55148c6f328SShengzhou Liu #define CONFIG_PCI_INDIRECT_BRIDGE 55248c6f328SShengzhou Liu 55348c6f328SShengzhou Liu #ifdef CONFIG_PCI 55448c6f328SShengzhou Liu /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 55548c6f328SShengzhou Liu #ifdef CONFIG_PCIE1 55648c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 55748c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 55848c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 55948c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 56048c6f328SShengzhou Liu #else 56148c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 56248c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 56348c6f328SShengzhou Liu #endif 56448c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 56548c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 56648c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 56748c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 56848c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 56948c6f328SShengzhou Liu #else 57048c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 57148c6f328SShengzhou Liu #endif 57248c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 57348c6f328SShengzhou Liu #endif 57448c6f328SShengzhou Liu 57548c6f328SShengzhou Liu /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 57648c6f328SShengzhou Liu #ifdef CONFIG_PCIE2 57748c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000 57848c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 57948c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 58048c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull 58148c6f328SShengzhou Liu #else 58248c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000 58348c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS 0x90000000 58448c6f328SShengzhou Liu #endif 58548c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 58648c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 58748c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 58848c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 58948c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 59048c6f328SShengzhou Liu #else 59148c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 59248c6f328SShengzhou Liu #endif 59348c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 59448c6f328SShengzhou Liu #endif 59548c6f328SShengzhou Liu 59648c6f328SShengzhou Liu /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 59748c6f328SShengzhou Liu #ifdef CONFIG_PCIE3 59848c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 59948c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 60048c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 60148c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 60248c6f328SShengzhou Liu #else 60348c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000 60448c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000 60548c6f328SShengzhou Liu #endif 60648c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 60748c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 60848c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 60948c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 61048c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 61148c6f328SShengzhou Liu #else 61248c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 61348c6f328SShengzhou Liu #endif 61448c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 61548c6f328SShengzhou Liu #endif 61648c6f328SShengzhou Liu 61748c6f328SShengzhou Liu /* controller 4, Base address 203000, to be removed */ 61848c6f328SShengzhou Liu #ifdef CONFIG_PCIE4 61948c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000 62048c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 62148c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 62248c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull 62348c6f328SShengzhou Liu #else 62448c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_BUS 0xb0000000 62548c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_PHYS 0xb0000000 62648c6f328SShengzhou Liu #endif 62748c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 62848c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000 62948c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 63048c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 63148c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 63248c6f328SShengzhou Liu #else 63348c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_PHYS 0xf8030000 63448c6f328SShengzhou Liu #endif 63548c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 63648c6f328SShengzhou Liu #endif 63748c6f328SShengzhou Liu 63848c6f328SShengzhou Liu #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 63948c6f328SShengzhou Liu #endif /* CONFIG_PCI */ 64048c6f328SShengzhou Liu 64148c6f328SShengzhou Liu /* 64248c6f328SShengzhou Liu * USB 64348c6f328SShengzhou Liu */ 64448c6f328SShengzhou Liu #define CONFIG_HAS_FSL_DR_USB 64548c6f328SShengzhou Liu 64648c6f328SShengzhou Liu #ifdef CONFIG_HAS_FSL_DR_USB 64748c6f328SShengzhou Liu #define CONFIG_USB_EHCI 64848c6f328SShengzhou Liu #define CONFIG_USB_EHCI_FSL 64948c6f328SShengzhou Liu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 65048c6f328SShengzhou Liu #endif 65148c6f328SShengzhou Liu 65248c6f328SShengzhou Liu /* 65348c6f328SShengzhou Liu * SDHC 65448c6f328SShengzhou Liu */ 65548c6f328SShengzhou Liu #ifdef CONFIG_MMC 65648c6f328SShengzhou Liu #define CONFIG_FSL_ESDHC 65748c6f328SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 65848c6f328SShengzhou Liu #endif 65948c6f328SShengzhou Liu 66048c6f328SShengzhou Liu /* Qman/Bman */ 66148c6f328SShengzhou Liu #ifndef CONFIG_NOBQFMAN 66248c6f328SShengzhou Liu #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 6632a8b3422SJeffrey Ladouceur #define CONFIG_SYS_BMAN_NUM_PORTALS 10 66448c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 66548c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 66648c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 66748c6f328SShengzhou Liu #else 66848c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 66948c6f328SShengzhou Liu #endif 67048c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 6713fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 6723fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 6733fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 6743fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6753fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 6763fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 6773fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6783fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 6792a8b3422SJeffrey Ladouceur #define CONFIG_SYS_QMAN_NUM_PORTALS 10 68048c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 68148c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 68248c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 68348c6f328SShengzhou Liu #else 68448c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 68548c6f328SShengzhou Liu #endif 68648c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 6873fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 6883fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 6893fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 6903fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 6913fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 6923fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 6933fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 6943fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 69548c6f328SShengzhou Liu 69648c6f328SShengzhou Liu #define CONFIG_SYS_DPAA_FMAN 69748c6f328SShengzhou Liu 698960286b6SYork Sun #ifdef CONFIG_TARGET_T1024RDB 69948c6f328SShengzhou Liu #define CONFIG_QE 70048c6f328SShengzhou Liu #define CONFIG_U_QE 701ff7ea2d1SShengzhou Liu #endif 70248c6f328SShengzhou Liu /* Default address of microcode for the Linux FMan driver */ 70348c6f328SShengzhou Liu #if defined(CONFIG_SPIFLASH) 70448c6f328SShengzhou Liu /* 70548c6f328SShengzhou Liu * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 70648c6f328SShengzhou Liu * env, so we got 0x110000. 70748c6f328SShengzhou Liu */ 70848c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_IN_SPIFLASH 70948c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 71048c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR 0x130000 71148c6f328SShengzhou Liu #elif defined(CONFIG_SDCARD) 71248c6f328SShengzhou Liu /* 71348c6f328SShengzhou Liu * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 71448c6f328SShengzhou Liu * about 1MB (2048 blocks), Env is stored after the image, and the env size is 71548c6f328SShengzhou Liu * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820). 71648c6f328SShengzhou Liu */ 71748c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 71848c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 71948c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920) 72048c6f328SShengzhou Liu #elif defined(CONFIG_NAND) 72148c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 722960286b6SYork Sun #if defined(CONFIG_TARGET_T1024RDB) 72348c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE) 72448c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE) 7259082405dSYork Sun #elif defined(CONFIG_TARGET_T1023RDB) 726e8a7f1c3SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE) 727e8a7f1c3SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE) 728e8a7f1c3SShengzhou Liu #endif 72948c6f328SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 73048c6f328SShengzhou Liu /* 73148c6f328SShengzhou Liu * Slave has no ucode locally, it can fetch this from remote. When implementing 73248c6f328SShengzhou Liu * in two corenet boards, slave's ucode could be stored in master's memory 73348c6f328SShengzhou Liu * space, the address can be mapped from slave TLB->slave LAW-> 73448c6f328SShengzhou Liu * slave SRIO or PCIE outbound window->master inbound window-> 73548c6f328SShengzhou Liu * master LAW->the ucode address in master's memory space. 73648c6f328SShengzhou Liu */ 73748c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 73848c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 73948c6f328SShengzhou Liu #else 74048c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 74148c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 74248c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR 0xEFE00000 74348c6f328SShengzhou Liu #endif 74448c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 74548c6f328SShengzhou Liu #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 74648c6f328SShengzhou Liu #endif /* CONFIG_NOBQFMAN */ 74748c6f328SShengzhou Liu 74848c6f328SShengzhou Liu #ifdef CONFIG_SYS_DPAA_FMAN 74948c6f328SShengzhou Liu #define CONFIG_FMAN_ENET 75048c6f328SShengzhou Liu #define CONFIG_PHYLIB_10G 75148c6f328SShengzhou Liu #define CONFIG_PHY_REALTEK 752e26416a3SShengzhou Liu #define CONFIG_PHY_AQUANTIA 753960286b6SYork Sun #if defined(CONFIG_TARGET_T1024RDB) 75448c6f328SShengzhou Liu #define RGMII_PHY1_ADDR 0x2 75548c6f328SShengzhou Liu #define RGMII_PHY2_ADDR 0x6 756e8a7f1c3SShengzhou Liu #define SGMII_AQR_PHY_ADDR 0x2 75748c6f328SShengzhou Liu #define FM1_10GEC1_PHY_ADDR 0x1 7589082405dSYork Sun #elif defined(CONFIG_TARGET_T1023RDB) 759e8a7f1c3SShengzhou Liu #define RGMII_PHY1_ADDR 0x1 760e8a7f1c3SShengzhou Liu #define SGMII_RTK_PHY_ADDR 0x3 761e8a7f1c3SShengzhou Liu #define SGMII_AQR_PHY_ADDR 0x2 762e8a7f1c3SShengzhou Liu #endif 76348c6f328SShengzhou Liu #endif 76448c6f328SShengzhou Liu 76548c6f328SShengzhou Liu #ifdef CONFIG_FMAN_ENET 76648c6f328SShengzhou Liu #define CONFIG_MII /* MII PHY management */ 76748c6f328SShengzhou Liu #define CONFIG_ETHPRIME "FM1@DTSEC4" 76848c6f328SShengzhou Liu #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 76948c6f328SShengzhou Liu #endif 77048c6f328SShengzhou Liu 77148c6f328SShengzhou Liu /* 77248c6f328SShengzhou Liu * Dynamic MTD Partition support with mtdparts 77348c6f328SShengzhou Liu */ 774*e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH 77548c6f328SShengzhou Liu #define CONFIG_MTD_DEVICE 77648c6f328SShengzhou Liu #define CONFIG_MTD_PARTITIONS 77748c6f328SShengzhou Liu #define CONFIG_CMD_MTDPARTS 77848c6f328SShengzhou Liu #define CONFIG_FLASH_CFI_MTD 77948c6f328SShengzhou Liu #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 78048c6f328SShengzhou Liu "spi0=spife110000.1" 78148c6f328SShengzhou Liu #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 78248c6f328SShengzhou Liu "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \ 78348c6f328SShengzhou Liu "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \ 78448c6f328SShengzhou Liu "1m(uboot),5m(kernel),128k(dtb),-(user)" 78548c6f328SShengzhou Liu #endif 78648c6f328SShengzhou Liu 78748c6f328SShengzhou Liu /* 78848c6f328SShengzhou Liu * Environment 78948c6f328SShengzhou Liu */ 79048c6f328SShengzhou Liu #define CONFIG_LOADS_ECHO /* echo on for serial download */ 79148c6f328SShengzhou Liu #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 79248c6f328SShengzhou Liu 79348c6f328SShengzhou Liu /* 79448c6f328SShengzhou Liu * Command line configuration. 79548c6f328SShengzhou Liu */ 79648c6f328SShengzhou Liu #define CONFIG_CMD_DATE 79748c6f328SShengzhou Liu #define CONFIG_CMD_EEPROM 79848c6f328SShengzhou Liu #define CONFIG_CMD_ERRATA 79948c6f328SShengzhou Liu #define CONFIG_CMD_IRQ 80048c6f328SShengzhou Liu #define CONFIG_CMD_REGINFO 80148c6f328SShengzhou Liu 80248c6f328SShengzhou Liu #ifdef CONFIG_PCI 80348c6f328SShengzhou Liu #define CONFIG_CMD_PCI 80448c6f328SShengzhou Liu #endif 80548c6f328SShengzhou Liu 80648c6f328SShengzhou Liu /* 80748c6f328SShengzhou Liu * Miscellaneous configurable options 80848c6f328SShengzhou Liu */ 80948c6f328SShengzhou Liu #define CONFIG_SYS_LONGHELP /* undef to save memory */ 81048c6f328SShengzhou Liu #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 81148c6f328SShengzhou Liu #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 81248c6f328SShengzhou Liu #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 81348c6f328SShengzhou Liu #ifdef CONFIG_CMD_KGDB 81448c6f328SShengzhou Liu #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 81548c6f328SShengzhou Liu #else 81648c6f328SShengzhou Liu #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 81748c6f328SShengzhou Liu #endif 81848c6f328SShengzhou Liu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 81948c6f328SShengzhou Liu #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 82048c6f328SShengzhou Liu #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 82148c6f328SShengzhou Liu 82248c6f328SShengzhou Liu /* 82348c6f328SShengzhou Liu * For booting Linux, the board info and command line data 82448c6f328SShengzhou Liu * have to be in the first 64 MB of memory, since this is 82548c6f328SShengzhou Liu * the maximum mapped by the Linux kernel during initialization. 82648c6f328SShengzhou Liu */ 82748c6f328SShengzhou Liu #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 82848c6f328SShengzhou Liu #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 82948c6f328SShengzhou Liu 83048c6f328SShengzhou Liu #ifdef CONFIG_CMD_KGDB 83148c6f328SShengzhou Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 83248c6f328SShengzhou Liu #endif 83348c6f328SShengzhou Liu 83448c6f328SShengzhou Liu /* 83548c6f328SShengzhou Liu * Environment Configuration 83648c6f328SShengzhou Liu */ 83748c6f328SShengzhou Liu #define CONFIG_ROOTPATH "/opt/nfsroot" 83848c6f328SShengzhou Liu #define CONFIG_BOOTFILE "uImage" 839e8a7f1c3SShengzhou Liu #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 84048c6f328SShengzhou Liu #define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */ 84148c6f328SShengzhou Liu #define CONFIG_BAUDRATE 115200 84248c6f328SShengzhou Liu #define __USB_PHY_TYPE utmi 84348c6f328SShengzhou Liu 844e5d5f5a8SYork Sun #ifdef CONFIG_ARCH_T1024 845e8a7f1c3SShengzhou Liu #define CONFIG_BOARDNAME t1024rdb 846e8a7f1c3SShengzhou Liu #define BANK_INTLV cs0_cs1 84748c6f328SShengzhou Liu #else 848e8a7f1c3SShengzhou Liu #define CONFIG_BOARDNAME t1023rdb 849e8a7f1c3SShengzhou Liu #define BANK_INTLV null 85048c6f328SShengzhou Liu #endif 85148c6f328SShengzhou Liu 85248c6f328SShengzhou Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 85348c6f328SShengzhou Liu "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 854e8a7f1c3SShengzhou Liu "bank_intlv=" __stringify(BANK_INTLV) "\0" \ 85548c6f328SShengzhou Liu "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \ 85648c6f328SShengzhou Liu "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \ 85748c6f328SShengzhou Liu "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \ 85848c6f328SShengzhou Liu __stringify(CONFIG_BOARDNAME) ".dtb\0" \ 85948c6f328SShengzhou Liu "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 86048c6f328SShengzhou Liu "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 86148c6f328SShengzhou Liu "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \ 86248c6f328SShengzhou Liu "netdev=eth0\0" \ 86348c6f328SShengzhou Liu "tftpflash=tftpboot $loadaddr $uboot && " \ 86448c6f328SShengzhou Liu "protect off $ubootaddr +$filesize && " \ 86548c6f328SShengzhou Liu "erase $ubootaddr +$filesize && " \ 86648c6f328SShengzhou Liu "cp.b $loadaddr $ubootaddr $filesize && " \ 86748c6f328SShengzhou Liu "protect on $ubootaddr +$filesize && " \ 86848c6f328SShengzhou Liu "cmp.b $loadaddr $ubootaddr $filesize\0" \ 86948c6f328SShengzhou Liu "consoledev=ttyS0\0" \ 87048c6f328SShengzhou Liu "ramdiskaddr=2000000\0" \ 871b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 87248c6f328SShengzhou Liu "bdev=sda3\0" 87348c6f328SShengzhou Liu 87448c6f328SShengzhou Liu #define CONFIG_LINUX \ 87548c6f328SShengzhou Liu "setenv bootargs root=/dev/ram rw " \ 87648c6f328SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 87748c6f328SShengzhou Liu "setenv ramdiskaddr 0x02000000;" \ 87848c6f328SShengzhou Liu "setenv fdtaddr 0x00c00000;" \ 87948c6f328SShengzhou Liu "setenv loadaddr 0x1000000;" \ 88048c6f328SShengzhou Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 88148c6f328SShengzhou Liu 88248c6f328SShengzhou Liu #define CONFIG_NFSBOOTCOMMAND \ 88348c6f328SShengzhou Liu "setenv bootargs root=/dev/nfs rw " \ 88448c6f328SShengzhou Liu "nfsroot=$serverip:$rootpath " \ 88548c6f328SShengzhou Liu "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 88648c6f328SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 88748c6f328SShengzhou Liu "tftp $loadaddr $bootfile;" \ 88848c6f328SShengzhou Liu "tftp $fdtaddr $fdtfile;" \ 88948c6f328SShengzhou Liu "bootm $loadaddr - $fdtaddr" 89048c6f328SShengzhou Liu 89148c6f328SShengzhou Liu #define CONFIG_BOOTCOMMAND CONFIG_LINUX 89248c6f328SShengzhou Liu 893ef6c55a2SAneesh Bansal /* Hash command with SHA acceleration supported in hardware */ 894ef6c55a2SAneesh Bansal #ifdef CONFIG_FSL_CAAM 895ef6c55a2SAneesh Bansal #define CONFIG_CMD_HASH 896ef6c55a2SAneesh Bansal #define CONFIG_SHA_HW_ACCEL 897ef6c55a2SAneesh Bansal #endif 898ef6c55a2SAneesh Bansal 89948c6f328SShengzhou Liu #include <asm/fsl_secure_boot.h> 900ef6c55a2SAneesh Bansal 90148c6f328SShengzhou Liu #endif /* __T1024RDB_H */ 902