148c6f328SShengzhou Liu /* 248c6f328SShengzhou Liu * Copyright 2014 Freescale Semiconductor, Inc. 348c6f328SShengzhou Liu * 448c6f328SShengzhou Liu * SPDX-License-Identifier: GPL-2.0+ 548c6f328SShengzhou Liu */ 648c6f328SShengzhou Liu 748c6f328SShengzhou Liu /* 848c6f328SShengzhou Liu * T1024/T1023 RDB board configuration file 948c6f328SShengzhou Liu */ 1048c6f328SShengzhou Liu 1148c6f328SShengzhou Liu #ifndef __T1024RDB_H 1248c6f328SShengzhou Liu #define __T1024RDB_H 1348c6f328SShengzhou Liu 1448c6f328SShengzhou Liu /* High Level Configuration Options */ 1548c6f328SShengzhou Liu #define CONFIG_BOOKE 1648c6f328SShengzhou Liu #define CONFIG_E500 /* BOOKE e500 family */ 1748c6f328SShengzhou Liu #define CONFIG_E500MC /* BOOKE e500mc family */ 1848c6f328SShengzhou Liu #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 1948c6f328SShengzhou Liu #define CONFIG_MP /* support multiple processors */ 2048c6f328SShengzhou Liu #define CONFIG_ENABLE_36BIT_PHYS 2148c6f328SShengzhou Liu 2248c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 2348c6f328SShengzhou Liu #define CONFIG_ADDR_MAP 1 2448c6f328SShengzhou Liu #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 2548c6f328SShengzhou Liu #endif 2648c6f328SShengzhou Liu 2748c6f328SShengzhou Liu #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 2848c6f328SShengzhou Liu #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 2948c6f328SShengzhou Liu #define CONFIG_FSL_IFC /* Enable IFC Support */ 3048c6f328SShengzhou Liu 3148c6f328SShengzhou Liu #define CONFIG_FSL_LAW /* Use common FSL init code */ 3248c6f328SShengzhou Liu #define CONFIG_ENV_OVERWRITE 3348c6f328SShengzhou Liu 34ef6c55a2SAneesh Bansal #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 35ef6c55a2SAneesh Bansal 3648c6f328SShengzhou Liu /* support deep sleep */ 37*e5d5f5a8SYork Sun #ifdef CONFIG_ARCH_T1024 3848c6f328SShengzhou Liu #define CONFIG_DEEP_SLEEP 39e8a7f1c3SShengzhou Liu #endif 40f49b8c1bStang yuantian #if defined(CONFIG_DEEP_SLEEP) 41f49b8c1bStang yuantian #define CONFIG_BOARD_EARLY_INIT_F 42f49b8c1bStang yuantian #endif 4348c6f328SShengzhou Liu 4448c6f328SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL 4548c6f328SShengzhou Liu #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xrdb/t1024_pbi.cfg 4648c6f328SShengzhou Liu #define CONFIG_SPL_FLUSH_IMAGE 4748c6f328SShengzhou Liu #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 4848c6f328SShengzhou Liu #define CONFIG_FSL_LAW /* Use common FSL init code */ 49f49b8c1bStang yuantian #define CONFIG_SYS_TEXT_BASE 0x30001000 5048c6f328SShengzhou Liu #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 5148c6f328SShengzhou Liu #define CONFIG_SPL_PAD_TO 0x40000 5248c6f328SShengzhou Liu #define CONFIG_SPL_MAX_SIZE 0x28000 5348c6f328SShengzhou Liu #define RESET_VECTOR_OFFSET 0x27FFC 5448c6f328SShengzhou Liu #define BOOT_PAGE_OFFSET 0x27000 5548c6f328SShengzhou Liu #ifdef CONFIG_SPL_BUILD 5648c6f328SShengzhou Liu #define CONFIG_SPL_SKIP_RELOCATE 5748c6f328SShengzhou Liu #define CONFIG_SPL_COMMON_INIT_DDR 5848c6f328SShengzhou Liu #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 5948c6f328SShengzhou Liu #define CONFIG_SYS_NO_FLASH 6048c6f328SShengzhou Liu #endif 6148c6f328SShengzhou Liu 6248c6f328SShengzhou Liu #ifdef CONFIG_NAND 6348c6f328SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 64f49b8c1bStang yuantian #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000 65f49b8c1bStang yuantian #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000 6648c6f328SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 6748c6f328SShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 68ec90ac73SZhao Qiang #if defined(CONFIG_T1024RDB) 69ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_nand_rcw.cfg 70ec90ac73SZhao Qiang #elif defined(CONFIG_T1023RDB) 71ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_nand_rcw.cfg 72ec90ac73SZhao Qiang #endif 7348c6f328SShengzhou Liu #define CONFIG_SPL_NAND_BOOT 7448c6f328SShengzhou Liu #endif 7548c6f328SShengzhou Liu 7648c6f328SShengzhou Liu #ifdef CONFIG_SPIFLASH 77f49b8c1bStang yuantian #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 7848c6f328SShengzhou Liu #define CONFIG_SPL_SPI_FLASH_MINIMAL 7948c6f328SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 80f49b8c1bStang yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000) 81f49b8c1bStang yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000) 8248c6f328SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) 8348c6f328SShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 8448c6f328SShengzhou Liu #ifndef CONFIG_SPL_BUILD 8548c6f328SShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC 8648c6f328SShengzhou Liu #endif 87ec90ac73SZhao Qiang #if defined(CONFIG_T1024RDB) 88ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_spi_rcw.cfg 89ec90ac73SZhao Qiang #elif defined(CONFIG_T1023RDB) 90ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_spi_rcw.cfg 91ec90ac73SZhao Qiang #endif 9248c6f328SShengzhou Liu #define CONFIG_SPL_SPI_BOOT 9348c6f328SShengzhou Liu #endif 9448c6f328SShengzhou Liu 9548c6f328SShengzhou Liu #ifdef CONFIG_SDCARD 96f49b8c1bStang yuantian #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 9748c6f328SShengzhou Liu #define CONFIG_SPL_MMC_MINIMAL 9848c6f328SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 99f49b8c1bStang yuantian #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000) 100f49b8c1bStang yuantian #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000) 10148c6f328SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 10248c6f328SShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 10348c6f328SShengzhou Liu #ifndef CONFIG_SPL_BUILD 10448c6f328SShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC 10548c6f328SShengzhou Liu #endif 106ec90ac73SZhao Qiang #if defined(CONFIG_T1024RDB) 107ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_sd_rcw.cfg 108ec90ac73SZhao Qiang #elif defined(CONFIG_T1023RDB) 109ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_sd_rcw.cfg 110ec90ac73SZhao Qiang #endif 11148c6f328SShengzhou Liu #define CONFIG_SPL_MMC_BOOT 11248c6f328SShengzhou Liu #endif 11348c6f328SShengzhou Liu 11448c6f328SShengzhou Liu #endif /* CONFIG_RAMBOOT_PBL */ 11548c6f328SShengzhou Liu 11648c6f328SShengzhou Liu #ifndef CONFIG_SYS_TEXT_BASE 11748c6f328SShengzhou Liu #define CONFIG_SYS_TEXT_BASE 0xeff40000 11848c6f328SShengzhou Liu #endif 11948c6f328SShengzhou Liu 12048c6f328SShengzhou Liu #ifndef CONFIG_RESET_VECTOR_ADDRESS 12148c6f328SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 12248c6f328SShengzhou Liu #endif 12348c6f328SShengzhou Liu 12448c6f328SShengzhou Liu #ifndef CONFIG_SYS_NO_FLASH 12548c6f328SShengzhou Liu #define CONFIG_FLASH_CFI_DRIVER 12648c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_CFI 12748c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 12848c6f328SShengzhou Liu #endif 12948c6f328SShengzhou Liu 13048c6f328SShengzhou Liu /* PCIe Boot - Master */ 13148c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_MASTER 13248c6f328SShengzhou Liu /* 13348c6f328SShengzhou Liu * for slave u-boot IMAGE instored in master memory space, 13448c6f328SShengzhou Liu * PHYS must be aligned based on the SIZE 13548c6f328SShengzhou Liu */ 13648c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 13748c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 13848c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 13948c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 14048c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 14148c6f328SShengzhou Liu #else 14248c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000 14348c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000 14448c6f328SShengzhou Liu #endif 14548c6f328SShengzhou Liu /* 14648c6f328SShengzhou Liu * for slave UCODE and ENV instored in master memory space, 14748c6f328SShengzhou Liu * PHYS must be aligned based on the SIZE 14848c6f328SShengzhou Liu */ 14948c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 15048c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 15148c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 15248c6f328SShengzhou Liu #else 15348c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000 15448c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000 15548c6f328SShengzhou Liu #endif 15648c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 15748c6f328SShengzhou Liu /* slave core release by master*/ 15848c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 15948c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 16048c6f328SShengzhou Liu 16148c6f328SShengzhou Liu /* PCIe Boot - Slave */ 16248c6f328SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 16348c6f328SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 16448c6f328SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 16548c6f328SShengzhou Liu (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 16648c6f328SShengzhou Liu /* Set 1M boot space for PCIe boot */ 16748c6f328SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 16848c6f328SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 16948c6f328SShengzhou Liu (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 17048c6f328SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 17148c6f328SShengzhou Liu #define CONFIG_SYS_NO_FLASH 17248c6f328SShengzhou Liu #endif 17348c6f328SShengzhou Liu 17448c6f328SShengzhou Liu #if defined(CONFIG_SPIFLASH) 17548c6f328SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 17648c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_SPI_FLASH 17748c6f328SShengzhou Liu #define CONFIG_ENV_SPI_BUS 0 17848c6f328SShengzhou Liu #define CONFIG_ENV_SPI_CS 0 17948c6f328SShengzhou Liu #define CONFIG_ENV_SPI_MAX_HZ 10000000 18048c6f328SShengzhou Liu #define CONFIG_ENV_SPI_MODE 0 18148c6f328SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 18248c6f328SShengzhou Liu #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 183e8a7f1c3SShengzhou Liu #if defined(CONFIG_T1024RDB) 18448c6f328SShengzhou Liu #define CONFIG_ENV_SECT_SIZE 0x10000 185e8a7f1c3SShengzhou Liu #elif defined(CONFIG_T1023RDB) 186e8a7f1c3SShengzhou Liu #define CONFIG_ENV_SECT_SIZE 0x40000 187e8a7f1c3SShengzhou Liu #endif 18848c6f328SShengzhou Liu #elif defined(CONFIG_SDCARD) 18948c6f328SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 19048c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_MMC 19148c6f328SShengzhou Liu #define CONFIG_SYS_MMC_ENV_DEV 0 19248c6f328SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 19348c6f328SShengzhou Liu #define CONFIG_ENV_OFFSET (512 * 0x800) 19448c6f328SShengzhou Liu #elif defined(CONFIG_NAND) 19548c6f328SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 19648c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_NAND 19748c6f328SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 198e8a7f1c3SShengzhou Liu #if defined(CONFIG_T1024RDB) 19948c6f328SShengzhou Liu #define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE) 200e8a7f1c3SShengzhou Liu #elif defined(CONFIG_T1023RDB) 201e8a7f1c3SShengzhou Liu #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 202e8a7f1c3SShengzhou Liu #endif 20348c6f328SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 20448c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_REMOTE 20548c6f328SShengzhou Liu #define CONFIG_ENV_ADDR 0xffe20000 20648c6f328SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 20748c6f328SShengzhou Liu #elif defined(CONFIG_ENV_IS_NOWHERE) 20848c6f328SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 20948c6f328SShengzhou Liu #else 21048c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_FLASH 21148c6f328SShengzhou Liu #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 21248c6f328SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 21348c6f328SShengzhou Liu #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 21448c6f328SShengzhou Liu #endif 21548c6f328SShengzhou Liu 21648c6f328SShengzhou Liu #ifndef __ASSEMBLY__ 21748c6f328SShengzhou Liu unsigned long get_board_sys_clk(void); 21848c6f328SShengzhou Liu unsigned long get_board_ddr_clk(void); 21948c6f328SShengzhou Liu #endif 22048c6f328SShengzhou Liu 22148c6f328SShengzhou Liu #define CONFIG_SYS_CLK_FREQ 100000000 222e8a7f1c3SShengzhou Liu #define CONFIG_DDR_CLK_FREQ 100000000 22348c6f328SShengzhou Liu 22448c6f328SShengzhou Liu /* 22548c6f328SShengzhou Liu * These can be toggled for performance analysis, otherwise use default. 22648c6f328SShengzhou Liu */ 22748c6f328SShengzhou Liu #define CONFIG_SYS_CACHE_STASHING 22848c6f328SShengzhou Liu #define CONFIG_BACKSIDE_L2_CACHE 22948c6f328SShengzhou Liu #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 23048c6f328SShengzhou Liu #define CONFIG_BTB /* toggle branch predition */ 23148c6f328SShengzhou Liu #define CONFIG_DDR_ECC 23248c6f328SShengzhou Liu #ifdef CONFIG_DDR_ECC 23348c6f328SShengzhou Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 23448c6f328SShengzhou Liu #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 23548c6f328SShengzhou Liu #endif 23648c6f328SShengzhou Liu 23748c6f328SShengzhou Liu #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 23848c6f328SShengzhou Liu #define CONFIG_SYS_MEMTEST_END 0x00400000 23948c6f328SShengzhou Liu #define CONFIG_SYS_ALT_MEMTEST 24048c6f328SShengzhou Liu #define CONFIG_PANIC_HANG /* do not reset board on panic */ 24148c6f328SShengzhou Liu 24248c6f328SShengzhou Liu /* 24348c6f328SShengzhou Liu * Config the L3 Cache as L3 SRAM 24448c6f328SShengzhou Liu */ 24548c6f328SShengzhou Liu #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 24648c6f328SShengzhou Liu #define CONFIG_SYS_L3_SIZE (256 << 10) 24748c6f328SShengzhou Liu #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) 24848c6f328SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL 24948c6f328SShengzhou Liu #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 25048c6f328SShengzhou Liu #endif 25148c6f328SShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 25248c6f328SShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10) 25348c6f328SShengzhou Liu #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 25448c6f328SShengzhou Liu #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 25548c6f328SShengzhou Liu 25648c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 25748c6f328SShengzhou Liu #define CONFIG_SYS_DCSRBAR 0xf0000000 25848c6f328SShengzhou Liu #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 25948c6f328SShengzhou Liu #endif 26048c6f328SShengzhou Liu 26148c6f328SShengzhou Liu /* EEPROM */ 26248c6f328SShengzhou Liu #define CONFIG_ID_EEPROM 26348c6f328SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_NXID 26448c6f328SShengzhou Liu #define CONFIG_SYS_EEPROM_BUS_NUM 0 26548c6f328SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 26648c6f328SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 26748c6f328SShengzhou Liu #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 26848c6f328SShengzhou Liu #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 26948c6f328SShengzhou Liu 27048c6f328SShengzhou Liu /* 27148c6f328SShengzhou Liu * DDR Setup 27248c6f328SShengzhou Liu */ 27348c6f328SShengzhou Liu #define CONFIG_VERY_BIG_RAM 27448c6f328SShengzhou Liu #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 27548c6f328SShengzhou Liu #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 27648c6f328SShengzhou Liu #define CONFIG_DIMM_SLOTS_PER_CTLR 1 27748c6f328SShengzhou Liu #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 278e8a7f1c3SShengzhou Liu #define CONFIG_FSL_DDR_INTERACTIVE 279e8a7f1c3SShengzhou Liu #if defined(CONFIG_T1024RDB) 28048c6f328SShengzhou Liu #define CONFIG_DDR_SPD 28148c6f328SShengzhou Liu #define CONFIG_SYS_FSL_DDR3 28248c6f328SShengzhou Liu #define CONFIG_SYS_SPD_BUS_NUM 0 28348c6f328SShengzhou Liu #define SPD_EEPROM_ADDRESS 0x51 28448c6f328SShengzhou Liu #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 285e8a7f1c3SShengzhou Liu #elif defined(CONFIG_T1023RDB) 286e8a7f1c3SShengzhou Liu #define CONFIG_SYS_FSL_DDR4 287e8a7f1c3SShengzhou Liu #define CONFIG_SYS_DDR_RAW_TIMING 288e8a7f1c3SShengzhou Liu #define CONFIG_SYS_SDRAM_SIZE 2048 289e8a7f1c3SShengzhou Liu #endif 29048c6f328SShengzhou Liu 29148c6f328SShengzhou Liu /* 29248c6f328SShengzhou Liu * IFC Definitions 29348c6f328SShengzhou Liu */ 29448c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_BASE 0xe8000000 29548c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 29648c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 29748c6f328SShengzhou Liu #else 29848c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 29948c6f328SShengzhou Liu #endif 30048c6f328SShengzhou Liu 30148c6f328SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) 30248c6f328SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 30348c6f328SShengzhou Liu CSPR_PORT_SIZE_16 | \ 30448c6f328SShengzhou Liu CSPR_MSEL_NOR | \ 30548c6f328SShengzhou Liu CSPR_V) 30648c6f328SShengzhou Liu #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 30748c6f328SShengzhou Liu 30848c6f328SShengzhou Liu /* NOR Flash Timing Params */ 309e8a7f1c3SShengzhou Liu #if defined(CONFIG_T1024RDB) 31048c6f328SShengzhou Liu #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 311e8a7f1c3SShengzhou Liu #elif defined(CONFIG_T1023RDB) 312ff7ea2d1SShengzhou Liu #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \ 313e8a7f1c3SShengzhou Liu CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN) 314e8a7f1c3SShengzhou Liu #endif 31548c6f328SShengzhou Liu #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 31648c6f328SShengzhou Liu FTIM0_NOR_TEADC(0x5) | \ 31748c6f328SShengzhou Liu FTIM0_NOR_TEAHC(0x5)) 31848c6f328SShengzhou Liu #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 31948c6f328SShengzhou Liu FTIM1_NOR_TRAD_NOR(0x1A) |\ 32048c6f328SShengzhou Liu FTIM1_NOR_TSEQRAD_NOR(0x13)) 32148c6f328SShengzhou Liu #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 32248c6f328SShengzhou Liu FTIM2_NOR_TCH(0x4) | \ 32348c6f328SShengzhou Liu FTIM2_NOR_TWPH(0x0E) | \ 32448c6f328SShengzhou Liu FTIM2_NOR_TWP(0x1c)) 32548c6f328SShengzhou Liu #define CONFIG_SYS_NOR_FTIM3 0x0 32648c6f328SShengzhou Liu 32748c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_QUIET_TEST 32848c6f328SShengzhou Liu #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 32948c6f328SShengzhou Liu 33048c6f328SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 33148c6f328SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 33248c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 33348c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 33448c6f328SShengzhou Liu 33548c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_EMPTY_INFO 33648c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 33748c6f328SShengzhou Liu 338e8a7f1c3SShengzhou Liu #ifdef CONFIG_T1024RDB 33948c6f328SShengzhou Liu /* CPLD on IFC */ 34048c6f328SShengzhou Liu #define CONFIG_SYS_CPLD_BASE 0xffdf0000 34148c6f328SShengzhou Liu #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) 34248c6f328SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT (0xf) 34348c6f328SShengzhou Liu #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \ 34448c6f328SShengzhou Liu | CSPR_PORT_SIZE_8 \ 34548c6f328SShengzhou Liu | CSPR_MSEL_GPCM \ 34648c6f328SShengzhou Liu | CSPR_V) 34748c6f328SShengzhou Liu #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 34848c6f328SShengzhou Liu #define CONFIG_SYS_CSOR2 0x0 34948c6f328SShengzhou Liu 35048c6f328SShengzhou Liu /* CPLD Timing parameters for IFC CS2 */ 35148c6f328SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 35248c6f328SShengzhou Liu FTIM0_GPCM_TEADC(0x0e) | \ 35348c6f328SShengzhou Liu FTIM0_GPCM_TEAHC(0x0e)) 35448c6f328SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 35548c6f328SShengzhou Liu FTIM1_GPCM_TRAD(0x1f)) 35648c6f328SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 35748c6f328SShengzhou Liu FTIM2_GPCM_TCH(0x8) | \ 35848c6f328SShengzhou Liu FTIM2_GPCM_TWP(0x1f)) 35948c6f328SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3 0x0 360e8a7f1c3SShengzhou Liu #endif 36148c6f328SShengzhou Liu 36248c6f328SShengzhou Liu /* NAND Flash on IFC */ 36348c6f328SShengzhou Liu #define CONFIG_NAND_FSL_IFC 36448c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BASE 0xff800000 36548c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 36648c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 36748c6f328SShengzhou Liu #else 36848c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 36948c6f328SShengzhou Liu #endif 37048c6f328SShengzhou Liu #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 37148c6f328SShengzhou Liu #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 37248c6f328SShengzhou Liu | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 37348c6f328SShengzhou Liu | CSPR_MSEL_NAND /* MSEL = NAND */ \ 37448c6f328SShengzhou Liu | CSPR_V) 37548c6f328SShengzhou Liu #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 37648c6f328SShengzhou Liu 377e8a7f1c3SShengzhou Liu #if defined(CONFIG_T1024RDB) 37848c6f328SShengzhou Liu #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 37948c6f328SShengzhou Liu | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 38048c6f328SShengzhou Liu | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 38148c6f328SShengzhou Liu | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 38248c6f328SShengzhou Liu | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 38348c6f328SShengzhou Liu | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \ 38448c6f328SShengzhou Liu | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 385e8a7f1c3SShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 386e8a7f1c3SShengzhou Liu #elif defined(CONFIG_T1023RDB) 3877842950fSJaiprakash Singh #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 3887842950fSJaiprakash Singh | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 3897842950fSJaiprakash Singh | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 390e8a7f1c3SShengzhou Liu | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \ 391e8a7f1c3SShengzhou Liu | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 392e8a7f1c3SShengzhou Liu | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \ 393e8a7f1c3SShengzhou Liu | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 394e8a7f1c3SShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 395e8a7f1c3SShengzhou Liu #endif 39648c6f328SShengzhou Liu 39748c6f328SShengzhou Liu #define CONFIG_SYS_NAND_ONFI_DETECTION 39848c6f328SShengzhou Liu /* ONFI NAND Flash mode0 Timing Params */ 39948c6f328SShengzhou Liu #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 40048c6f328SShengzhou Liu FTIM0_NAND_TWP(0x18) | \ 40148c6f328SShengzhou Liu FTIM0_NAND_TWCHT(0x07) | \ 40248c6f328SShengzhou Liu FTIM0_NAND_TWH(0x0a)) 40348c6f328SShengzhou Liu #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 40448c6f328SShengzhou Liu FTIM1_NAND_TWBE(0x39) | \ 40548c6f328SShengzhou Liu FTIM1_NAND_TRR(0x0e) | \ 40648c6f328SShengzhou Liu FTIM1_NAND_TRP(0x18)) 40748c6f328SShengzhou Liu #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 40848c6f328SShengzhou Liu FTIM2_NAND_TREH(0x0a) | \ 40948c6f328SShengzhou Liu FTIM2_NAND_TWHRE(0x1e)) 41048c6f328SShengzhou Liu #define CONFIG_SYS_NAND_FTIM3 0x0 41148c6f328SShengzhou Liu 41248c6f328SShengzhou Liu #define CONFIG_SYS_NAND_DDR_LAW 11 41348c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 41448c6f328SShengzhou Liu #define CONFIG_SYS_MAX_NAND_DEVICE 1 41548c6f328SShengzhou Liu #define CONFIG_CMD_NAND 41648c6f328SShengzhou Liu 41748c6f328SShengzhou Liu #if defined(CONFIG_NAND) 41848c6f328SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 41948c6f328SShengzhou Liu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 42048c6f328SShengzhou Liu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 42148c6f328SShengzhou Liu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 42248c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 42348c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 42448c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 42548c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 42648c6f328SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 42748c6f328SShengzhou Liu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 42848c6f328SShengzhou Liu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 42948c6f328SShengzhou Liu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 43048c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 43148c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 43248c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 43348c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 43448c6f328SShengzhou Liu #else 43548c6f328SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 43648c6f328SShengzhou Liu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 43748c6f328SShengzhou Liu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 43848c6f328SShengzhou Liu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 43948c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 44048c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 44148c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 44248c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 44348c6f328SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 44448c6f328SShengzhou Liu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 44548c6f328SShengzhou Liu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 44648c6f328SShengzhou Liu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 44748c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 44848c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 44948c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 45048c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 45148c6f328SShengzhou Liu #endif 45248c6f328SShengzhou Liu 45348c6f328SShengzhou Liu #ifdef CONFIG_SPL_BUILD 45448c6f328SShengzhou Liu #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 45548c6f328SShengzhou Liu #else 45648c6f328SShengzhou Liu #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 45748c6f328SShengzhou Liu #endif 45848c6f328SShengzhou Liu 45948c6f328SShengzhou Liu #if defined(CONFIG_RAMBOOT_PBL) 46048c6f328SShengzhou Liu #define CONFIG_SYS_RAMBOOT 46148c6f328SShengzhou Liu #endif 46248c6f328SShengzhou Liu 46348c6f328SShengzhou Liu #define CONFIG_BOARD_EARLY_INIT_R 46448c6f328SShengzhou Liu #define CONFIG_MISC_INIT_R 46548c6f328SShengzhou Liu 46648c6f328SShengzhou Liu #define CONFIG_HWCONFIG 46748c6f328SShengzhou Liu 46848c6f328SShengzhou Liu /* define to use L1 as initial stack */ 46948c6f328SShengzhou Liu #define CONFIG_L1_INIT_RAM 47048c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_LOCK 47148c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 47248c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 47348c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 474b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 47548c6f328SShengzhou Liu /* The assembler doesn't like typecast */ 47648c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 47748c6f328SShengzhou Liu ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 47848c6f328SShengzhou Liu CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 47948c6f328SShengzhou Liu #else 480b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */ 48148c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 48248c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 48348c6f328SShengzhou Liu #endif 48448c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 48548c6f328SShengzhou Liu 48648c6f328SShengzhou Liu #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 48748c6f328SShengzhou Liu GENERATED_GBL_DATA_SIZE) 48848c6f328SShengzhou Liu #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 48948c6f328SShengzhou Liu 49048c6f328SShengzhou Liu #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 49148c6f328SShengzhou Liu #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024) 49248c6f328SShengzhou Liu 49348c6f328SShengzhou Liu /* Serial Port */ 49448c6f328SShengzhou Liu #define CONFIG_CONS_INDEX 1 49548c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_SERIAL 49648c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_REG_SIZE 1 49748c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 49848c6f328SShengzhou Liu 49948c6f328SShengzhou Liu #define CONFIG_SYS_BAUDRATE_TABLE \ 50048c6f328SShengzhou Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 50148c6f328SShengzhou Liu 50248c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 50348c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 50448c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 50548c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 50648c6f328SShengzhou Liu 50748c6f328SShengzhou Liu /* Video */ 50848c6f328SShengzhou Liu #undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */ 50948c6f328SShengzhou Liu #ifdef CONFIG_FSL_DIU_FB 51048c6f328SShengzhou Liu #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000) 51148c6f328SShengzhou Liu #define CONFIG_CMD_BMP 51248c6f328SShengzhou Liu #define CONFIG_VIDEO_LOGO 51348c6f328SShengzhou Liu #define CONFIG_VIDEO_BMP_LOGO 51448c6f328SShengzhou Liu #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 51548c6f328SShengzhou Liu /* 51648c6f328SShengzhou Liu * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so 51748c6f328SShengzhou Liu * disable empty flash sector detection, which is I/O-intensive. 51848c6f328SShengzhou Liu */ 51948c6f328SShengzhou Liu #undef CONFIG_SYS_FLASH_EMPTY_INFO 52048c6f328SShengzhou Liu #endif 52148c6f328SShengzhou Liu 52248c6f328SShengzhou Liu /* I2C */ 52348c6f328SShengzhou Liu #define CONFIG_SYS_I2C 52448c6f328SShengzhou Liu #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ 52548c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */ 52648c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 52748c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */ 52848c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 52948c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 53048c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 53148c6f328SShengzhou Liu 532ff7ea2d1SShengzhou Liu #define I2C_PCA6408_BUS_NUM 1 533ff7ea2d1SShengzhou Liu #define I2C_PCA6408_ADDR 0x20 53448c6f328SShengzhou Liu 53548c6f328SShengzhou Liu /* I2C bus multiplexer */ 53648c6f328SShengzhou Liu #define I2C_MUX_CH_DEFAULT 0x8 53748c6f328SShengzhou Liu 53848c6f328SShengzhou Liu /* 53948c6f328SShengzhou Liu * RTC configuration 54048c6f328SShengzhou Liu */ 54148c6f328SShengzhou Liu #define RTC 54248c6f328SShengzhou Liu #define CONFIG_RTC_DS1337 1 54348c6f328SShengzhou Liu #define CONFIG_SYS_I2C_RTC_ADDR 0x68 54448c6f328SShengzhou Liu 54548c6f328SShengzhou Liu /* 54648c6f328SShengzhou Liu * eSPI - Enhanced SPI 54748c6f328SShengzhou Liu */ 54848c6f328SShengzhou Liu #define CONFIG_SPI_FLASH_BAR 54948c6f328SShengzhou Liu #define CONFIG_SF_DEFAULT_SPEED 10000000 55048c6f328SShengzhou Liu #define CONFIG_SF_DEFAULT_MODE 0 55148c6f328SShengzhou Liu 55248c6f328SShengzhou Liu /* 55348c6f328SShengzhou Liu * General PCIe 55448c6f328SShengzhou Liu * Memory space is mapped 1-1, but I/O space must start from 0. 55548c6f328SShengzhou Liu */ 556b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 557b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 558b38eaec5SRobert P. J. Day #define CONFIG_PCIE3 /* PCIE controller 3 */ 55948c6f328SShengzhou Liu #ifdef CONFIG_PPC_T1040 560b38eaec5SRobert P. J. Day #define CONFIG_PCIE4 /* PCIE controller 4 */ 56148c6f328SShengzhou Liu #endif 56248c6f328SShengzhou Liu #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 56348c6f328SShengzhou Liu #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 56448c6f328SShengzhou Liu #define CONFIG_PCI_INDIRECT_BRIDGE 56548c6f328SShengzhou Liu 56648c6f328SShengzhou Liu #ifdef CONFIG_PCI 56748c6f328SShengzhou Liu /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 56848c6f328SShengzhou Liu #ifdef CONFIG_PCIE1 56948c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 57048c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 57148c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 57248c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 57348c6f328SShengzhou Liu #else 57448c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 57548c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 57648c6f328SShengzhou Liu #endif 57748c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 57848c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 57948c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 58048c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 58148c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 58248c6f328SShengzhou Liu #else 58348c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 58448c6f328SShengzhou Liu #endif 58548c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 58648c6f328SShengzhou Liu #endif 58748c6f328SShengzhou Liu 58848c6f328SShengzhou Liu /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 58948c6f328SShengzhou Liu #ifdef CONFIG_PCIE2 59048c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000 59148c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 59248c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 59348c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull 59448c6f328SShengzhou Liu #else 59548c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000 59648c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS 0x90000000 59748c6f328SShengzhou Liu #endif 59848c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 59948c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 60048c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 60148c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 60248c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 60348c6f328SShengzhou Liu #else 60448c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 60548c6f328SShengzhou Liu #endif 60648c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 60748c6f328SShengzhou Liu #endif 60848c6f328SShengzhou Liu 60948c6f328SShengzhou Liu /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 61048c6f328SShengzhou Liu #ifdef CONFIG_PCIE3 61148c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 61248c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 61348c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 61448c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 61548c6f328SShengzhou Liu #else 61648c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000 61748c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000 61848c6f328SShengzhou Liu #endif 61948c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 62048c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 62148c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 62248c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 62348c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 62448c6f328SShengzhou Liu #else 62548c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 62648c6f328SShengzhou Liu #endif 62748c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 62848c6f328SShengzhou Liu #endif 62948c6f328SShengzhou Liu 63048c6f328SShengzhou Liu /* controller 4, Base address 203000, to be removed */ 63148c6f328SShengzhou Liu #ifdef CONFIG_PCIE4 63248c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000 63348c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 63448c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 63548c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull 63648c6f328SShengzhou Liu #else 63748c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_BUS 0xb0000000 63848c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_PHYS 0xb0000000 63948c6f328SShengzhou Liu #endif 64048c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 64148c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000 64248c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 64348c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 64448c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 64548c6f328SShengzhou Liu #else 64648c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_PHYS 0xf8030000 64748c6f328SShengzhou Liu #endif 64848c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 64948c6f328SShengzhou Liu #endif 65048c6f328SShengzhou Liu 65148c6f328SShengzhou Liu #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 65248c6f328SShengzhou Liu #define CONFIG_DOS_PARTITION 65348c6f328SShengzhou Liu #endif /* CONFIG_PCI */ 65448c6f328SShengzhou Liu 65548c6f328SShengzhou Liu /* 65648c6f328SShengzhou Liu * USB 65748c6f328SShengzhou Liu */ 65848c6f328SShengzhou Liu #define CONFIG_HAS_FSL_DR_USB 65948c6f328SShengzhou Liu 66048c6f328SShengzhou Liu #ifdef CONFIG_HAS_FSL_DR_USB 66148c6f328SShengzhou Liu #define CONFIG_USB_EHCI 66248c6f328SShengzhou Liu #define CONFIG_USB_EHCI_FSL 66348c6f328SShengzhou Liu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 66448c6f328SShengzhou Liu #endif 66548c6f328SShengzhou Liu 66648c6f328SShengzhou Liu /* 66748c6f328SShengzhou Liu * SDHC 66848c6f328SShengzhou Liu */ 66948c6f328SShengzhou Liu #define CONFIG_MMC 67048c6f328SShengzhou Liu #ifdef CONFIG_MMC 67148c6f328SShengzhou Liu #define CONFIG_FSL_ESDHC 67248c6f328SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 67348c6f328SShengzhou Liu #define CONFIG_GENERIC_MMC 67448c6f328SShengzhou Liu #define CONFIG_DOS_PARTITION 67548c6f328SShengzhou Liu #endif 67648c6f328SShengzhou Liu 67748c6f328SShengzhou Liu /* Qman/Bman */ 67848c6f328SShengzhou Liu #ifndef CONFIG_NOBQFMAN 67948c6f328SShengzhou Liu #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 6802a8b3422SJeffrey Ladouceur #define CONFIG_SYS_BMAN_NUM_PORTALS 10 68148c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 68248c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 68348c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 68448c6f328SShengzhou Liu #else 68548c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 68648c6f328SShengzhou Liu #endif 68748c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 6883fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 6893fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 6903fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 6913fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6923fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 6933fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 6943fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6953fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 6962a8b3422SJeffrey Ladouceur #define CONFIG_SYS_QMAN_NUM_PORTALS 10 69748c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 69848c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 69948c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 70048c6f328SShengzhou Liu #else 70148c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 70248c6f328SShengzhou Liu #endif 70348c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 7043fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 7053fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 7063fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 7073fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 7083fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 7093fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 7103fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 7113fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 71248c6f328SShengzhou Liu 71348c6f328SShengzhou Liu #define CONFIG_SYS_DPAA_FMAN 71448c6f328SShengzhou Liu 715ff7ea2d1SShengzhou Liu #ifdef CONFIG_T1024RDB 71648c6f328SShengzhou Liu #define CONFIG_QE 71748c6f328SShengzhou Liu #define CONFIG_U_QE 718ff7ea2d1SShengzhou Liu #endif 71948c6f328SShengzhou Liu /* Default address of microcode for the Linux FMan driver */ 72048c6f328SShengzhou Liu #if defined(CONFIG_SPIFLASH) 72148c6f328SShengzhou Liu /* 72248c6f328SShengzhou Liu * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 72348c6f328SShengzhou Liu * env, so we got 0x110000. 72448c6f328SShengzhou Liu */ 72548c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_IN_SPIFLASH 72648c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 72748c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR 0x130000 72848c6f328SShengzhou Liu #elif defined(CONFIG_SDCARD) 72948c6f328SShengzhou Liu /* 73048c6f328SShengzhou Liu * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 73148c6f328SShengzhou Liu * about 1MB (2048 blocks), Env is stored after the image, and the env size is 73248c6f328SShengzhou Liu * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820). 73348c6f328SShengzhou Liu */ 73448c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 73548c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 73648c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920) 73748c6f328SShengzhou Liu #elif defined(CONFIG_NAND) 73848c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 739e8a7f1c3SShengzhou Liu #if defined(CONFIG_T1024RDB) 74048c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE) 74148c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE) 742e8a7f1c3SShengzhou Liu #elif defined(CONFIG_T1023RDB) 743e8a7f1c3SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE) 744e8a7f1c3SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE) 745e8a7f1c3SShengzhou Liu #endif 74648c6f328SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 74748c6f328SShengzhou Liu /* 74848c6f328SShengzhou Liu * Slave has no ucode locally, it can fetch this from remote. When implementing 74948c6f328SShengzhou Liu * in two corenet boards, slave's ucode could be stored in master's memory 75048c6f328SShengzhou Liu * space, the address can be mapped from slave TLB->slave LAW-> 75148c6f328SShengzhou Liu * slave SRIO or PCIE outbound window->master inbound window-> 75248c6f328SShengzhou Liu * master LAW->the ucode address in master's memory space. 75348c6f328SShengzhou Liu */ 75448c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 75548c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 75648c6f328SShengzhou Liu #else 75748c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 75848c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 75948c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR 0xEFE00000 76048c6f328SShengzhou Liu #endif 76148c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 76248c6f328SShengzhou Liu #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 76348c6f328SShengzhou Liu #endif /* CONFIG_NOBQFMAN */ 76448c6f328SShengzhou Liu 76548c6f328SShengzhou Liu #ifdef CONFIG_SYS_DPAA_FMAN 76648c6f328SShengzhou Liu #define CONFIG_FMAN_ENET 76748c6f328SShengzhou Liu #define CONFIG_PHYLIB_10G 76848c6f328SShengzhou Liu #define CONFIG_PHY_REALTEK 769e26416a3SShengzhou Liu #define CONFIG_PHY_AQUANTIA 770e8a7f1c3SShengzhou Liu #if defined(CONFIG_T1024RDB) 77148c6f328SShengzhou Liu #define RGMII_PHY1_ADDR 0x2 77248c6f328SShengzhou Liu #define RGMII_PHY2_ADDR 0x6 773e8a7f1c3SShengzhou Liu #define SGMII_AQR_PHY_ADDR 0x2 77448c6f328SShengzhou Liu #define FM1_10GEC1_PHY_ADDR 0x1 775e8a7f1c3SShengzhou Liu #elif defined(CONFIG_T1023RDB) 776e8a7f1c3SShengzhou Liu #define RGMII_PHY1_ADDR 0x1 777e8a7f1c3SShengzhou Liu #define SGMII_RTK_PHY_ADDR 0x3 778e8a7f1c3SShengzhou Liu #define SGMII_AQR_PHY_ADDR 0x2 779e8a7f1c3SShengzhou Liu #endif 78048c6f328SShengzhou Liu #endif 78148c6f328SShengzhou Liu 78248c6f328SShengzhou Liu #ifdef CONFIG_FMAN_ENET 78348c6f328SShengzhou Liu #define CONFIG_MII /* MII PHY management */ 78448c6f328SShengzhou Liu #define CONFIG_ETHPRIME "FM1@DTSEC4" 78548c6f328SShengzhou Liu #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 78648c6f328SShengzhou Liu #endif 78748c6f328SShengzhou Liu 78848c6f328SShengzhou Liu /* 78948c6f328SShengzhou Liu * Dynamic MTD Partition support with mtdparts 79048c6f328SShengzhou Liu */ 79148c6f328SShengzhou Liu #ifndef CONFIG_SYS_NO_FLASH 79248c6f328SShengzhou Liu #define CONFIG_MTD_DEVICE 79348c6f328SShengzhou Liu #define CONFIG_MTD_PARTITIONS 79448c6f328SShengzhou Liu #define CONFIG_CMD_MTDPARTS 79548c6f328SShengzhou Liu #define CONFIG_FLASH_CFI_MTD 79648c6f328SShengzhou Liu #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 79748c6f328SShengzhou Liu "spi0=spife110000.1" 79848c6f328SShengzhou Liu #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 79948c6f328SShengzhou Liu "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \ 80048c6f328SShengzhou Liu "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \ 80148c6f328SShengzhou Liu "1m(uboot),5m(kernel),128k(dtb),-(user)" 80248c6f328SShengzhou Liu #endif 80348c6f328SShengzhou Liu 80448c6f328SShengzhou Liu /* 80548c6f328SShengzhou Liu * Environment 80648c6f328SShengzhou Liu */ 80748c6f328SShengzhou Liu #define CONFIG_LOADS_ECHO /* echo on for serial download */ 80848c6f328SShengzhou Liu #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 80948c6f328SShengzhou Liu 81048c6f328SShengzhou Liu /* 81148c6f328SShengzhou Liu * Command line configuration. 81248c6f328SShengzhou Liu */ 81348c6f328SShengzhou Liu #define CONFIG_CMD_DATE 81448c6f328SShengzhou Liu #define CONFIG_CMD_EEPROM 81548c6f328SShengzhou Liu #define CONFIG_CMD_ERRATA 81648c6f328SShengzhou Liu #define CONFIG_CMD_IRQ 81748c6f328SShengzhou Liu #define CONFIG_CMD_REGINFO 81848c6f328SShengzhou Liu 81948c6f328SShengzhou Liu #ifdef CONFIG_PCI 82048c6f328SShengzhou Liu #define CONFIG_CMD_PCI 82148c6f328SShengzhou Liu #endif 82248c6f328SShengzhou Liu 82348c6f328SShengzhou Liu /* 82448c6f328SShengzhou Liu * Miscellaneous configurable options 82548c6f328SShengzhou Liu */ 82648c6f328SShengzhou Liu #define CONFIG_SYS_LONGHELP /* undef to save memory */ 82748c6f328SShengzhou Liu #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 82848c6f328SShengzhou Liu #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 82948c6f328SShengzhou Liu #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 83048c6f328SShengzhou Liu #ifdef CONFIG_CMD_KGDB 83148c6f328SShengzhou Liu #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 83248c6f328SShengzhou Liu #else 83348c6f328SShengzhou Liu #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 83448c6f328SShengzhou Liu #endif 83548c6f328SShengzhou Liu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 83648c6f328SShengzhou Liu #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 83748c6f328SShengzhou Liu #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 83848c6f328SShengzhou Liu 83948c6f328SShengzhou Liu /* 84048c6f328SShengzhou Liu * For booting Linux, the board info and command line data 84148c6f328SShengzhou Liu * have to be in the first 64 MB of memory, since this is 84248c6f328SShengzhou Liu * the maximum mapped by the Linux kernel during initialization. 84348c6f328SShengzhou Liu */ 84448c6f328SShengzhou Liu #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 84548c6f328SShengzhou Liu #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 84648c6f328SShengzhou Liu 84748c6f328SShengzhou Liu #ifdef CONFIG_CMD_KGDB 84848c6f328SShengzhou Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 84948c6f328SShengzhou Liu #endif 85048c6f328SShengzhou Liu 85148c6f328SShengzhou Liu /* 85248c6f328SShengzhou Liu * Environment Configuration 85348c6f328SShengzhou Liu */ 85448c6f328SShengzhou Liu #define CONFIG_ROOTPATH "/opt/nfsroot" 85548c6f328SShengzhou Liu #define CONFIG_BOOTFILE "uImage" 856e8a7f1c3SShengzhou Liu #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 85748c6f328SShengzhou Liu #define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */ 85848c6f328SShengzhou Liu #define CONFIG_BAUDRATE 115200 85948c6f328SShengzhou Liu #define __USB_PHY_TYPE utmi 86048c6f328SShengzhou Liu 861*e5d5f5a8SYork Sun #ifdef CONFIG_ARCH_T1024 862e8a7f1c3SShengzhou Liu #define CONFIG_BOARDNAME t1024rdb 863e8a7f1c3SShengzhou Liu #define BANK_INTLV cs0_cs1 86448c6f328SShengzhou Liu #else 865e8a7f1c3SShengzhou Liu #define CONFIG_BOARDNAME t1023rdb 866e8a7f1c3SShengzhou Liu #define BANK_INTLV null 86748c6f328SShengzhou Liu #endif 86848c6f328SShengzhou Liu 86948c6f328SShengzhou Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 87048c6f328SShengzhou Liu "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 871e8a7f1c3SShengzhou Liu "bank_intlv=" __stringify(BANK_INTLV) "\0" \ 87248c6f328SShengzhou Liu "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \ 87348c6f328SShengzhou Liu "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \ 87448c6f328SShengzhou Liu "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \ 87548c6f328SShengzhou Liu __stringify(CONFIG_BOARDNAME) ".dtb\0" \ 87648c6f328SShengzhou Liu "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 87748c6f328SShengzhou Liu "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 87848c6f328SShengzhou Liu "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \ 87948c6f328SShengzhou Liu "netdev=eth0\0" \ 88048c6f328SShengzhou Liu "tftpflash=tftpboot $loadaddr $uboot && " \ 88148c6f328SShengzhou Liu "protect off $ubootaddr +$filesize && " \ 88248c6f328SShengzhou Liu "erase $ubootaddr +$filesize && " \ 88348c6f328SShengzhou Liu "cp.b $loadaddr $ubootaddr $filesize && " \ 88448c6f328SShengzhou Liu "protect on $ubootaddr +$filesize && " \ 88548c6f328SShengzhou Liu "cmp.b $loadaddr $ubootaddr $filesize\0" \ 88648c6f328SShengzhou Liu "consoledev=ttyS0\0" \ 88748c6f328SShengzhou Liu "ramdiskaddr=2000000\0" \ 888b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 88948c6f328SShengzhou Liu "bdev=sda3\0" 89048c6f328SShengzhou Liu 89148c6f328SShengzhou Liu #define CONFIG_LINUX \ 89248c6f328SShengzhou Liu "setenv bootargs root=/dev/ram rw " \ 89348c6f328SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 89448c6f328SShengzhou Liu "setenv ramdiskaddr 0x02000000;" \ 89548c6f328SShengzhou Liu "setenv fdtaddr 0x00c00000;" \ 89648c6f328SShengzhou Liu "setenv loadaddr 0x1000000;" \ 89748c6f328SShengzhou Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 89848c6f328SShengzhou Liu 89948c6f328SShengzhou Liu #define CONFIG_NFSBOOTCOMMAND \ 90048c6f328SShengzhou Liu "setenv bootargs root=/dev/nfs rw " \ 90148c6f328SShengzhou Liu "nfsroot=$serverip:$rootpath " \ 90248c6f328SShengzhou Liu "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 90348c6f328SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 90448c6f328SShengzhou Liu "tftp $loadaddr $bootfile;" \ 90548c6f328SShengzhou Liu "tftp $fdtaddr $fdtfile;" \ 90648c6f328SShengzhou Liu "bootm $loadaddr - $fdtaddr" 90748c6f328SShengzhou Liu 90848c6f328SShengzhou Liu #define CONFIG_BOOTCOMMAND CONFIG_LINUX 90948c6f328SShengzhou Liu 910ef6c55a2SAneesh Bansal /* Hash command with SHA acceleration supported in hardware */ 911ef6c55a2SAneesh Bansal #ifdef CONFIG_FSL_CAAM 912ef6c55a2SAneesh Bansal #define CONFIG_CMD_HASH 913ef6c55a2SAneesh Bansal #define CONFIG_SHA_HW_ACCEL 914ef6c55a2SAneesh Bansal #endif 915ef6c55a2SAneesh Bansal 91648c6f328SShengzhou Liu #include <asm/fsl_secure_boot.h> 917ef6c55a2SAneesh Bansal 91848c6f328SShengzhou Liu #endif /* __T1024RDB_H */ 919