xref: /rk3399_rockchip-uboot/include/configs/T102xRDB.h (revision 48c6f328f00d245fb92f330ff94b213e8a375621)
1*48c6f328SShengzhou Liu /*
2*48c6f328SShengzhou Liu  * Copyright 2014 Freescale Semiconductor, Inc.
3*48c6f328SShengzhou Liu  *
4*48c6f328SShengzhou Liu  * SPDX-License-Identifier:     GPL-2.0+
5*48c6f328SShengzhou Liu  */
6*48c6f328SShengzhou Liu 
7*48c6f328SShengzhou Liu /*
8*48c6f328SShengzhou Liu  * T1024/T1023 RDB board configuration file
9*48c6f328SShengzhou Liu  */
10*48c6f328SShengzhou Liu 
11*48c6f328SShengzhou Liu #ifndef __T1024RDB_H
12*48c6f328SShengzhou Liu #define __T1024RDB_H
13*48c6f328SShengzhou Liu 
14*48c6f328SShengzhou Liu /* High Level Configuration Options */
15*48c6f328SShengzhou Liu #define CONFIG_SYS_GENERIC_BOARD
16*48c6f328SShengzhou Liu #define CONFIG_DISPLAY_BOARDINFO
17*48c6f328SShengzhou Liu #define CONFIG_BOOKE
18*48c6f328SShengzhou Liu #define CONFIG_E500			/* BOOKE e500 family */
19*48c6f328SShengzhou Liu #define CONFIG_E500MC			/* BOOKE e500mc family */
20*48c6f328SShengzhou Liu #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
21*48c6f328SShengzhou Liu #define CONFIG_MP			/* support multiple processors */
22*48c6f328SShengzhou Liu #define CONFIG_PHYS_64BIT
23*48c6f328SShengzhou Liu #define CONFIG_ENABLE_36BIT_PHYS
24*48c6f328SShengzhou Liu 
25*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
26*48c6f328SShengzhou Liu #define CONFIG_ADDR_MAP		1
27*48c6f328SShengzhou Liu #define CONFIG_SYS_NUM_ADDR_MAP	64	/* number of TLB1 entries */
28*48c6f328SShengzhou Liu #endif
29*48c6f328SShengzhou Liu 
30*48c6f328SShengzhou Liu #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
31*48c6f328SShengzhou Liu #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
32*48c6f328SShengzhou Liu #define CONFIG_FSL_IFC			/* Enable IFC Support */
33*48c6f328SShengzhou Liu 
34*48c6f328SShengzhou Liu #define CONFIG_FSL_LAW			/* Use common FSL init code */
35*48c6f328SShengzhou Liu #define CONFIG_ENV_OVERWRITE
36*48c6f328SShengzhou Liu 
37*48c6f328SShengzhou Liu /* support deep sleep */
38*48c6f328SShengzhou Liu #define CONFIG_DEEP_SLEEP
39*48c6f328SShengzhou Liu #define CONFIG_SILENT_CONSOLE
40*48c6f328SShengzhou Liu 
41*48c6f328SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL
42*48c6f328SShengzhou Liu #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xrdb/t1024_pbi.cfg
43*48c6f328SShengzhou Liu #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_rcw.cfg
44*48c6f328SShengzhou Liu #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
45*48c6f328SShengzhou Liu #define CONFIG_SPL_ENV_SUPPORT
46*48c6f328SShengzhou Liu #define CONFIG_SPL_SERIAL_SUPPORT
47*48c6f328SShengzhou Liu #define CONFIG_SPL_FLUSH_IMAGE
48*48c6f328SShengzhou Liu #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
49*48c6f328SShengzhou Liu #define CONFIG_SPL_LIBGENERIC_SUPPORT
50*48c6f328SShengzhou Liu #define CONFIG_SPL_LIBCOMMON_SUPPORT
51*48c6f328SShengzhou Liu #define CONFIG_SPL_I2C_SUPPORT
52*48c6f328SShengzhou Liu #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
53*48c6f328SShengzhou Liu #define CONFIG_FSL_LAW			/* Use common FSL init code */
54*48c6f328SShengzhou Liu #define CONFIG_SYS_TEXT_BASE		0x00201000
55*48c6f328SShengzhou Liu #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
56*48c6f328SShengzhou Liu #define CONFIG_SPL_PAD_TO		0x40000
57*48c6f328SShengzhou Liu #define CONFIG_SPL_MAX_SIZE		0x28000
58*48c6f328SShengzhou Liu #define RESET_VECTOR_OFFSET		0x27FFC
59*48c6f328SShengzhou Liu #define BOOT_PAGE_OFFSET		0x27000
60*48c6f328SShengzhou Liu #ifdef CONFIG_SPL_BUILD
61*48c6f328SShengzhou Liu #define CONFIG_SPL_SKIP_RELOCATE
62*48c6f328SShengzhou Liu #define CONFIG_SPL_COMMON_INIT_DDR
63*48c6f328SShengzhou Liu #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
64*48c6f328SShengzhou Liu #define CONFIG_SYS_NO_FLASH
65*48c6f328SShengzhou Liu #endif
66*48c6f328SShengzhou Liu 
67*48c6f328SShengzhou Liu #ifdef CONFIG_NAND
68*48c6f328SShengzhou Liu #define CONFIG_SPL_NAND_SUPPORT
69*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
70*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
71*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
72*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
73*48c6f328SShengzhou Liu #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
74*48c6f328SShengzhou Liu #define CONFIG_SPL_NAND_BOOT
75*48c6f328SShengzhou Liu #endif
76*48c6f328SShengzhou Liu 
77*48c6f328SShengzhou Liu #ifdef CONFIG_SPIFLASH
78*48c6f328SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
79*48c6f328SShengzhou Liu #define CONFIG_SPL_SPI_SUPPORT
80*48c6f328SShengzhou Liu #define CONFIG_SPL_SPI_FLASH_SUPPORT
81*48c6f328SShengzhou Liu #define CONFIG_SPL_SPI_FLASH_MINIMAL
82*48c6f328SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
83*48c6f328SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x00200000)
84*48c6f328SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x00200000)
85*48c6f328SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(256 << 10)
86*48c6f328SShengzhou Liu #define CONFIG_SYS_LDSCRIPT		"arch/powerpc/cpu/mpc85xx/u-boot.lds"
87*48c6f328SShengzhou Liu #ifndef CONFIG_SPL_BUILD
88*48c6f328SShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC
89*48c6f328SShengzhou Liu #endif
90*48c6f328SShengzhou Liu #define CONFIG_SPL_SPI_BOOT
91*48c6f328SShengzhou Liu #endif
92*48c6f328SShengzhou Liu 
93*48c6f328SShengzhou Liu #ifdef CONFIG_SDCARD
94*48c6f328SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS	0x200FFC
95*48c6f328SShengzhou Liu #define CONFIG_SPL_MMC_SUPPORT
96*48c6f328SShengzhou Liu #define CONFIG_SPL_MMC_MINIMAL
97*48c6f328SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
98*48c6f328SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_DST	(0x00200000)
99*48c6f328SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_START	(0x00200000)
100*48c6f328SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
101*48c6f328SShengzhou Liu #define CONFIG_SYS_LDSCRIPT		"arch/powerpc/cpu/mpc85xx/u-boot.lds"
102*48c6f328SShengzhou Liu #ifndef CONFIG_SPL_BUILD
103*48c6f328SShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC
104*48c6f328SShengzhou Liu #endif
105*48c6f328SShengzhou Liu #define CONFIG_SPL_MMC_BOOT
106*48c6f328SShengzhou Liu #endif
107*48c6f328SShengzhou Liu 
108*48c6f328SShengzhou Liu #endif /* CONFIG_RAMBOOT_PBL */
109*48c6f328SShengzhou Liu 
110*48c6f328SShengzhou Liu #ifndef CONFIG_SYS_TEXT_BASE
111*48c6f328SShengzhou Liu #define CONFIG_SYS_TEXT_BASE	0xeff40000
112*48c6f328SShengzhou Liu #endif
113*48c6f328SShengzhou Liu 
114*48c6f328SShengzhou Liu #ifndef CONFIG_RESET_VECTOR_ADDRESS
115*48c6f328SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
116*48c6f328SShengzhou Liu #endif
117*48c6f328SShengzhou Liu 
118*48c6f328SShengzhou Liu #ifndef CONFIG_SYS_NO_FLASH
119*48c6f328SShengzhou Liu #define CONFIG_FLASH_CFI_DRIVER
120*48c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_CFI
121*48c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
122*48c6f328SShengzhou Liu #endif
123*48c6f328SShengzhou Liu 
124*48c6f328SShengzhou Liu /* PCIe Boot - Master */
125*48c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_MASTER
126*48c6f328SShengzhou Liu /*
127*48c6f328SShengzhou Liu  * for slave u-boot IMAGE instored in master memory space,
128*48c6f328SShengzhou Liu  * PHYS must be aligned based on the SIZE
129*48c6f328SShengzhou Liu  */
130*48c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
131*48c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
132*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
133*48c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
134*48c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
135*48c6f328SShengzhou Liu #else
136*48c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
137*48c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
138*48c6f328SShengzhou Liu #endif
139*48c6f328SShengzhou Liu /*
140*48c6f328SShengzhou Liu  * for slave UCODE and ENV instored in master memory space,
141*48c6f328SShengzhou Liu  * PHYS must be aligned based on the SIZE
142*48c6f328SShengzhou Liu  */
143*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
144*48c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
145*48c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS	 0x3ffe00000ull
146*48c6f328SShengzhou Liu #else
147*48c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
148*48c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS  0xffe00000
149*48c6f328SShengzhou Liu #endif
150*48c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE	0x40000 /* 256K */
151*48c6f328SShengzhou Liu /* slave core release by master*/
152*48c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET	0xe00e4
153*48c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK	0x00000001 /* release core 0 */
154*48c6f328SShengzhou Liu 
155*48c6f328SShengzhou Liu /* PCIe Boot - Slave */
156*48c6f328SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
157*48c6f328SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
158*48c6f328SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
159*48c6f328SShengzhou Liu 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
160*48c6f328SShengzhou Liu /* Set 1M boot space for PCIe boot */
161*48c6f328SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
162*48c6f328SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS	\
163*48c6f328SShengzhou Liu 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
164*48c6f328SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
165*48c6f328SShengzhou Liu #define CONFIG_SYS_NO_FLASH
166*48c6f328SShengzhou Liu #endif
167*48c6f328SShengzhou Liu 
168*48c6f328SShengzhou Liu #if defined(CONFIG_SPIFLASH)
169*48c6f328SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
170*48c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_SPI_FLASH
171*48c6f328SShengzhou Liu #define CONFIG_ENV_SPI_BUS		0
172*48c6f328SShengzhou Liu #define CONFIG_ENV_SPI_CS		0
173*48c6f328SShengzhou Liu #define CONFIG_ENV_SPI_MAX_HZ		10000000
174*48c6f328SShengzhou Liu #define CONFIG_ENV_SPI_MODE		0
175*48c6f328SShengzhou Liu #define CONFIG_ENV_SIZE			0x2000		/* 8KB */
176*48c6f328SShengzhou Liu #define CONFIG_ENV_OFFSET		0x100000	/* 1MB */
177*48c6f328SShengzhou Liu #define CONFIG_ENV_SECT_SIZE		0x10000
178*48c6f328SShengzhou Liu #elif defined(CONFIG_SDCARD)
179*48c6f328SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
180*48c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_MMC
181*48c6f328SShengzhou Liu #define CONFIG_SYS_MMC_ENV_DEV		0
182*48c6f328SShengzhou Liu #define CONFIG_ENV_SIZE			0x2000
183*48c6f328SShengzhou Liu #define CONFIG_ENV_OFFSET		(512 * 0x800)
184*48c6f328SShengzhou Liu #elif defined(CONFIG_NAND)
185*48c6f328SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
186*48c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_NAND
187*48c6f328SShengzhou Liu #define CONFIG_ENV_SIZE			0x2000
188*48c6f328SShengzhou Liu #define CONFIG_ENV_OFFSET		(2 * CONFIG_SYS_NAND_BLOCK_SIZE)
189*48c6f328SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
190*48c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_REMOTE
191*48c6f328SShengzhou Liu #define CONFIG_ENV_ADDR		0xffe20000
192*48c6f328SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
193*48c6f328SShengzhou Liu #elif defined(CONFIG_ENV_IS_NOWHERE)
194*48c6f328SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
195*48c6f328SShengzhou Liu #else
196*48c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_FLASH
197*48c6f328SShengzhou Liu #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
198*48c6f328SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
199*48c6f328SShengzhou Liu #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
200*48c6f328SShengzhou Liu #endif
201*48c6f328SShengzhou Liu 
202*48c6f328SShengzhou Liu 
203*48c6f328SShengzhou Liu #ifndef __ASSEMBLY__
204*48c6f328SShengzhou Liu unsigned long get_board_sys_clk(void);
205*48c6f328SShengzhou Liu unsigned long get_board_ddr_clk(void);
206*48c6f328SShengzhou Liu #endif
207*48c6f328SShengzhou Liu 
208*48c6f328SShengzhou Liu #define CONFIG_SYS_CLK_FREQ	100000000
209*48c6f328SShengzhou Liu #define CONFIG_DDR_CLK_FREQ	66660000
210*48c6f328SShengzhou Liu 
211*48c6f328SShengzhou Liu /*
212*48c6f328SShengzhou Liu  * These can be toggled for performance analysis, otherwise use default.
213*48c6f328SShengzhou Liu  */
214*48c6f328SShengzhou Liu #define CONFIG_SYS_CACHE_STASHING
215*48c6f328SShengzhou Liu #define CONFIG_BACKSIDE_L2_CACHE
216*48c6f328SShengzhou Liu #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
217*48c6f328SShengzhou Liu #define CONFIG_BTB			/* toggle branch predition */
218*48c6f328SShengzhou Liu #define CONFIG_DDR_ECC
219*48c6f328SShengzhou Liu #ifdef CONFIG_DDR_ECC
220*48c6f328SShengzhou Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
221*48c6f328SShengzhou Liu #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
222*48c6f328SShengzhou Liu #endif
223*48c6f328SShengzhou Liu 
224*48c6f328SShengzhou Liu #define CONFIG_SYS_MEMTEST_START	0x00200000 /* memtest works on */
225*48c6f328SShengzhou Liu #define CONFIG_SYS_MEMTEST_END		0x00400000
226*48c6f328SShengzhou Liu #define CONFIG_SYS_ALT_MEMTEST
227*48c6f328SShengzhou Liu #define CONFIG_PANIC_HANG	/* do not reset board on panic */
228*48c6f328SShengzhou Liu 
229*48c6f328SShengzhou Liu /*
230*48c6f328SShengzhou Liu  *  Config the L3 Cache as L3 SRAM
231*48c6f328SShengzhou Liu  */
232*48c6f328SShengzhou Liu #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
233*48c6f328SShengzhou Liu #define CONFIG_SYS_L3_SIZE		(256 << 10)
234*48c6f328SShengzhou Liu #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
235*48c6f328SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL
236*48c6f328SShengzhou Liu #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
237*48c6f328SShengzhou Liu #endif
238*48c6f328SShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
239*48c6f328SShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE	(30 << 10)
240*48c6f328SShengzhou Liu #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
241*48c6f328SShengzhou Liu #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
242*48c6f328SShengzhou Liu 
243*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
244*48c6f328SShengzhou Liu #define CONFIG_SYS_DCSRBAR		0xf0000000
245*48c6f328SShengzhou Liu #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
246*48c6f328SShengzhou Liu #endif
247*48c6f328SShengzhou Liu 
248*48c6f328SShengzhou Liu /* EEPROM */
249*48c6f328SShengzhou Liu #define CONFIG_ID_EEPROM
250*48c6f328SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_NXID
251*48c6f328SShengzhou Liu #define CONFIG_SYS_EEPROM_BUS_NUM	0
252*48c6f328SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
253*48c6f328SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	2
254*48c6f328SShengzhou Liu #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
255*48c6f328SShengzhou Liu #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
256*48c6f328SShengzhou Liu 
257*48c6f328SShengzhou Liu /*
258*48c6f328SShengzhou Liu  * DDR Setup
259*48c6f328SShengzhou Liu  */
260*48c6f328SShengzhou Liu #define CONFIG_VERY_BIG_RAM
261*48c6f328SShengzhou Liu #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
262*48c6f328SShengzhou Liu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
263*48c6f328SShengzhou Liu #define CONFIG_DIMM_SLOTS_PER_CTLR	1
264*48c6f328SShengzhou Liu #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
265*48c6f328SShengzhou Liu #define CONFIG_DDR_SPD
266*48c6f328SShengzhou Liu #define CONFIG_SYS_FSL_DDR3
267*48c6f328SShengzhou Liu 
268*48c6f328SShengzhou Liu #define CONFIG_SYS_SPD_BUS_NUM	0
269*48c6f328SShengzhou Liu #define SPD_EEPROM_ADDRESS	0x51
270*48c6f328SShengzhou Liu 
271*48c6f328SShengzhou Liu #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
272*48c6f328SShengzhou Liu 
273*48c6f328SShengzhou Liu /*
274*48c6f328SShengzhou Liu  * IFC Definitions
275*48c6f328SShengzhou Liu  */
276*48c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_BASE	0xe8000000
277*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
278*48c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
279*48c6f328SShengzhou Liu #else
280*48c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
281*48c6f328SShengzhou Liu #endif
282*48c6f328SShengzhou Liu 
283*48c6f328SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
284*48c6f328SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
285*48c6f328SShengzhou Liu 				CSPR_PORT_SIZE_16 | \
286*48c6f328SShengzhou Liu 				CSPR_MSEL_NOR | \
287*48c6f328SShengzhou Liu 				CSPR_V)
288*48c6f328SShengzhou Liu #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
289*48c6f328SShengzhou Liu 
290*48c6f328SShengzhou Liu /* NOR Flash Timing Params */
291*48c6f328SShengzhou Liu #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
292*48c6f328SShengzhou Liu #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
293*48c6f328SShengzhou Liu 				FTIM0_NOR_TEADC(0x5) | \
294*48c6f328SShengzhou Liu 				FTIM0_NOR_TEAHC(0x5))
295*48c6f328SShengzhou Liu #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
296*48c6f328SShengzhou Liu 				FTIM1_NOR_TRAD_NOR(0x1A) |\
297*48c6f328SShengzhou Liu 				FTIM1_NOR_TSEQRAD_NOR(0x13))
298*48c6f328SShengzhou Liu #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
299*48c6f328SShengzhou Liu 				FTIM2_NOR_TCH(0x4) | \
300*48c6f328SShengzhou Liu 				FTIM2_NOR_TWPH(0x0E) | \
301*48c6f328SShengzhou Liu 				FTIM2_NOR_TWP(0x1c))
302*48c6f328SShengzhou Liu #define CONFIG_SYS_NOR_FTIM3	0x0
303*48c6f328SShengzhou Liu 
304*48c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_QUIET_TEST
305*48c6f328SShengzhou Liu #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
306*48c6f328SShengzhou Liu 
307*48c6f328SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
308*48c6f328SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
309*48c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
310*48c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
311*48c6f328SShengzhou Liu 
312*48c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_EMPTY_INFO
313*48c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
314*48c6f328SShengzhou Liu 
315*48c6f328SShengzhou Liu /* CPLD on IFC */
316*48c6f328SShengzhou Liu #define CONFIG_SYS_CPLD_BASE		0xffdf0000
317*48c6f328SShengzhou Liu #define CONFIG_SYS_CPLD_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_CPLD_BASE)
318*48c6f328SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT		(0xf)
319*48c6f328SShengzhou Liu #define CONFIG_SYS_CSPR2		(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
320*48c6f328SShengzhou Liu 						| CSPR_PORT_SIZE_8 \
321*48c6f328SShengzhou Liu 						| CSPR_MSEL_GPCM \
322*48c6f328SShengzhou Liu 						| CSPR_V)
323*48c6f328SShengzhou Liu #define CONFIG_SYS_AMASK2		IFC_AMASK(64*1024)
324*48c6f328SShengzhou Liu #define CONFIG_SYS_CSOR2		0x0
325*48c6f328SShengzhou Liu 
326*48c6f328SShengzhou Liu /* CPLD Timing parameters for IFC CS2 */
327*48c6f328SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
328*48c6f328SShengzhou Liu 						FTIM0_GPCM_TEADC(0x0e) | \
329*48c6f328SShengzhou Liu 						FTIM0_GPCM_TEAHC(0x0e))
330*48c6f328SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
331*48c6f328SShengzhou Liu 						FTIM1_GPCM_TRAD(0x1f))
332*48c6f328SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
333*48c6f328SShengzhou Liu 						FTIM2_GPCM_TCH(0x8) | \
334*48c6f328SShengzhou Liu 						FTIM2_GPCM_TWP(0x1f))
335*48c6f328SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3		0x0
336*48c6f328SShengzhou Liu 
337*48c6f328SShengzhou Liu /* NAND Flash on IFC */
338*48c6f328SShengzhou Liu #define CONFIG_NAND_FSL_IFC
339*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BASE		0xff800000
340*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
341*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
342*48c6f328SShengzhou Liu #else
343*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
344*48c6f328SShengzhou Liu #endif
345*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
346*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
347*48c6f328SShengzhou Liu 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
348*48c6f328SShengzhou Liu 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
349*48c6f328SShengzhou Liu 				| CSPR_V)
350*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
351*48c6f328SShengzhou Liu 
352*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
353*48c6f328SShengzhou Liu 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
354*48c6f328SShengzhou Liu 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
355*48c6f328SShengzhou Liu 				| CSOR_NAND_RAL_3	/* RAL = 3Byes */ \
356*48c6f328SShengzhou Liu 				| CSOR_NAND_PGS_4K	/* Page Size = 4K */ \
357*48c6f328SShengzhou Liu 				| CSOR_NAND_SPRZ_224	/* Spare size = 224 */ \
358*48c6f328SShengzhou Liu 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
359*48c6f328SShengzhou Liu 
360*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_ONFI_DETECTION
361*48c6f328SShengzhou Liu 
362*48c6f328SShengzhou Liu /* ONFI NAND Flash mode0 Timing Params */
363*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
364*48c6f328SShengzhou Liu 					FTIM0_NAND_TWP(0x18)   | \
365*48c6f328SShengzhou Liu 					FTIM0_NAND_TWCHT(0x07) | \
366*48c6f328SShengzhou Liu 					FTIM0_NAND_TWH(0x0a))
367*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
368*48c6f328SShengzhou Liu 					FTIM1_NAND_TWBE(0x39)  | \
369*48c6f328SShengzhou Liu 					FTIM1_NAND_TRR(0x0e)   | \
370*48c6f328SShengzhou Liu 					FTIM1_NAND_TRP(0x18))
371*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
372*48c6f328SShengzhou Liu 					FTIM2_NAND_TREH(0x0a) | \
373*48c6f328SShengzhou Liu 					FTIM2_NAND_TWHRE(0x1e))
374*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_FTIM3		0x0
375*48c6f328SShengzhou Liu 
376*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_DDR_LAW		11
377*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
378*48c6f328SShengzhou Liu #define CONFIG_SYS_MAX_NAND_DEVICE	1
379*48c6f328SShengzhou Liu #define CONFIG_MTD_NAND_VERIFY_WRITE
380*48c6f328SShengzhou Liu #define CONFIG_CMD_NAND
381*48c6f328SShengzhou Liu 
382*48c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE	(512 * 1024)
383*48c6f328SShengzhou Liu 
384*48c6f328SShengzhou Liu #if defined(CONFIG_NAND)
385*48c6f328SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
386*48c6f328SShengzhou Liu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
387*48c6f328SShengzhou Liu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
388*48c6f328SShengzhou Liu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
389*48c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
390*48c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
391*48c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
392*48c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
393*48c6f328SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
394*48c6f328SShengzhou Liu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR
395*48c6f328SShengzhou Liu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
396*48c6f328SShengzhou Liu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
397*48c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
398*48c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
399*48c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
400*48c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
401*48c6f328SShengzhou Liu #else
402*48c6f328SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
403*48c6f328SShengzhou Liu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
404*48c6f328SShengzhou Liu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
405*48c6f328SShengzhou Liu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
406*48c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
407*48c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
408*48c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
409*48c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
410*48c6f328SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NAND_CSPR_EXT
411*48c6f328SShengzhou Liu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
412*48c6f328SShengzhou Liu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
413*48c6f328SShengzhou Liu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
414*48c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
415*48c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
416*48c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
417*48c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
418*48c6f328SShengzhou Liu #endif
419*48c6f328SShengzhou Liu 
420*48c6f328SShengzhou Liu #ifdef CONFIG_SPL_BUILD
421*48c6f328SShengzhou Liu #define CONFIG_SYS_MONITOR_BASE		CONFIG_SPL_TEXT_BASE
422*48c6f328SShengzhou Liu #else
423*48c6f328SShengzhou Liu #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
424*48c6f328SShengzhou Liu #endif
425*48c6f328SShengzhou Liu 
426*48c6f328SShengzhou Liu #if defined(CONFIG_RAMBOOT_PBL)
427*48c6f328SShengzhou Liu #define CONFIG_SYS_RAMBOOT
428*48c6f328SShengzhou Liu #endif
429*48c6f328SShengzhou Liu 
430*48c6f328SShengzhou Liu #define CONFIG_BOARD_EARLY_INIT_R
431*48c6f328SShengzhou Liu #define CONFIG_MISC_INIT_R
432*48c6f328SShengzhou Liu 
433*48c6f328SShengzhou Liu #define CONFIG_HWCONFIG
434*48c6f328SShengzhou Liu 
435*48c6f328SShengzhou Liu /* define to use L1 as initial stack */
436*48c6f328SShengzhou Liu #define CONFIG_L1_INIT_RAM
437*48c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_LOCK
438*48c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
439*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
440*48c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
441*48c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe0ec000
442*48c6f328SShengzhou Liu /* The assembler doesn't like typecast */
443*48c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
444*48c6f328SShengzhou Liu 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
445*48c6f328SShengzhou Liu 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
446*48c6f328SShengzhou Liu #else
447*48c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	0xfe0ec000 /* Initial L1 address */
448*48c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
449*48c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
450*48c6f328SShengzhou Liu #endif
451*48c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
452*48c6f328SShengzhou Liu 
453*48c6f328SShengzhou Liu #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
454*48c6f328SShengzhou Liu 					GENERATED_GBL_DATA_SIZE)
455*48c6f328SShengzhou Liu #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
456*48c6f328SShengzhou Liu 
457*48c6f328SShengzhou Liu #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
458*48c6f328SShengzhou Liu #define CONFIG_SYS_MALLOC_LEN		(10 * 1024 * 1024)
459*48c6f328SShengzhou Liu 
460*48c6f328SShengzhou Liu /* Serial Port */
461*48c6f328SShengzhou Liu #define CONFIG_CONS_INDEX	1
462*48c6f328SShengzhou Liu #define CONFIG_SYS_NS16550
463*48c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_SERIAL
464*48c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_REG_SIZE	1
465*48c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
466*48c6f328SShengzhou Liu 
467*48c6f328SShengzhou Liu #define CONFIG_SYS_BAUDRATE_TABLE	\
468*48c6f328SShengzhou Liu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
469*48c6f328SShengzhou Liu 
470*48c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
471*48c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
472*48c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
473*48c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
474*48c6f328SShengzhou Liu #define CONFIG_SYS_CONSOLE_IS_IN_ENV	/* determine from environment */
475*48c6f328SShengzhou Liu 
476*48c6f328SShengzhou Liu /* Use the HUSH parser */
477*48c6f328SShengzhou Liu #define CONFIG_SYS_HUSH_PARSER
478*48c6f328SShengzhou Liu #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
479*48c6f328SShengzhou Liu 
480*48c6f328SShengzhou Liu /* Video */
481*48c6f328SShengzhou Liu #undef CONFIG_FSL_DIU_FB	/* RDB doesn't support DIU */
482*48c6f328SShengzhou Liu #ifdef CONFIG_FSL_DIU_FB
483*48c6f328SShengzhou Liu #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x180000)
484*48c6f328SShengzhou Liu #define CONFIG_VIDEO
485*48c6f328SShengzhou Liu #define CONFIG_CMD_BMP
486*48c6f328SShengzhou Liu #define CONFIG_CFB_CONSOLE
487*48c6f328SShengzhou Liu #define CONFIG_VIDEO_SW_CURSOR
488*48c6f328SShengzhou Liu #define CONFIG_VGA_AS_SINGLE_DEVICE
489*48c6f328SShengzhou Liu #define CONFIG_VIDEO_LOGO
490*48c6f328SShengzhou Liu #define CONFIG_VIDEO_BMP_LOGO
491*48c6f328SShengzhou Liu #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
492*48c6f328SShengzhou Liu /*
493*48c6f328SShengzhou Liu  * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
494*48c6f328SShengzhou Liu  * disable empty flash sector detection, which is I/O-intensive.
495*48c6f328SShengzhou Liu  */
496*48c6f328SShengzhou Liu #undef CONFIG_SYS_FLASH_EMPTY_INFO
497*48c6f328SShengzhou Liu #endif
498*48c6f328SShengzhou Liu 
499*48c6f328SShengzhou Liu /* pass open firmware flat tree */
500*48c6f328SShengzhou Liu #define CONFIG_OF_LIBFDT
501*48c6f328SShengzhou Liu #define CONFIG_OF_BOARD_SETUP
502*48c6f328SShengzhou Liu #define CONFIG_OF_STDOUT_VIA_ALIAS
503*48c6f328SShengzhou Liu 
504*48c6f328SShengzhou Liu /* new uImage format support */
505*48c6f328SShengzhou Liu #define CONFIG_FIT
506*48c6f328SShengzhou Liu #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
507*48c6f328SShengzhou Liu 
508*48c6f328SShengzhou Liu /* I2C */
509*48c6f328SShengzhou Liu #define CONFIG_SYS_I2C
510*48c6f328SShengzhou Liu #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
511*48c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SPEED	50000	/* I2C speed in Hz */
512*48c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
513*48c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED	50000	/* I2C speed in Hz */
514*48c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
515*48c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
516*48c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
517*48c6f328SShengzhou Liu 
518*48c6f328SShengzhou Liu #define I2C_MUX_PCA_ADDR		0x77
519*48c6f328SShengzhou Liu #define I2C_MUX_PCA_ADDR_PRI		0x77 /* Primary Mux*/
520*48c6f328SShengzhou Liu 
521*48c6f328SShengzhou Liu 
522*48c6f328SShengzhou Liu /* I2C bus multiplexer */
523*48c6f328SShengzhou Liu #define I2C_MUX_CH_DEFAULT	0x8
524*48c6f328SShengzhou Liu 
525*48c6f328SShengzhou Liu /*
526*48c6f328SShengzhou Liu  * RTC configuration
527*48c6f328SShengzhou Liu  */
528*48c6f328SShengzhou Liu #define RTC
529*48c6f328SShengzhou Liu #define CONFIG_RTC_DS1337	1
530*48c6f328SShengzhou Liu #define CONFIG_SYS_I2C_RTC_ADDR	0x68
531*48c6f328SShengzhou Liu 
532*48c6f328SShengzhou Liu /*
533*48c6f328SShengzhou Liu  * eSPI - Enhanced SPI
534*48c6f328SShengzhou Liu  */
535*48c6f328SShengzhou Liu #define CONFIG_FSL_ESPI
536*48c6f328SShengzhou Liu #define CONFIG_SPI_FLASH
537*48c6f328SShengzhou Liu #define CONFIG_SPI_FLASH_STMICRO
538*48c6f328SShengzhou Liu #define CONFIG_CMD_SF
539*48c6f328SShengzhou Liu #define CONFIG_SPI_FLASH_BAR
540*48c6f328SShengzhou Liu #define CONFIG_SF_DEFAULT_SPEED	10000000
541*48c6f328SShengzhou Liu #define CONFIG_SF_DEFAULT_MODE	0
542*48c6f328SShengzhou Liu 
543*48c6f328SShengzhou Liu /*
544*48c6f328SShengzhou Liu  * General PCIe
545*48c6f328SShengzhou Liu  * Memory space is mapped 1-1, but I/O space must start from 0.
546*48c6f328SShengzhou Liu  */
547*48c6f328SShengzhou Liu #define CONFIG_PCI		/* Enable PCI/PCIE */
548*48c6f328SShengzhou Liu #define CONFIG_PCIE1		/* PCIE controler 1 */
549*48c6f328SShengzhou Liu #define CONFIG_PCIE2		/* PCIE controler 2 */
550*48c6f328SShengzhou Liu #define CONFIG_PCIE3		/* PCIE controler 3 */
551*48c6f328SShengzhou Liu #ifdef CONFIG_PPC_T1040
552*48c6f328SShengzhou Liu #define CONFIG_PCIE4		/* PCIE controler 4 */
553*48c6f328SShengzhou Liu #endif
554*48c6f328SShengzhou Liu #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
555*48c6f328SShengzhou Liu #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
556*48c6f328SShengzhou Liu #define CONFIG_PCI_INDIRECT_BRIDGE
557*48c6f328SShengzhou Liu 
558*48c6f328SShengzhou Liu #ifdef CONFIG_PCI
559*48c6f328SShengzhou Liu /* controller 1, direct to uli, tgtid 3, Base address 20000 */
560*48c6f328SShengzhou Liu #ifdef CONFIG_PCIE1
561*48c6f328SShengzhou Liu #define	CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
562*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
563*48c6f328SShengzhou Liu #define	CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
564*48c6f328SShengzhou Liu #define	CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
565*48c6f328SShengzhou Liu #else
566*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
567*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
568*48c6f328SShengzhou Liu #endif
569*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
570*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
571*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
572*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
573*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
574*48c6f328SShengzhou Liu #else
575*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
576*48c6f328SShengzhou Liu #endif
577*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
578*48c6f328SShengzhou Liu #endif
579*48c6f328SShengzhou Liu 
580*48c6f328SShengzhou Liu /* controller 2, Slot 2, tgtid 2, Base address 201000 */
581*48c6f328SShengzhou Liu #ifdef CONFIG_PCIE2
582*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_VIRT	0x90000000
583*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
584*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
585*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc10000000ull
586*48c6f328SShengzhou Liu #else
587*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS	0x90000000
588*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS	0x90000000
589*48c6f328SShengzhou Liu #endif
590*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
591*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
592*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
593*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
594*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
595*48c6f328SShengzhou Liu #else
596*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
597*48c6f328SShengzhou Liu #endif
598*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
599*48c6f328SShengzhou Liu #endif
600*48c6f328SShengzhou Liu 
601*48c6f328SShengzhou Liu /* controller 3, Slot 1, tgtid 1, Base address 202000 */
602*48c6f328SShengzhou Liu #ifdef CONFIG_PCIE3
603*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
604*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
605*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
606*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
607*48c6f328SShengzhou Liu #else
608*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS	0xa0000000
609*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xa0000000
610*48c6f328SShengzhou Liu #endif
611*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
612*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
613*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
614*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
615*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
616*48c6f328SShengzhou Liu #else
617*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
618*48c6f328SShengzhou Liu #endif
619*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
620*48c6f328SShengzhou Liu #endif
621*48c6f328SShengzhou Liu 
622*48c6f328SShengzhou Liu /* controller 4, Base address 203000, to be removed */
623*48c6f328SShengzhou Liu #ifdef CONFIG_PCIE4
624*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_VIRT       0xb0000000
625*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
626*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
627*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc30000000ull
628*48c6f328SShengzhou Liu #else
629*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_BUS	0xb0000000
630*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_PHYS	0xb0000000
631*48c6f328SShengzhou Liu #endif
632*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_SIZE       0x10000000      /* 256M */
633*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_VIRT	0xf8030000
634*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
635*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
636*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
637*48c6f328SShengzhou Liu #else
638*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_PHYS	0xf8030000
639*48c6f328SShengzhou Liu #endif
640*48c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000      /* 64k */
641*48c6f328SShengzhou Liu #endif
642*48c6f328SShengzhou Liu 
643*48c6f328SShengzhou Liu #define CONFIG_PCI_PNP			/* do pci plug-and-play */
644*48c6f328SShengzhou Liu #define CONFIG_E1000
645*48c6f328SShengzhou Liu #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
646*48c6f328SShengzhou Liu #define CONFIG_DOS_PARTITION
647*48c6f328SShengzhou Liu #endif	/* CONFIG_PCI */
648*48c6f328SShengzhou Liu 
649*48c6f328SShengzhou Liu /*
650*48c6f328SShengzhou Liu  * USB
651*48c6f328SShengzhou Liu  */
652*48c6f328SShengzhou Liu #define CONFIG_HAS_FSL_DR_USB
653*48c6f328SShengzhou Liu 
654*48c6f328SShengzhou Liu #ifdef CONFIG_HAS_FSL_DR_USB
655*48c6f328SShengzhou Liu #define CONFIG_USB_EHCI
656*48c6f328SShengzhou Liu #define CONFIG_CMD_USB
657*48c6f328SShengzhou Liu #define CONFIG_USB_STORAGE
658*48c6f328SShengzhou Liu #define CONFIG_USB_EHCI_FSL
659*48c6f328SShengzhou Liu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
660*48c6f328SShengzhou Liu #define CONFIG_CMD_EXT2
661*48c6f328SShengzhou Liu #endif
662*48c6f328SShengzhou Liu 
663*48c6f328SShengzhou Liu /*
664*48c6f328SShengzhou Liu  * SDHC
665*48c6f328SShengzhou Liu  */
666*48c6f328SShengzhou Liu #define CONFIG_MMC
667*48c6f328SShengzhou Liu #ifdef CONFIG_MMC
668*48c6f328SShengzhou Liu #define CONFIG_FSL_ESDHC
669*48c6f328SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
670*48c6f328SShengzhou Liu #define CONFIG_CMD_MMC
671*48c6f328SShengzhou Liu #define CONFIG_GENERIC_MMC
672*48c6f328SShengzhou Liu #define CONFIG_CMD_EXT2
673*48c6f328SShengzhou Liu #define CONFIG_CMD_FAT
674*48c6f328SShengzhou Liu #define CONFIG_DOS_PARTITION
675*48c6f328SShengzhou Liu #endif
676*48c6f328SShengzhou Liu 
677*48c6f328SShengzhou Liu /* Qman/Bman */
678*48c6f328SShengzhou Liu #ifndef CONFIG_NOBQFMAN
679*48c6f328SShengzhou Liu #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
680*48c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_NUM_PORTALS	25
681*48c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
682*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
683*48c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
684*48c6f328SShengzhou Liu #else
685*48c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
686*48c6f328SShengzhou Liu #endif
687*48c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
688*48c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_NUM_PORTALS	25
689*48c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
690*48c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
691*48c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
692*48c6f328SShengzhou Liu #else
693*48c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
694*48c6f328SShengzhou Liu #endif
695*48c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
696*48c6f328SShengzhou Liu 
697*48c6f328SShengzhou Liu #define CONFIG_SYS_DPAA_FMAN
698*48c6f328SShengzhou Liu 
699*48c6f328SShengzhou Liu #define CONFIG_QE
700*48c6f328SShengzhou Liu #define CONFIG_U_QE
701*48c6f328SShengzhou Liu /* Default address of microcode for the Linux FMan driver */
702*48c6f328SShengzhou Liu #if defined(CONFIG_SPIFLASH)
703*48c6f328SShengzhou Liu /*
704*48c6f328SShengzhou Liu  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
705*48c6f328SShengzhou Liu  * env, so we got 0x110000.
706*48c6f328SShengzhou Liu  */
707*48c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_IN_SPIFLASH
708*48c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
709*48c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR	0x130000
710*48c6f328SShengzhou Liu #elif defined(CONFIG_SDCARD)
711*48c6f328SShengzhou Liu /*
712*48c6f328SShengzhou Liu  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
713*48c6f328SShengzhou Liu  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
714*48c6f328SShengzhou Liu  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
715*48c6f328SShengzhou Liu  */
716*48c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
717*48c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR		(512 * 0x820)
718*48c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR		(512 * 0x920)
719*48c6f328SShengzhou Liu #elif defined(CONFIG_NAND)
720*48c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
721*48c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR		(3 * CONFIG_SYS_NAND_BLOCK_SIZE)
722*48c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR		(4 * CONFIG_SYS_NAND_BLOCK_SIZE)
723*48c6f328SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
724*48c6f328SShengzhou Liu /*
725*48c6f328SShengzhou Liu  * Slave has no ucode locally, it can fetch this from remote. When implementing
726*48c6f328SShengzhou Liu  * in two corenet boards, slave's ucode could be stored in master's memory
727*48c6f328SShengzhou Liu  * space, the address can be mapped from slave TLB->slave LAW->
728*48c6f328SShengzhou Liu  * slave SRIO or PCIE outbound window->master inbound window->
729*48c6f328SShengzhou Liu  * master LAW->the ucode address in master's memory space.
730*48c6f328SShengzhou Liu  */
731*48c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
732*48c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR		0xFFE00000
733*48c6f328SShengzhou Liu #else
734*48c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
735*48c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
736*48c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR		0xEFE00000
737*48c6f328SShengzhou Liu #endif
738*48c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
739*48c6f328SShengzhou Liu #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
740*48c6f328SShengzhou Liu #endif /* CONFIG_NOBQFMAN */
741*48c6f328SShengzhou Liu 
742*48c6f328SShengzhou Liu #ifdef CONFIG_SYS_DPAA_FMAN
743*48c6f328SShengzhou Liu #define CONFIG_FMAN_ENET
744*48c6f328SShengzhou Liu #define CONFIG_PHYLIB_10G
745*48c6f328SShengzhou Liu #define CONFIG_PHY_REALTEK
746*48c6f328SShengzhou Liu #define RGMII_PHY1_ADDR		0x2
747*48c6f328SShengzhou Liu #define RGMII_PHY2_ADDR		0x6
748*48c6f328SShengzhou Liu #define FM1_10GEC1_PHY_ADDR	0x1
749*48c6f328SShengzhou Liu #endif
750*48c6f328SShengzhou Liu 
751*48c6f328SShengzhou Liu #ifdef CONFIG_FMAN_ENET
752*48c6f328SShengzhou Liu #define CONFIG_MII		/* MII PHY management */
753*48c6f328SShengzhou Liu #define CONFIG_ETHPRIME		"FM1@DTSEC4"
754*48c6f328SShengzhou Liu #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
755*48c6f328SShengzhou Liu #endif
756*48c6f328SShengzhou Liu 
757*48c6f328SShengzhou Liu /*
758*48c6f328SShengzhou Liu  * Dynamic MTD Partition support with mtdparts
759*48c6f328SShengzhou Liu  */
760*48c6f328SShengzhou Liu #ifndef CONFIG_SYS_NO_FLASH
761*48c6f328SShengzhou Liu #define CONFIG_MTD_DEVICE
762*48c6f328SShengzhou Liu #define CONFIG_MTD_PARTITIONS
763*48c6f328SShengzhou Liu #define CONFIG_CMD_MTDPARTS
764*48c6f328SShengzhou Liu #define CONFIG_FLASH_CFI_MTD
765*48c6f328SShengzhou Liu #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
766*48c6f328SShengzhou Liu 			"spi0=spife110000.1"
767*48c6f328SShengzhou Liu #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
768*48c6f328SShengzhou Liu 			"128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
769*48c6f328SShengzhou Liu 			"5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
770*48c6f328SShengzhou Liu 			"1m(uboot),5m(kernel),128k(dtb),-(user)"
771*48c6f328SShengzhou Liu #endif
772*48c6f328SShengzhou Liu 
773*48c6f328SShengzhou Liu /*
774*48c6f328SShengzhou Liu  * Environment
775*48c6f328SShengzhou Liu  */
776*48c6f328SShengzhou Liu #define CONFIG_LOADS_ECHO		/* echo on for serial download */
777*48c6f328SShengzhou Liu #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
778*48c6f328SShengzhou Liu 
779*48c6f328SShengzhou Liu /*
780*48c6f328SShengzhou Liu  * Command line configuration.
781*48c6f328SShengzhou Liu  */
782*48c6f328SShengzhou Liu #include <config_cmd_default.h>
783*48c6f328SShengzhou Liu 
784*48c6f328SShengzhou Liu #define CONFIG_CMD_DATE
785*48c6f328SShengzhou Liu #define CONFIG_CMD_DHCP
786*48c6f328SShengzhou Liu #define CONFIG_CMD_EEPROM
787*48c6f328SShengzhou Liu #define CONFIG_CMD_ELF
788*48c6f328SShengzhou Liu #define CONFIG_CMD_ERRATA
789*48c6f328SShengzhou Liu #define CONFIG_CMD_GREPENV
790*48c6f328SShengzhou Liu #define CONFIG_CMD_IRQ
791*48c6f328SShengzhou Liu #define CONFIG_CMD_I2C
792*48c6f328SShengzhou Liu #define CONFIG_CMD_MII
793*48c6f328SShengzhou Liu #define CONFIG_CMD_PING
794*48c6f328SShengzhou Liu #define CONFIG_CMD_ECHO
795*48c6f328SShengzhou Liu #define CONFIG_CMD_REGINFO
796*48c6f328SShengzhou Liu #define CONFIG_CMD_SETEXPR
797*48c6f328SShengzhou Liu #define CONFIG_CMD_BDI
798*48c6f328SShengzhou Liu 
799*48c6f328SShengzhou Liu #ifdef CONFIG_PCI
800*48c6f328SShengzhou Liu #define CONFIG_CMD_PCI
801*48c6f328SShengzhou Liu #define CONFIG_CMD_NET
802*48c6f328SShengzhou Liu #endif
803*48c6f328SShengzhou Liu 
804*48c6f328SShengzhou Liu /*
805*48c6f328SShengzhou Liu  * Miscellaneous configurable options
806*48c6f328SShengzhou Liu  */
807*48c6f328SShengzhou Liu #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
808*48c6f328SShengzhou Liu #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
809*48c6f328SShengzhou Liu #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
810*48c6f328SShengzhou Liu #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
811*48c6f328SShengzhou Liu #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
812*48c6f328SShengzhou Liu #ifdef CONFIG_CMD_KGDB
813*48c6f328SShengzhou Liu #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
814*48c6f328SShengzhou Liu #else
815*48c6f328SShengzhou Liu #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
816*48c6f328SShengzhou Liu #endif
817*48c6f328SShengzhou Liu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
818*48c6f328SShengzhou Liu #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
819*48c6f328SShengzhou Liu #define CONFIG_SYS_BARGSIZE  CONFIG_SYS_CBSIZE  /* Boot Argument Buffer Size */
820*48c6f328SShengzhou Liu 
821*48c6f328SShengzhou Liu /*
822*48c6f328SShengzhou Liu  * For booting Linux, the board info and command line data
823*48c6f328SShengzhou Liu  * have to be in the first 64 MB of memory, since this is
824*48c6f328SShengzhou Liu  * the maximum mapped by the Linux kernel during initialization.
825*48c6f328SShengzhou Liu  */
826*48c6f328SShengzhou Liu #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
827*48c6f328SShengzhou Liu #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
828*48c6f328SShengzhou Liu 
829*48c6f328SShengzhou Liu #ifdef CONFIG_CMD_KGDB
830*48c6f328SShengzhou Liu #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
831*48c6f328SShengzhou Liu #endif
832*48c6f328SShengzhou Liu 
833*48c6f328SShengzhou Liu /*
834*48c6f328SShengzhou Liu  * Environment Configuration
835*48c6f328SShengzhou Liu  */
836*48c6f328SShengzhou Liu #define CONFIG_ROOTPATH		"/opt/nfsroot"
837*48c6f328SShengzhou Liu #define CONFIG_BOOTFILE		"uImage"
838*48c6f328SShengzhou Liu #define CONFIG_UBOOTPATH	"u-boot.bin" /* U-Boot image on TFTP server */
839*48c6f328SShengzhou Liu #define CONFIG_LOADADDR		1000000 /* default location for tftp, bootm */
840*48c6f328SShengzhou Liu #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
841*48c6f328SShengzhou Liu #define CONFIG_BAUDRATE		115200
842*48c6f328SShengzhou Liu #define __USB_PHY_TYPE		utmi
843*48c6f328SShengzhou Liu 
844*48c6f328SShengzhou Liu #ifdef CONFIG_PPC_T1024
845*48c6f328SShengzhou Liu #define CONFIG_BOARDNAME "t1024rdb"
846*48c6f328SShengzhou Liu #else
847*48c6f328SShengzhou Liu #define CONFIG_BOARDNAME "t1023rdb"
848*48c6f328SShengzhou Liu #endif
849*48c6f328SShengzhou Liu 
850*48c6f328SShengzhou Liu #define	CONFIG_EXTRA_ENV_SETTINGS				\
851*48c6f328SShengzhou Liu 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
852*48c6f328SShengzhou Liu 	"bank_intlv=cs0_cs1\0"					\
853*48c6f328SShengzhou Liu 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"  \
854*48c6f328SShengzhou Liu 	"ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
855*48c6f328SShengzhou Liu 	"fdtfile=" __stringify(CONFIG_BOARDNAME) "/"		\
856*48c6f328SShengzhou Liu 	__stringify(CONFIG_BOARDNAME) ".dtb\0"			\
857*48c6f328SShengzhou Liu 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
858*48c6f328SShengzhou Liu 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
859*48c6f328SShengzhou Liu 	"bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
860*48c6f328SShengzhou Liu 	"netdev=eth0\0"						\
861*48c6f328SShengzhou Liu 	"tftpflash=tftpboot $loadaddr $uboot && "		\
862*48c6f328SShengzhou Liu 	"protect off $ubootaddr +$filesize && "			\
863*48c6f328SShengzhou Liu 	"erase $ubootaddr +$filesize && "			\
864*48c6f328SShengzhou Liu 	"cp.b $loadaddr $ubootaddr $filesize && "		\
865*48c6f328SShengzhou Liu 	"protect on $ubootaddr +$filesize && "			\
866*48c6f328SShengzhou Liu 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
867*48c6f328SShengzhou Liu 	"consoledev=ttyS0\0"					\
868*48c6f328SShengzhou Liu 	"ramdiskaddr=2000000\0"					\
869*48c6f328SShengzhou Liu 	"fdtaddr=c00000\0"					\
870*48c6f328SShengzhou Liu 	"bdev=sda3\0"
871*48c6f328SShengzhou Liu 
872*48c6f328SShengzhou Liu #define CONFIG_LINUX					\
873*48c6f328SShengzhou Liu 	"setenv bootargs root=/dev/ram rw "		\
874*48c6f328SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
875*48c6f328SShengzhou Liu 	"setenv ramdiskaddr 0x02000000;"		\
876*48c6f328SShengzhou Liu 	"setenv fdtaddr 0x00c00000;"			\
877*48c6f328SShengzhou Liu 	"setenv loadaddr 0x1000000;"			\
878*48c6f328SShengzhou Liu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
879*48c6f328SShengzhou Liu 
880*48c6f328SShengzhou Liu 
881*48c6f328SShengzhou Liu #define CONFIG_NFSBOOTCOMMAND			\
882*48c6f328SShengzhou Liu 	"setenv bootargs root=/dev/nfs rw "	\
883*48c6f328SShengzhou Liu 	"nfsroot=$serverip:$rootpath "		\
884*48c6f328SShengzhou Liu 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
885*48c6f328SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
886*48c6f328SShengzhou Liu 	"tftp $loadaddr $bootfile;"		\
887*48c6f328SShengzhou Liu 	"tftp $fdtaddr $fdtfile;"		\
888*48c6f328SShengzhou Liu 	"bootm $loadaddr - $fdtaddr"
889*48c6f328SShengzhou Liu 
890*48c6f328SShengzhou Liu #define CONFIG_BOOTCOMMAND	CONFIG_LINUX
891*48c6f328SShengzhou Liu 
892*48c6f328SShengzhou Liu #ifdef CONFIG_SECURE_BOOT
893*48c6f328SShengzhou Liu #include <asm/fsl_secure_boot.h>
894*48c6f328SShengzhou Liu #endif
895*48c6f328SShengzhou Liu 
896*48c6f328SShengzhou Liu #endif	/* __T1024RDB_H */
897