xref: /rk3399_rockchip-uboot/include/configs/T102xRDB.h (revision 2a8b34220dcf2b99fd71c8190ac6689a87102c66)
148c6f328SShengzhou Liu /*
248c6f328SShengzhou Liu  * Copyright 2014 Freescale Semiconductor, Inc.
348c6f328SShengzhou Liu  *
448c6f328SShengzhou Liu  * SPDX-License-Identifier:     GPL-2.0+
548c6f328SShengzhou Liu  */
648c6f328SShengzhou Liu 
748c6f328SShengzhou Liu /*
848c6f328SShengzhou Liu  * T1024/T1023 RDB board configuration file
948c6f328SShengzhou Liu  */
1048c6f328SShengzhou Liu 
1148c6f328SShengzhou Liu #ifndef __T1024RDB_H
1248c6f328SShengzhou Liu #define __T1024RDB_H
1348c6f328SShengzhou Liu 
1448c6f328SShengzhou Liu /* High Level Configuration Options */
1548c6f328SShengzhou Liu #define CONFIG_SYS_GENERIC_BOARD
1648c6f328SShengzhou Liu #define CONFIG_DISPLAY_BOARDINFO
1748c6f328SShengzhou Liu #define CONFIG_BOOKE
1848c6f328SShengzhou Liu #define CONFIG_E500			/* BOOKE e500 family */
1948c6f328SShengzhou Liu #define CONFIG_E500MC			/* BOOKE e500mc family */
2048c6f328SShengzhou Liu #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
2148c6f328SShengzhou Liu #define CONFIG_MP			/* support multiple processors */
2248c6f328SShengzhou Liu #define CONFIG_PHYS_64BIT
2348c6f328SShengzhou Liu #define CONFIG_ENABLE_36BIT_PHYS
2448c6f328SShengzhou Liu 
2548c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
2648c6f328SShengzhou Liu #define CONFIG_ADDR_MAP		1
2748c6f328SShengzhou Liu #define CONFIG_SYS_NUM_ADDR_MAP	64	/* number of TLB1 entries */
2848c6f328SShengzhou Liu #endif
2948c6f328SShengzhou Liu 
3048c6f328SShengzhou Liu #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
3148c6f328SShengzhou Liu #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
3248c6f328SShengzhou Liu #define CONFIG_FSL_IFC			/* Enable IFC Support */
3348c6f328SShengzhou Liu 
3448c6f328SShengzhou Liu #define CONFIG_FSL_LAW			/* Use common FSL init code */
3548c6f328SShengzhou Liu #define CONFIG_ENV_OVERWRITE
3648c6f328SShengzhou Liu 
3748c6f328SShengzhou Liu /* support deep sleep */
3848c6f328SShengzhou Liu #define CONFIG_DEEP_SLEEP
3948c6f328SShengzhou Liu #define CONFIG_SILENT_CONSOLE
4048c6f328SShengzhou Liu 
4148c6f328SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL
4248c6f328SShengzhou Liu #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xrdb/t1024_pbi.cfg
4348c6f328SShengzhou Liu #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_rcw.cfg
4448c6f328SShengzhou Liu #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
4548c6f328SShengzhou Liu #define CONFIG_SPL_ENV_SUPPORT
4648c6f328SShengzhou Liu #define CONFIG_SPL_SERIAL_SUPPORT
4748c6f328SShengzhou Liu #define CONFIG_SPL_FLUSH_IMAGE
4848c6f328SShengzhou Liu #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
4948c6f328SShengzhou Liu #define CONFIG_SPL_LIBGENERIC_SUPPORT
5048c6f328SShengzhou Liu #define CONFIG_SPL_LIBCOMMON_SUPPORT
5148c6f328SShengzhou Liu #define CONFIG_SPL_I2C_SUPPORT
5248c6f328SShengzhou Liu #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
5348c6f328SShengzhou Liu #define CONFIG_FSL_LAW			/* Use common FSL init code */
5448c6f328SShengzhou Liu #define CONFIG_SYS_TEXT_BASE		0x00201000
5548c6f328SShengzhou Liu #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
5648c6f328SShengzhou Liu #define CONFIG_SPL_PAD_TO		0x40000
5748c6f328SShengzhou Liu #define CONFIG_SPL_MAX_SIZE		0x28000
5848c6f328SShengzhou Liu #define RESET_VECTOR_OFFSET		0x27FFC
5948c6f328SShengzhou Liu #define BOOT_PAGE_OFFSET		0x27000
6048c6f328SShengzhou Liu #ifdef CONFIG_SPL_BUILD
6148c6f328SShengzhou Liu #define CONFIG_SPL_SKIP_RELOCATE
6248c6f328SShengzhou Liu #define CONFIG_SPL_COMMON_INIT_DDR
6348c6f328SShengzhou Liu #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
6448c6f328SShengzhou Liu #define CONFIG_SYS_NO_FLASH
6548c6f328SShengzhou Liu #endif
6648c6f328SShengzhou Liu 
6748c6f328SShengzhou Liu #ifdef CONFIG_NAND
6848c6f328SShengzhou Liu #define CONFIG_SPL_NAND_SUPPORT
6948c6f328SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
7048c6f328SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
7148c6f328SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
7248c6f328SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
7348c6f328SShengzhou Liu #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
7448c6f328SShengzhou Liu #define CONFIG_SPL_NAND_BOOT
7548c6f328SShengzhou Liu #endif
7648c6f328SShengzhou Liu 
7748c6f328SShengzhou Liu #ifdef CONFIG_SPIFLASH
7848c6f328SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
7948c6f328SShengzhou Liu #define CONFIG_SPL_SPI_SUPPORT
8048c6f328SShengzhou Liu #define CONFIG_SPL_SPI_FLASH_SUPPORT
8148c6f328SShengzhou Liu #define CONFIG_SPL_SPI_FLASH_MINIMAL
8248c6f328SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
8348c6f328SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x00200000)
8448c6f328SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x00200000)
8548c6f328SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(256 << 10)
8648c6f328SShengzhou Liu #define CONFIG_SYS_LDSCRIPT		"arch/powerpc/cpu/mpc85xx/u-boot.lds"
8748c6f328SShengzhou Liu #ifndef CONFIG_SPL_BUILD
8848c6f328SShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC
8948c6f328SShengzhou Liu #endif
9048c6f328SShengzhou Liu #define CONFIG_SPL_SPI_BOOT
9148c6f328SShengzhou Liu #endif
9248c6f328SShengzhou Liu 
9348c6f328SShengzhou Liu #ifdef CONFIG_SDCARD
9448c6f328SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS	0x200FFC
9548c6f328SShengzhou Liu #define CONFIG_SPL_MMC_SUPPORT
9648c6f328SShengzhou Liu #define CONFIG_SPL_MMC_MINIMAL
9748c6f328SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
9848c6f328SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_DST	(0x00200000)
9948c6f328SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_START	(0x00200000)
10048c6f328SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
10148c6f328SShengzhou Liu #define CONFIG_SYS_LDSCRIPT		"arch/powerpc/cpu/mpc85xx/u-boot.lds"
10248c6f328SShengzhou Liu #ifndef CONFIG_SPL_BUILD
10348c6f328SShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC
10448c6f328SShengzhou Liu #endif
10548c6f328SShengzhou Liu #define CONFIG_SPL_MMC_BOOT
10648c6f328SShengzhou Liu #endif
10748c6f328SShengzhou Liu 
10848c6f328SShengzhou Liu #endif /* CONFIG_RAMBOOT_PBL */
10948c6f328SShengzhou Liu 
11048c6f328SShengzhou Liu #ifndef CONFIG_SYS_TEXT_BASE
11148c6f328SShengzhou Liu #define CONFIG_SYS_TEXT_BASE	0xeff40000
11248c6f328SShengzhou Liu #endif
11348c6f328SShengzhou Liu 
11448c6f328SShengzhou Liu #ifndef CONFIG_RESET_VECTOR_ADDRESS
11548c6f328SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
11648c6f328SShengzhou Liu #endif
11748c6f328SShengzhou Liu 
11848c6f328SShengzhou Liu #ifndef CONFIG_SYS_NO_FLASH
11948c6f328SShengzhou Liu #define CONFIG_FLASH_CFI_DRIVER
12048c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_CFI
12148c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
12248c6f328SShengzhou Liu #endif
12348c6f328SShengzhou Liu 
12448c6f328SShengzhou Liu /* PCIe Boot - Master */
12548c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_MASTER
12648c6f328SShengzhou Liu /*
12748c6f328SShengzhou Liu  * for slave u-boot IMAGE instored in master memory space,
12848c6f328SShengzhou Liu  * PHYS must be aligned based on the SIZE
12948c6f328SShengzhou Liu  */
13048c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
13148c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
13248c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
13348c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
13448c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
13548c6f328SShengzhou Liu #else
13648c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
13748c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
13848c6f328SShengzhou Liu #endif
13948c6f328SShengzhou Liu /*
14048c6f328SShengzhou Liu  * for slave UCODE and ENV instored in master memory space,
14148c6f328SShengzhou Liu  * PHYS must be aligned based on the SIZE
14248c6f328SShengzhou Liu  */
14348c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
14448c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
14548c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS	 0x3ffe00000ull
14648c6f328SShengzhou Liu #else
14748c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
14848c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS  0xffe00000
14948c6f328SShengzhou Liu #endif
15048c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE	0x40000 /* 256K */
15148c6f328SShengzhou Liu /* slave core release by master*/
15248c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET	0xe00e4
15348c6f328SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK	0x00000001 /* release core 0 */
15448c6f328SShengzhou Liu 
15548c6f328SShengzhou Liu /* PCIe Boot - Slave */
15648c6f328SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
15748c6f328SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
15848c6f328SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
15948c6f328SShengzhou Liu 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
16048c6f328SShengzhou Liu /* Set 1M boot space for PCIe boot */
16148c6f328SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
16248c6f328SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS	\
16348c6f328SShengzhou Liu 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
16448c6f328SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
16548c6f328SShengzhou Liu #define CONFIG_SYS_NO_FLASH
16648c6f328SShengzhou Liu #endif
16748c6f328SShengzhou Liu 
16848c6f328SShengzhou Liu #if defined(CONFIG_SPIFLASH)
16948c6f328SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
17048c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_SPI_FLASH
17148c6f328SShengzhou Liu #define CONFIG_ENV_SPI_BUS		0
17248c6f328SShengzhou Liu #define CONFIG_ENV_SPI_CS		0
17348c6f328SShengzhou Liu #define CONFIG_ENV_SPI_MAX_HZ		10000000
17448c6f328SShengzhou Liu #define CONFIG_ENV_SPI_MODE		0
17548c6f328SShengzhou Liu #define CONFIG_ENV_SIZE			0x2000		/* 8KB */
17648c6f328SShengzhou Liu #define CONFIG_ENV_OFFSET		0x100000	/* 1MB */
17748c6f328SShengzhou Liu #define CONFIG_ENV_SECT_SIZE		0x10000
17848c6f328SShengzhou Liu #elif defined(CONFIG_SDCARD)
17948c6f328SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
18048c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_MMC
18148c6f328SShengzhou Liu #define CONFIG_SYS_MMC_ENV_DEV		0
18248c6f328SShengzhou Liu #define CONFIG_ENV_SIZE			0x2000
18348c6f328SShengzhou Liu #define CONFIG_ENV_OFFSET		(512 * 0x800)
18448c6f328SShengzhou Liu #elif defined(CONFIG_NAND)
18548c6f328SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
18648c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_NAND
18748c6f328SShengzhou Liu #define CONFIG_ENV_SIZE			0x2000
18848c6f328SShengzhou Liu #define CONFIG_ENV_OFFSET		(2 * CONFIG_SYS_NAND_BLOCK_SIZE)
18948c6f328SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
19048c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_REMOTE
19148c6f328SShengzhou Liu #define CONFIG_ENV_ADDR		0xffe20000
19248c6f328SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
19348c6f328SShengzhou Liu #elif defined(CONFIG_ENV_IS_NOWHERE)
19448c6f328SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
19548c6f328SShengzhou Liu #else
19648c6f328SShengzhou Liu #define CONFIG_ENV_IS_IN_FLASH
19748c6f328SShengzhou Liu #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
19848c6f328SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
19948c6f328SShengzhou Liu #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
20048c6f328SShengzhou Liu #endif
20148c6f328SShengzhou Liu 
20248c6f328SShengzhou Liu 
20348c6f328SShengzhou Liu #ifndef __ASSEMBLY__
20448c6f328SShengzhou Liu unsigned long get_board_sys_clk(void);
20548c6f328SShengzhou Liu unsigned long get_board_ddr_clk(void);
20648c6f328SShengzhou Liu #endif
20748c6f328SShengzhou Liu 
20848c6f328SShengzhou Liu #define CONFIG_SYS_CLK_FREQ	100000000
20948c6f328SShengzhou Liu #define CONFIG_DDR_CLK_FREQ	66660000
21048c6f328SShengzhou Liu 
21148c6f328SShengzhou Liu /*
21248c6f328SShengzhou Liu  * These can be toggled for performance analysis, otherwise use default.
21348c6f328SShengzhou Liu  */
21448c6f328SShengzhou Liu #define CONFIG_SYS_CACHE_STASHING
21548c6f328SShengzhou Liu #define CONFIG_BACKSIDE_L2_CACHE
21648c6f328SShengzhou Liu #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
21748c6f328SShengzhou Liu #define CONFIG_BTB			/* toggle branch predition */
21848c6f328SShengzhou Liu #define CONFIG_DDR_ECC
21948c6f328SShengzhou Liu #ifdef CONFIG_DDR_ECC
22048c6f328SShengzhou Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
22148c6f328SShengzhou Liu #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
22248c6f328SShengzhou Liu #endif
22348c6f328SShengzhou Liu 
22448c6f328SShengzhou Liu #define CONFIG_SYS_MEMTEST_START	0x00200000 /* memtest works on */
22548c6f328SShengzhou Liu #define CONFIG_SYS_MEMTEST_END		0x00400000
22648c6f328SShengzhou Liu #define CONFIG_SYS_ALT_MEMTEST
22748c6f328SShengzhou Liu #define CONFIG_PANIC_HANG	/* do not reset board on panic */
22848c6f328SShengzhou Liu 
22948c6f328SShengzhou Liu /*
23048c6f328SShengzhou Liu  *  Config the L3 Cache as L3 SRAM
23148c6f328SShengzhou Liu  */
23248c6f328SShengzhou Liu #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
23348c6f328SShengzhou Liu #define CONFIG_SYS_L3_SIZE		(256 << 10)
23448c6f328SShengzhou Liu #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
23548c6f328SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL
23648c6f328SShengzhou Liu #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
23748c6f328SShengzhou Liu #endif
23848c6f328SShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
23948c6f328SShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE	(30 << 10)
24048c6f328SShengzhou Liu #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
24148c6f328SShengzhou Liu #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
24248c6f328SShengzhou Liu 
24348c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
24448c6f328SShengzhou Liu #define CONFIG_SYS_DCSRBAR		0xf0000000
24548c6f328SShengzhou Liu #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
24648c6f328SShengzhou Liu #endif
24748c6f328SShengzhou Liu 
24848c6f328SShengzhou Liu /* EEPROM */
24948c6f328SShengzhou Liu #define CONFIG_ID_EEPROM
25048c6f328SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_NXID
25148c6f328SShengzhou Liu #define CONFIG_SYS_EEPROM_BUS_NUM	0
25248c6f328SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
25348c6f328SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	2
25448c6f328SShengzhou Liu #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
25548c6f328SShengzhou Liu #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
25648c6f328SShengzhou Liu 
25748c6f328SShengzhou Liu /*
25848c6f328SShengzhou Liu  * DDR Setup
25948c6f328SShengzhou Liu  */
26048c6f328SShengzhou Liu #define CONFIG_VERY_BIG_RAM
26148c6f328SShengzhou Liu #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
26248c6f328SShengzhou Liu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
26348c6f328SShengzhou Liu #define CONFIG_DIMM_SLOTS_PER_CTLR	1
26448c6f328SShengzhou Liu #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
26548c6f328SShengzhou Liu #define CONFIG_DDR_SPD
26648c6f328SShengzhou Liu #define CONFIG_SYS_FSL_DDR3
26748c6f328SShengzhou Liu 
26848c6f328SShengzhou Liu #define CONFIG_SYS_SPD_BUS_NUM	0
26948c6f328SShengzhou Liu #define SPD_EEPROM_ADDRESS	0x51
27048c6f328SShengzhou Liu 
27148c6f328SShengzhou Liu #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
27248c6f328SShengzhou Liu 
27348c6f328SShengzhou Liu /*
27448c6f328SShengzhou Liu  * IFC Definitions
27548c6f328SShengzhou Liu  */
27648c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_BASE	0xe8000000
27748c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
27848c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
27948c6f328SShengzhou Liu #else
28048c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
28148c6f328SShengzhou Liu #endif
28248c6f328SShengzhou Liu 
28348c6f328SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
28448c6f328SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
28548c6f328SShengzhou Liu 				CSPR_PORT_SIZE_16 | \
28648c6f328SShengzhou Liu 				CSPR_MSEL_NOR | \
28748c6f328SShengzhou Liu 				CSPR_V)
28848c6f328SShengzhou Liu #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
28948c6f328SShengzhou Liu 
29048c6f328SShengzhou Liu /* NOR Flash Timing Params */
29148c6f328SShengzhou Liu #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
29248c6f328SShengzhou Liu #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
29348c6f328SShengzhou Liu 				FTIM0_NOR_TEADC(0x5) | \
29448c6f328SShengzhou Liu 				FTIM0_NOR_TEAHC(0x5))
29548c6f328SShengzhou Liu #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
29648c6f328SShengzhou Liu 				FTIM1_NOR_TRAD_NOR(0x1A) |\
29748c6f328SShengzhou Liu 				FTIM1_NOR_TSEQRAD_NOR(0x13))
29848c6f328SShengzhou Liu #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
29948c6f328SShengzhou Liu 				FTIM2_NOR_TCH(0x4) | \
30048c6f328SShengzhou Liu 				FTIM2_NOR_TWPH(0x0E) | \
30148c6f328SShengzhou Liu 				FTIM2_NOR_TWP(0x1c))
30248c6f328SShengzhou Liu #define CONFIG_SYS_NOR_FTIM3	0x0
30348c6f328SShengzhou Liu 
30448c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_QUIET_TEST
30548c6f328SShengzhou Liu #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
30648c6f328SShengzhou Liu 
30748c6f328SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
30848c6f328SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
30948c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
31048c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
31148c6f328SShengzhou Liu 
31248c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_EMPTY_INFO
31348c6f328SShengzhou Liu #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
31448c6f328SShengzhou Liu 
31548c6f328SShengzhou Liu /* CPLD on IFC */
31648c6f328SShengzhou Liu #define CONFIG_SYS_CPLD_BASE		0xffdf0000
31748c6f328SShengzhou Liu #define CONFIG_SYS_CPLD_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_CPLD_BASE)
31848c6f328SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT		(0xf)
31948c6f328SShengzhou Liu #define CONFIG_SYS_CSPR2		(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
32048c6f328SShengzhou Liu 						| CSPR_PORT_SIZE_8 \
32148c6f328SShengzhou Liu 						| CSPR_MSEL_GPCM \
32248c6f328SShengzhou Liu 						| CSPR_V)
32348c6f328SShengzhou Liu #define CONFIG_SYS_AMASK2		IFC_AMASK(64*1024)
32448c6f328SShengzhou Liu #define CONFIG_SYS_CSOR2		0x0
32548c6f328SShengzhou Liu 
32648c6f328SShengzhou Liu /* CPLD Timing parameters for IFC CS2 */
32748c6f328SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
32848c6f328SShengzhou Liu 						FTIM0_GPCM_TEADC(0x0e) | \
32948c6f328SShengzhou Liu 						FTIM0_GPCM_TEAHC(0x0e))
33048c6f328SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
33148c6f328SShengzhou Liu 						FTIM1_GPCM_TRAD(0x1f))
33248c6f328SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
33348c6f328SShengzhou Liu 						FTIM2_GPCM_TCH(0x8) | \
33448c6f328SShengzhou Liu 						FTIM2_GPCM_TWP(0x1f))
33548c6f328SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3		0x0
33648c6f328SShengzhou Liu 
33748c6f328SShengzhou Liu /* NAND Flash on IFC */
33848c6f328SShengzhou Liu #define CONFIG_NAND_FSL_IFC
33948c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BASE		0xff800000
34048c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
34148c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
34248c6f328SShengzhou Liu #else
34348c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
34448c6f328SShengzhou Liu #endif
34548c6f328SShengzhou Liu #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
34648c6f328SShengzhou Liu #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
34748c6f328SShengzhou Liu 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
34848c6f328SShengzhou Liu 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
34948c6f328SShengzhou Liu 				| CSPR_V)
35048c6f328SShengzhou Liu #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
35148c6f328SShengzhou Liu 
35248c6f328SShengzhou Liu #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
35348c6f328SShengzhou Liu 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
35448c6f328SShengzhou Liu 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
35548c6f328SShengzhou Liu 				| CSOR_NAND_RAL_3	/* RAL = 3Byes */ \
35648c6f328SShengzhou Liu 				| CSOR_NAND_PGS_4K	/* Page Size = 4K */ \
35748c6f328SShengzhou Liu 				| CSOR_NAND_SPRZ_224	/* Spare size = 224 */ \
35848c6f328SShengzhou Liu 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
35948c6f328SShengzhou Liu 
36048c6f328SShengzhou Liu #define CONFIG_SYS_NAND_ONFI_DETECTION
36148c6f328SShengzhou Liu 
36248c6f328SShengzhou Liu /* ONFI NAND Flash mode0 Timing Params */
36348c6f328SShengzhou Liu #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
36448c6f328SShengzhou Liu 					FTIM0_NAND_TWP(0x18)   | \
36548c6f328SShengzhou Liu 					FTIM0_NAND_TWCHT(0x07) | \
36648c6f328SShengzhou Liu 					FTIM0_NAND_TWH(0x0a))
36748c6f328SShengzhou Liu #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
36848c6f328SShengzhou Liu 					FTIM1_NAND_TWBE(0x39)  | \
36948c6f328SShengzhou Liu 					FTIM1_NAND_TRR(0x0e)   | \
37048c6f328SShengzhou Liu 					FTIM1_NAND_TRP(0x18))
37148c6f328SShengzhou Liu #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
37248c6f328SShengzhou Liu 					FTIM2_NAND_TREH(0x0a) | \
37348c6f328SShengzhou Liu 					FTIM2_NAND_TWHRE(0x1e))
37448c6f328SShengzhou Liu #define CONFIG_SYS_NAND_FTIM3		0x0
37548c6f328SShengzhou Liu 
37648c6f328SShengzhou Liu #define CONFIG_SYS_NAND_DDR_LAW		11
37748c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
37848c6f328SShengzhou Liu #define CONFIG_SYS_MAX_NAND_DEVICE	1
37948c6f328SShengzhou Liu #define CONFIG_MTD_NAND_VERIFY_WRITE
38048c6f328SShengzhou Liu #define CONFIG_CMD_NAND
38148c6f328SShengzhou Liu 
38248c6f328SShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE	(512 * 1024)
38348c6f328SShengzhou Liu 
38448c6f328SShengzhou Liu #if defined(CONFIG_NAND)
38548c6f328SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
38648c6f328SShengzhou Liu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
38748c6f328SShengzhou Liu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
38848c6f328SShengzhou Liu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
38948c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
39048c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
39148c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
39248c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
39348c6f328SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
39448c6f328SShengzhou Liu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR
39548c6f328SShengzhou Liu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
39648c6f328SShengzhou Liu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
39748c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
39848c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
39948c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
40048c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
40148c6f328SShengzhou Liu #else
40248c6f328SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
40348c6f328SShengzhou Liu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
40448c6f328SShengzhou Liu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
40548c6f328SShengzhou Liu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
40648c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
40748c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
40848c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
40948c6f328SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
41048c6f328SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NAND_CSPR_EXT
41148c6f328SShengzhou Liu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
41248c6f328SShengzhou Liu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
41348c6f328SShengzhou Liu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
41448c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
41548c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
41648c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
41748c6f328SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
41848c6f328SShengzhou Liu #endif
41948c6f328SShengzhou Liu 
42048c6f328SShengzhou Liu #ifdef CONFIG_SPL_BUILD
42148c6f328SShengzhou Liu #define CONFIG_SYS_MONITOR_BASE		CONFIG_SPL_TEXT_BASE
42248c6f328SShengzhou Liu #else
42348c6f328SShengzhou Liu #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
42448c6f328SShengzhou Liu #endif
42548c6f328SShengzhou Liu 
42648c6f328SShengzhou Liu #if defined(CONFIG_RAMBOOT_PBL)
42748c6f328SShengzhou Liu #define CONFIG_SYS_RAMBOOT
42848c6f328SShengzhou Liu #endif
42948c6f328SShengzhou Liu 
43048c6f328SShengzhou Liu #define CONFIG_BOARD_EARLY_INIT_R
43148c6f328SShengzhou Liu #define CONFIG_MISC_INIT_R
43248c6f328SShengzhou Liu 
43348c6f328SShengzhou Liu #define CONFIG_HWCONFIG
43448c6f328SShengzhou Liu 
43548c6f328SShengzhou Liu /* define to use L1 as initial stack */
43648c6f328SShengzhou Liu #define CONFIG_L1_INIT_RAM
43748c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_LOCK
43848c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
43948c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
44048c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
44148c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe0ec000
44248c6f328SShengzhou Liu /* The assembler doesn't like typecast */
44348c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
44448c6f328SShengzhou Liu 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
44548c6f328SShengzhou Liu 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
44648c6f328SShengzhou Liu #else
44748c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	0xfe0ec000 /* Initial L1 address */
44848c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
44948c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
45048c6f328SShengzhou Liu #endif
45148c6f328SShengzhou Liu #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
45248c6f328SShengzhou Liu 
45348c6f328SShengzhou Liu #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
45448c6f328SShengzhou Liu 					GENERATED_GBL_DATA_SIZE)
45548c6f328SShengzhou Liu #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
45648c6f328SShengzhou Liu 
45748c6f328SShengzhou Liu #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
45848c6f328SShengzhou Liu #define CONFIG_SYS_MALLOC_LEN		(10 * 1024 * 1024)
45948c6f328SShengzhou Liu 
46048c6f328SShengzhou Liu /* Serial Port */
46148c6f328SShengzhou Liu #define CONFIG_CONS_INDEX	1
46248c6f328SShengzhou Liu #define CONFIG_SYS_NS16550
46348c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_SERIAL
46448c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_REG_SIZE	1
46548c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
46648c6f328SShengzhou Liu 
46748c6f328SShengzhou Liu #define CONFIG_SYS_BAUDRATE_TABLE	\
46848c6f328SShengzhou Liu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
46948c6f328SShengzhou Liu 
47048c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
47148c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
47248c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
47348c6f328SShengzhou Liu #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
47448c6f328SShengzhou Liu #define CONFIG_SYS_CONSOLE_IS_IN_ENV	/* determine from environment */
47548c6f328SShengzhou Liu 
47648c6f328SShengzhou Liu /* Use the HUSH parser */
47748c6f328SShengzhou Liu #define CONFIG_SYS_HUSH_PARSER
47848c6f328SShengzhou Liu #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
47948c6f328SShengzhou Liu 
48048c6f328SShengzhou Liu /* Video */
48148c6f328SShengzhou Liu #undef CONFIG_FSL_DIU_FB	/* RDB doesn't support DIU */
48248c6f328SShengzhou Liu #ifdef CONFIG_FSL_DIU_FB
48348c6f328SShengzhou Liu #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x180000)
48448c6f328SShengzhou Liu #define CONFIG_VIDEO
48548c6f328SShengzhou Liu #define CONFIG_CMD_BMP
48648c6f328SShengzhou Liu #define CONFIG_CFB_CONSOLE
48748c6f328SShengzhou Liu #define CONFIG_VIDEO_SW_CURSOR
48848c6f328SShengzhou Liu #define CONFIG_VGA_AS_SINGLE_DEVICE
48948c6f328SShengzhou Liu #define CONFIG_VIDEO_LOGO
49048c6f328SShengzhou Liu #define CONFIG_VIDEO_BMP_LOGO
49148c6f328SShengzhou Liu #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
49248c6f328SShengzhou Liu /*
49348c6f328SShengzhou Liu  * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
49448c6f328SShengzhou Liu  * disable empty flash sector detection, which is I/O-intensive.
49548c6f328SShengzhou Liu  */
49648c6f328SShengzhou Liu #undef CONFIG_SYS_FLASH_EMPTY_INFO
49748c6f328SShengzhou Liu #endif
49848c6f328SShengzhou Liu 
49948c6f328SShengzhou Liu /* pass open firmware flat tree */
50048c6f328SShengzhou Liu #define CONFIG_OF_LIBFDT
50148c6f328SShengzhou Liu #define CONFIG_OF_BOARD_SETUP
50248c6f328SShengzhou Liu #define CONFIG_OF_STDOUT_VIA_ALIAS
50348c6f328SShengzhou Liu 
50448c6f328SShengzhou Liu /* new uImage format support */
50548c6f328SShengzhou Liu #define CONFIG_FIT
50648c6f328SShengzhou Liu #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
50748c6f328SShengzhou Liu 
50848c6f328SShengzhou Liu /* I2C */
50948c6f328SShengzhou Liu #define CONFIG_SYS_I2C
51048c6f328SShengzhou Liu #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
51148c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SPEED	50000	/* I2C speed in Hz */
51248c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
51348c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED	50000	/* I2C speed in Hz */
51448c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
51548c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
51648c6f328SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
51748c6f328SShengzhou Liu 
51848c6f328SShengzhou Liu #define I2C_MUX_PCA_ADDR		0x77
51948c6f328SShengzhou Liu #define I2C_MUX_PCA_ADDR_PRI		0x77 /* Primary Mux*/
52048c6f328SShengzhou Liu 
52148c6f328SShengzhou Liu 
52248c6f328SShengzhou Liu /* I2C bus multiplexer */
52348c6f328SShengzhou Liu #define I2C_MUX_CH_DEFAULT	0x8
52448c6f328SShengzhou Liu 
52548c6f328SShengzhou Liu /*
52648c6f328SShengzhou Liu  * RTC configuration
52748c6f328SShengzhou Liu  */
52848c6f328SShengzhou Liu #define RTC
52948c6f328SShengzhou Liu #define CONFIG_RTC_DS1337	1
53048c6f328SShengzhou Liu #define CONFIG_SYS_I2C_RTC_ADDR	0x68
53148c6f328SShengzhou Liu 
53248c6f328SShengzhou Liu /*
53348c6f328SShengzhou Liu  * eSPI - Enhanced SPI
53448c6f328SShengzhou Liu  */
53548c6f328SShengzhou Liu #define CONFIG_FSL_ESPI
53648c6f328SShengzhou Liu #define CONFIG_SPI_FLASH
53748c6f328SShengzhou Liu #define CONFIG_SPI_FLASH_STMICRO
53848c6f328SShengzhou Liu #define CONFIG_CMD_SF
53948c6f328SShengzhou Liu #define CONFIG_SPI_FLASH_BAR
54048c6f328SShengzhou Liu #define CONFIG_SF_DEFAULT_SPEED	10000000
54148c6f328SShengzhou Liu #define CONFIG_SF_DEFAULT_MODE	0
54248c6f328SShengzhou Liu 
54348c6f328SShengzhou Liu /*
54448c6f328SShengzhou Liu  * General PCIe
54548c6f328SShengzhou Liu  * Memory space is mapped 1-1, but I/O space must start from 0.
54648c6f328SShengzhou Liu  */
54748c6f328SShengzhou Liu #define CONFIG_PCI		/* Enable PCI/PCIE */
54848c6f328SShengzhou Liu #define CONFIG_PCIE1		/* PCIE controler 1 */
54948c6f328SShengzhou Liu #define CONFIG_PCIE2		/* PCIE controler 2 */
55048c6f328SShengzhou Liu #define CONFIG_PCIE3		/* PCIE controler 3 */
55148c6f328SShengzhou Liu #ifdef CONFIG_PPC_T1040
55248c6f328SShengzhou Liu #define CONFIG_PCIE4		/* PCIE controler 4 */
55348c6f328SShengzhou Liu #endif
55448c6f328SShengzhou Liu #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
55548c6f328SShengzhou Liu #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
55648c6f328SShengzhou Liu #define CONFIG_PCI_INDIRECT_BRIDGE
55748c6f328SShengzhou Liu 
55848c6f328SShengzhou Liu #ifdef CONFIG_PCI
55948c6f328SShengzhou Liu /* controller 1, direct to uli, tgtid 3, Base address 20000 */
56048c6f328SShengzhou Liu #ifdef CONFIG_PCIE1
56148c6f328SShengzhou Liu #define	CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
56248c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
56348c6f328SShengzhou Liu #define	CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
56448c6f328SShengzhou Liu #define	CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
56548c6f328SShengzhou Liu #else
56648c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
56748c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
56848c6f328SShengzhou Liu #endif
56948c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
57048c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
57148c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
57248c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
57348c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
57448c6f328SShengzhou Liu #else
57548c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
57648c6f328SShengzhou Liu #endif
57748c6f328SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
57848c6f328SShengzhou Liu #endif
57948c6f328SShengzhou Liu 
58048c6f328SShengzhou Liu /* controller 2, Slot 2, tgtid 2, Base address 201000 */
58148c6f328SShengzhou Liu #ifdef CONFIG_PCIE2
58248c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_VIRT	0x90000000
58348c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
58448c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
58548c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc10000000ull
58648c6f328SShengzhou Liu #else
58748c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS	0x90000000
58848c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS	0x90000000
58948c6f328SShengzhou Liu #endif
59048c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
59148c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
59248c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
59348c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
59448c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
59548c6f328SShengzhou Liu #else
59648c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
59748c6f328SShengzhou Liu #endif
59848c6f328SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
59948c6f328SShengzhou Liu #endif
60048c6f328SShengzhou Liu 
60148c6f328SShengzhou Liu /* controller 3, Slot 1, tgtid 1, Base address 202000 */
60248c6f328SShengzhou Liu #ifdef CONFIG_PCIE3
60348c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
60448c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
60548c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
60648c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
60748c6f328SShengzhou Liu #else
60848c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS	0xa0000000
60948c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xa0000000
61048c6f328SShengzhou Liu #endif
61148c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
61248c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
61348c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
61448c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
61548c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
61648c6f328SShengzhou Liu #else
61748c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
61848c6f328SShengzhou Liu #endif
61948c6f328SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
62048c6f328SShengzhou Liu #endif
62148c6f328SShengzhou Liu 
62248c6f328SShengzhou Liu /* controller 4, Base address 203000, to be removed */
62348c6f328SShengzhou Liu #ifdef CONFIG_PCIE4
62448c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_VIRT       0xb0000000
62548c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
62648c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
62748c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc30000000ull
62848c6f328SShengzhou Liu #else
62948c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_BUS	0xb0000000
63048c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_PHYS	0xb0000000
63148c6f328SShengzhou Liu #endif
63248c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_SIZE       0x10000000      /* 256M */
63348c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_VIRT	0xf8030000
63448c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
63548c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
63648c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
63748c6f328SShengzhou Liu #else
63848c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_PHYS	0xf8030000
63948c6f328SShengzhou Liu #endif
64048c6f328SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000      /* 64k */
64148c6f328SShengzhou Liu #endif
64248c6f328SShengzhou Liu 
64348c6f328SShengzhou Liu #define CONFIG_PCI_PNP			/* do pci plug-and-play */
64448c6f328SShengzhou Liu #define CONFIG_E1000
64548c6f328SShengzhou Liu #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
64648c6f328SShengzhou Liu #define CONFIG_DOS_PARTITION
64748c6f328SShengzhou Liu #endif	/* CONFIG_PCI */
64848c6f328SShengzhou Liu 
64948c6f328SShengzhou Liu /*
65048c6f328SShengzhou Liu  * USB
65148c6f328SShengzhou Liu  */
65248c6f328SShengzhou Liu #define CONFIG_HAS_FSL_DR_USB
65348c6f328SShengzhou Liu 
65448c6f328SShengzhou Liu #ifdef CONFIG_HAS_FSL_DR_USB
65548c6f328SShengzhou Liu #define CONFIG_USB_EHCI
65648c6f328SShengzhou Liu #define CONFIG_CMD_USB
65748c6f328SShengzhou Liu #define CONFIG_USB_STORAGE
65848c6f328SShengzhou Liu #define CONFIG_USB_EHCI_FSL
65948c6f328SShengzhou Liu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
66048c6f328SShengzhou Liu #define CONFIG_CMD_EXT2
66148c6f328SShengzhou Liu #endif
66248c6f328SShengzhou Liu 
66348c6f328SShengzhou Liu /*
66448c6f328SShengzhou Liu  * SDHC
66548c6f328SShengzhou Liu  */
66648c6f328SShengzhou Liu #define CONFIG_MMC
66748c6f328SShengzhou Liu #ifdef CONFIG_MMC
66848c6f328SShengzhou Liu #define CONFIG_FSL_ESDHC
66948c6f328SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
67048c6f328SShengzhou Liu #define CONFIG_CMD_MMC
67148c6f328SShengzhou Liu #define CONFIG_GENERIC_MMC
67248c6f328SShengzhou Liu #define CONFIG_CMD_EXT2
67348c6f328SShengzhou Liu #define CONFIG_CMD_FAT
67448c6f328SShengzhou Liu #define CONFIG_DOS_PARTITION
67548c6f328SShengzhou Liu #endif
67648c6f328SShengzhou Liu 
67748c6f328SShengzhou Liu /* Qman/Bman */
67848c6f328SShengzhou Liu #ifndef CONFIG_NOBQFMAN
67948c6f328SShengzhou Liu #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
680*2a8b3422SJeffrey Ladouceur #define CONFIG_SYS_BMAN_NUM_PORTALS	10
68148c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
68248c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
68348c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
68448c6f328SShengzhou Liu #else
68548c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
68648c6f328SShengzhou Liu #endif
68748c6f328SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
6883fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
6893fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
6903fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
6913fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
6923fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
6933fa66db4SJeffrey Ladouceur 					CONFIG_SYS_BMAN_CENA_SIZE)
6943fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
6953fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
696*2a8b3422SJeffrey Ladouceur #define CONFIG_SYS_QMAN_NUM_PORTALS	10
69748c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
69848c6f328SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
69948c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
70048c6f328SShengzhou Liu #else
70148c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
70248c6f328SShengzhou Liu #endif
70348c6f328SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
7043fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
7053fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
7063fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
7073fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
7083fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
7093fa66db4SJeffrey Ladouceur 					CONFIG_SYS_QMAN_CENA_SIZE)
7103fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
7113fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
71248c6f328SShengzhou Liu 
71348c6f328SShengzhou Liu #define CONFIG_SYS_DPAA_FMAN
71448c6f328SShengzhou Liu 
71548c6f328SShengzhou Liu #define CONFIG_QE
71648c6f328SShengzhou Liu #define CONFIG_U_QE
71748c6f328SShengzhou Liu /* Default address of microcode for the Linux FMan driver */
71848c6f328SShengzhou Liu #if defined(CONFIG_SPIFLASH)
71948c6f328SShengzhou Liu /*
72048c6f328SShengzhou Liu  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
72148c6f328SShengzhou Liu  * env, so we got 0x110000.
72248c6f328SShengzhou Liu  */
72348c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_IN_SPIFLASH
72448c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
72548c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR	0x130000
72648c6f328SShengzhou Liu #elif defined(CONFIG_SDCARD)
72748c6f328SShengzhou Liu /*
72848c6f328SShengzhou Liu  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
72948c6f328SShengzhou Liu  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
73048c6f328SShengzhou Liu  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
73148c6f328SShengzhou Liu  */
73248c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
73348c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR		(512 * 0x820)
73448c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR		(512 * 0x920)
73548c6f328SShengzhou Liu #elif defined(CONFIG_NAND)
73648c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
73748c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR		(3 * CONFIG_SYS_NAND_BLOCK_SIZE)
73848c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR		(4 * CONFIG_SYS_NAND_BLOCK_SIZE)
73948c6f328SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
74048c6f328SShengzhou Liu /*
74148c6f328SShengzhou Liu  * Slave has no ucode locally, it can fetch this from remote. When implementing
74248c6f328SShengzhou Liu  * in two corenet boards, slave's ucode could be stored in master's memory
74348c6f328SShengzhou Liu  * space, the address can be mapped from slave TLB->slave LAW->
74448c6f328SShengzhou Liu  * slave SRIO or PCIE outbound window->master inbound window->
74548c6f328SShengzhou Liu  * master LAW->the ucode address in master's memory space.
74648c6f328SShengzhou Liu  */
74748c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
74848c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR		0xFFE00000
74948c6f328SShengzhou Liu #else
75048c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
75148c6f328SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
75248c6f328SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR		0xEFE00000
75348c6f328SShengzhou Liu #endif
75448c6f328SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
75548c6f328SShengzhou Liu #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
75648c6f328SShengzhou Liu #endif /* CONFIG_NOBQFMAN */
75748c6f328SShengzhou Liu 
75848c6f328SShengzhou Liu #ifdef CONFIG_SYS_DPAA_FMAN
75948c6f328SShengzhou Liu #define CONFIG_FMAN_ENET
76048c6f328SShengzhou Liu #define CONFIG_PHYLIB_10G
76148c6f328SShengzhou Liu #define CONFIG_PHY_REALTEK
76248c6f328SShengzhou Liu #define RGMII_PHY1_ADDR		0x2
76348c6f328SShengzhou Liu #define RGMII_PHY2_ADDR		0x6
76448c6f328SShengzhou Liu #define FM1_10GEC1_PHY_ADDR	0x1
76548c6f328SShengzhou Liu #endif
76648c6f328SShengzhou Liu 
76748c6f328SShengzhou Liu #ifdef CONFIG_FMAN_ENET
76848c6f328SShengzhou Liu #define CONFIG_MII		/* MII PHY management */
76948c6f328SShengzhou Liu #define CONFIG_ETHPRIME		"FM1@DTSEC4"
77048c6f328SShengzhou Liu #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
77148c6f328SShengzhou Liu #endif
77248c6f328SShengzhou Liu 
77348c6f328SShengzhou Liu /*
77448c6f328SShengzhou Liu  * Dynamic MTD Partition support with mtdparts
77548c6f328SShengzhou Liu  */
77648c6f328SShengzhou Liu #ifndef CONFIG_SYS_NO_FLASH
77748c6f328SShengzhou Liu #define CONFIG_MTD_DEVICE
77848c6f328SShengzhou Liu #define CONFIG_MTD_PARTITIONS
77948c6f328SShengzhou Liu #define CONFIG_CMD_MTDPARTS
78048c6f328SShengzhou Liu #define CONFIG_FLASH_CFI_MTD
78148c6f328SShengzhou Liu #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
78248c6f328SShengzhou Liu 			"spi0=spife110000.1"
78348c6f328SShengzhou Liu #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
78448c6f328SShengzhou Liu 			"128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
78548c6f328SShengzhou Liu 			"5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
78648c6f328SShengzhou Liu 			"1m(uboot),5m(kernel),128k(dtb),-(user)"
78748c6f328SShengzhou Liu #endif
78848c6f328SShengzhou Liu 
78948c6f328SShengzhou Liu /*
79048c6f328SShengzhou Liu  * Environment
79148c6f328SShengzhou Liu  */
79248c6f328SShengzhou Liu #define CONFIG_LOADS_ECHO		/* echo on for serial download */
79348c6f328SShengzhou Liu #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
79448c6f328SShengzhou Liu 
79548c6f328SShengzhou Liu /*
79648c6f328SShengzhou Liu  * Command line configuration.
79748c6f328SShengzhou Liu  */
79848c6f328SShengzhou Liu #include <config_cmd_default.h>
79948c6f328SShengzhou Liu 
80048c6f328SShengzhou Liu #define CONFIG_CMD_DATE
80148c6f328SShengzhou Liu #define CONFIG_CMD_DHCP
80248c6f328SShengzhou Liu #define CONFIG_CMD_EEPROM
80348c6f328SShengzhou Liu #define CONFIG_CMD_ELF
80448c6f328SShengzhou Liu #define CONFIG_CMD_ERRATA
80548c6f328SShengzhou Liu #define CONFIG_CMD_GREPENV
80648c6f328SShengzhou Liu #define CONFIG_CMD_IRQ
80748c6f328SShengzhou Liu #define CONFIG_CMD_I2C
80848c6f328SShengzhou Liu #define CONFIG_CMD_MII
80948c6f328SShengzhou Liu #define CONFIG_CMD_PING
81048c6f328SShengzhou Liu #define CONFIG_CMD_ECHO
81148c6f328SShengzhou Liu #define CONFIG_CMD_REGINFO
81248c6f328SShengzhou Liu #define CONFIG_CMD_SETEXPR
81348c6f328SShengzhou Liu #define CONFIG_CMD_BDI
81448c6f328SShengzhou Liu 
81548c6f328SShengzhou Liu #ifdef CONFIG_PCI
81648c6f328SShengzhou Liu #define CONFIG_CMD_PCI
81748c6f328SShengzhou Liu #define CONFIG_CMD_NET
81848c6f328SShengzhou Liu #endif
81948c6f328SShengzhou Liu 
82048c6f328SShengzhou Liu /*
82148c6f328SShengzhou Liu  * Miscellaneous configurable options
82248c6f328SShengzhou Liu  */
82348c6f328SShengzhou Liu #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
82448c6f328SShengzhou Liu #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
82548c6f328SShengzhou Liu #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
82648c6f328SShengzhou Liu #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
82748c6f328SShengzhou Liu #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
82848c6f328SShengzhou Liu #ifdef CONFIG_CMD_KGDB
82948c6f328SShengzhou Liu #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
83048c6f328SShengzhou Liu #else
83148c6f328SShengzhou Liu #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
83248c6f328SShengzhou Liu #endif
83348c6f328SShengzhou Liu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
83448c6f328SShengzhou Liu #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
83548c6f328SShengzhou Liu #define CONFIG_SYS_BARGSIZE  CONFIG_SYS_CBSIZE  /* Boot Argument Buffer Size */
83648c6f328SShengzhou Liu 
83748c6f328SShengzhou Liu /*
83848c6f328SShengzhou Liu  * For booting Linux, the board info and command line data
83948c6f328SShengzhou Liu  * have to be in the first 64 MB of memory, since this is
84048c6f328SShengzhou Liu  * the maximum mapped by the Linux kernel during initialization.
84148c6f328SShengzhou Liu  */
84248c6f328SShengzhou Liu #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
84348c6f328SShengzhou Liu #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
84448c6f328SShengzhou Liu 
84548c6f328SShengzhou Liu #ifdef CONFIG_CMD_KGDB
84648c6f328SShengzhou Liu #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
84748c6f328SShengzhou Liu #endif
84848c6f328SShengzhou Liu 
84948c6f328SShengzhou Liu /*
85048c6f328SShengzhou Liu  * Environment Configuration
85148c6f328SShengzhou Liu  */
85248c6f328SShengzhou Liu #define CONFIG_ROOTPATH		"/opt/nfsroot"
85348c6f328SShengzhou Liu #define CONFIG_BOOTFILE		"uImage"
85448c6f328SShengzhou Liu #define CONFIG_UBOOTPATH	"u-boot.bin" /* U-Boot image on TFTP server */
85548c6f328SShengzhou Liu #define CONFIG_LOADADDR		1000000 /* default location for tftp, bootm */
85648c6f328SShengzhou Liu #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
85748c6f328SShengzhou Liu #define CONFIG_BAUDRATE		115200
85848c6f328SShengzhou Liu #define __USB_PHY_TYPE		utmi
85948c6f328SShengzhou Liu 
86048c6f328SShengzhou Liu #ifdef CONFIG_PPC_T1024
86148c6f328SShengzhou Liu #define CONFIG_BOARDNAME "t1024rdb"
86248c6f328SShengzhou Liu #else
86348c6f328SShengzhou Liu #define CONFIG_BOARDNAME "t1023rdb"
86448c6f328SShengzhou Liu #endif
86548c6f328SShengzhou Liu 
86648c6f328SShengzhou Liu #define	CONFIG_EXTRA_ENV_SETTINGS				\
86748c6f328SShengzhou Liu 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
86848c6f328SShengzhou Liu 	"bank_intlv=cs0_cs1\0"					\
86948c6f328SShengzhou Liu 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"  \
87048c6f328SShengzhou Liu 	"ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
87148c6f328SShengzhou Liu 	"fdtfile=" __stringify(CONFIG_BOARDNAME) "/"		\
87248c6f328SShengzhou Liu 	__stringify(CONFIG_BOARDNAME) ".dtb\0"			\
87348c6f328SShengzhou Liu 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
87448c6f328SShengzhou Liu 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
87548c6f328SShengzhou Liu 	"bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
87648c6f328SShengzhou Liu 	"netdev=eth0\0"						\
87748c6f328SShengzhou Liu 	"tftpflash=tftpboot $loadaddr $uboot && "		\
87848c6f328SShengzhou Liu 	"protect off $ubootaddr +$filesize && "			\
87948c6f328SShengzhou Liu 	"erase $ubootaddr +$filesize && "			\
88048c6f328SShengzhou Liu 	"cp.b $loadaddr $ubootaddr $filesize && "		\
88148c6f328SShengzhou Liu 	"protect on $ubootaddr +$filesize && "			\
88248c6f328SShengzhou Liu 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
88348c6f328SShengzhou Liu 	"consoledev=ttyS0\0"					\
88448c6f328SShengzhou Liu 	"ramdiskaddr=2000000\0"					\
88548c6f328SShengzhou Liu 	"fdtaddr=c00000\0"					\
88648c6f328SShengzhou Liu 	"bdev=sda3\0"
88748c6f328SShengzhou Liu 
88848c6f328SShengzhou Liu #define CONFIG_LINUX					\
88948c6f328SShengzhou Liu 	"setenv bootargs root=/dev/ram rw "		\
89048c6f328SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
89148c6f328SShengzhou Liu 	"setenv ramdiskaddr 0x02000000;"		\
89248c6f328SShengzhou Liu 	"setenv fdtaddr 0x00c00000;"			\
89348c6f328SShengzhou Liu 	"setenv loadaddr 0x1000000;"			\
89448c6f328SShengzhou Liu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
89548c6f328SShengzhou Liu 
89648c6f328SShengzhou Liu 
89748c6f328SShengzhou Liu #define CONFIG_NFSBOOTCOMMAND			\
89848c6f328SShengzhou Liu 	"setenv bootargs root=/dev/nfs rw "	\
89948c6f328SShengzhou Liu 	"nfsroot=$serverip:$rootpath "		\
90048c6f328SShengzhou Liu 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
90148c6f328SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
90248c6f328SShengzhou Liu 	"tftp $loadaddr $bootfile;"		\
90348c6f328SShengzhou Liu 	"tftp $fdtaddr $fdtfile;"		\
90448c6f328SShengzhou Liu 	"bootm $loadaddr - $fdtaddr"
90548c6f328SShengzhou Liu 
90648c6f328SShengzhou Liu #define CONFIG_BOOTCOMMAND	CONFIG_LINUX
90748c6f328SShengzhou Liu 
90848c6f328SShengzhou Liu #ifdef CONFIG_SECURE_BOOT
90948c6f328SShengzhou Liu #include <asm/fsl_secure_boot.h>
91048c6f328SShengzhou Liu #endif
91148c6f328SShengzhou Liu 
91248c6f328SShengzhou Liu #endif	/* __T1024RDB_H */
913