xref: /rk3399_rockchip-uboot/include/configs/T102xQDS.h (revision e856bdcfb49291d30b19603fc101bea096c48196)
1aba80048SShengzhou Liu /*
2aba80048SShengzhou Liu  * Copyright 2014 Freescale Semiconductor, Inc.
3aba80048SShengzhou Liu  *
4aba80048SShengzhou Liu  * SPDX-License-Identifier:     GPL-2.0+
5aba80048SShengzhou Liu  */
6aba80048SShengzhou Liu 
7aba80048SShengzhou Liu /*
8aba80048SShengzhou Liu  * T1024/T1023 QDS board configuration file
9aba80048SShengzhou Liu  */
10aba80048SShengzhou Liu 
11aba80048SShengzhou Liu #ifndef __T1024QDS_H
12aba80048SShengzhou Liu #define __T1024QDS_H
13aba80048SShengzhou Liu 
14aba80048SShengzhou Liu /* High Level Configuration Options */
15aba80048SShengzhou Liu #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
16aba80048SShengzhou Liu #define CONFIG_MP			/* support multiple processors */
17aba80048SShengzhou Liu #define CONFIG_ENABLE_36BIT_PHYS
18aba80048SShengzhou Liu 
19aba80048SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
20aba80048SShengzhou Liu #define CONFIG_ADDR_MAP		1
21aba80048SShengzhou Liu #define CONFIG_SYS_NUM_ADDR_MAP	64	/* number of TLB1 entries */
22aba80048SShengzhou Liu #endif
23aba80048SShengzhou Liu 
24aba80048SShengzhou Liu #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
2551370d56SYork Sun #define CONFIG_SYS_NUM_CPC		CONFIG_SYS_NUM_DDR_CTLRS
26aba80048SShengzhou Liu 
27aba80048SShengzhou Liu #define CONFIG_ENV_OVERWRITE
28aba80048SShengzhou Liu 
29aba80048SShengzhou Liu #define CONFIG_DEEP_SLEEP
30aba80048SShengzhou Liu 
31ef6c55a2SAneesh Bansal #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
32ef6c55a2SAneesh Bansal 
33aba80048SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL
34aba80048SShengzhou Liu #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xqds/t1024_pbi.cfg
35aba80048SShengzhou Liu #define CONFIG_SPL_FLUSH_IMAGE
36aba80048SShengzhou Liu #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
37aba80048SShengzhou Liu #define CONFIG_SYS_TEXT_BASE		0x00201000
38aba80048SShengzhou Liu #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
39aba80048SShengzhou Liu #define CONFIG_SPL_PAD_TO		0x40000
40aba80048SShengzhou Liu #define CONFIG_SPL_MAX_SIZE		0x28000
41aba80048SShengzhou Liu #define RESET_VECTOR_OFFSET		0x27FFC
42aba80048SShengzhou Liu #define BOOT_PAGE_OFFSET		0x27000
43aba80048SShengzhou Liu #ifdef CONFIG_SPL_BUILD
44aba80048SShengzhou Liu #define CONFIG_SPL_SKIP_RELOCATE
45aba80048SShengzhou Liu #define CONFIG_SPL_COMMON_INIT_DDR
46aba80048SShengzhou Liu #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
47aba80048SShengzhou Liu #endif
48aba80048SShengzhou Liu 
49aba80048SShengzhou Liu #ifdef CONFIG_NAND
50aba80048SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
51aba80048SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
52aba80048SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
53aba80048SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
54aba80048SShengzhou Liu #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
55ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_nand_rcw.cfg
56aba80048SShengzhou Liu #define CONFIG_SPL_NAND_BOOT
57aba80048SShengzhou Liu #endif
58aba80048SShengzhou Liu 
59aba80048SShengzhou Liu #ifdef CONFIG_SPIFLASH
60aba80048SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
61aba80048SShengzhou Liu #define CONFIG_SPL_SPI_FLASH_MINIMAL
62aba80048SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
63aba80048SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x00200000)
64aba80048SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x00200000)
65aba80048SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(256 << 10)
66aba80048SShengzhou Liu #define CONFIG_SYS_LDSCRIPT		"arch/powerpc/cpu/mpc85xx/u-boot.lds"
67aba80048SShengzhou Liu #ifndef CONFIG_SPL_BUILD
68aba80048SShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC
69aba80048SShengzhou Liu #endif
70ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_spi_rcw.cfg
71aba80048SShengzhou Liu #define CONFIG_SPL_SPI_BOOT
72aba80048SShengzhou Liu #endif
73aba80048SShengzhou Liu 
74aba80048SShengzhou Liu #ifdef CONFIG_SDCARD
75aba80048SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
76aba80048SShengzhou Liu #define CONFIG_SPL_MMC_MINIMAL
77aba80048SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
78aba80048SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_DST	(0x00200000)
79aba80048SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_START	(0x00200000)
80aba80048SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
81aba80048SShengzhou Liu #define CONFIG_SYS_LDSCRIPT		"arch/powerpc/cpu/mpc85xx/u-boot.lds"
82aba80048SShengzhou Liu #ifndef CONFIG_SPL_BUILD
83aba80048SShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC
84aba80048SShengzhou Liu #endif
85ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_sd_rcw.cfg
86aba80048SShengzhou Liu #define CONFIG_SPL_MMC_BOOT
87aba80048SShengzhou Liu #endif
88aba80048SShengzhou Liu 
89aba80048SShengzhou Liu #endif /* CONFIG_RAMBOOT_PBL */
90aba80048SShengzhou Liu 
91aba80048SShengzhou Liu #ifndef CONFIG_SYS_TEXT_BASE
92aba80048SShengzhou Liu #define CONFIG_SYS_TEXT_BASE	0xeff40000
93aba80048SShengzhou Liu #endif
94aba80048SShengzhou Liu 
95aba80048SShengzhou Liu #ifndef CONFIG_RESET_VECTOR_ADDRESS
96aba80048SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
97aba80048SShengzhou Liu #endif
98aba80048SShengzhou Liu 
99*e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH
100aba80048SShengzhou Liu #define CONFIG_FLASH_CFI_DRIVER
101aba80048SShengzhou Liu #define CONFIG_SYS_FLASH_CFI
102aba80048SShengzhou Liu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
103aba80048SShengzhou Liu #endif
104aba80048SShengzhou Liu 
105aba80048SShengzhou Liu /* PCIe Boot - Master */
106aba80048SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_MASTER
107aba80048SShengzhou Liu /*
108aba80048SShengzhou Liu  * for slave u-boot IMAGE instored in master memory space,
109aba80048SShengzhou Liu  * PHYS must be aligned based on the SIZE
110aba80048SShengzhou Liu  */
111aba80048SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
112aba80048SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
113aba80048SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
114aba80048SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
115aba80048SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
116aba80048SShengzhou Liu #else
117aba80048SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
118aba80048SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
119aba80048SShengzhou Liu #endif
120aba80048SShengzhou Liu /*
121aba80048SShengzhou Liu  * for slave UCODE and ENV instored in master memory space,
122aba80048SShengzhou Liu  * PHYS must be aligned based on the SIZE
123aba80048SShengzhou Liu  */
124aba80048SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
125aba80048SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
126aba80048SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS	 0x3ffe00000ull
127aba80048SShengzhou Liu #else
128aba80048SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
129aba80048SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS  0xffe00000
130aba80048SShengzhou Liu #endif
131aba80048SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE     0x40000 /* 256K */
132aba80048SShengzhou Liu /* slave core release by master*/
133aba80048SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
134aba80048SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
135aba80048SShengzhou Liu 
136aba80048SShengzhou Liu /* PCIe Boot - Slave */
137aba80048SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
138aba80048SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
139aba80048SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
140aba80048SShengzhou Liu 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
141aba80048SShengzhou Liu /* Set 1M boot space for PCIe boot */
142aba80048SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
143aba80048SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS       \
144aba80048SShengzhou Liu 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
145aba80048SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
146aba80048SShengzhou Liu #endif
147aba80048SShengzhou Liu 
148aba80048SShengzhou Liu #if defined(CONFIG_SPIFLASH)
149aba80048SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
150aba80048SShengzhou Liu #define CONFIG_ENV_IS_IN_SPI_FLASH
151aba80048SShengzhou Liu #define CONFIG_ENV_SPI_BUS		0
152aba80048SShengzhou Liu #define CONFIG_ENV_SPI_CS		0
153aba80048SShengzhou Liu #define CONFIG_ENV_SPI_MAX_HZ		10000000
154aba80048SShengzhou Liu #define CONFIG_ENV_SPI_MODE		0
155aba80048SShengzhou Liu #define CONFIG_ENV_SIZE			0x2000		/* 8KB */
156aba80048SShengzhou Liu #define CONFIG_ENV_OFFSET		0x100000	/* 1MB */
157aba80048SShengzhou Liu #define CONFIG_ENV_SECT_SIZE		0x10000
158aba80048SShengzhou Liu #elif defined(CONFIG_SDCARD)
159aba80048SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
160aba80048SShengzhou Liu #define CONFIG_ENV_IS_IN_MMC
161aba80048SShengzhou Liu #define CONFIG_SYS_MMC_ENV_DEV		0
162aba80048SShengzhou Liu #define CONFIG_ENV_SIZE			0x2000
163aba80048SShengzhou Liu #define CONFIG_ENV_OFFSET		(512 * 0x800)
164aba80048SShengzhou Liu #elif defined(CONFIG_NAND)
165aba80048SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
166aba80048SShengzhou Liu #define CONFIG_ENV_IS_IN_NAND
167aba80048SShengzhou Liu #define CONFIG_ENV_SIZE			0x2000
168aba80048SShengzhou Liu #define CONFIG_ENV_OFFSET		(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
169aba80048SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
170aba80048SShengzhou Liu #define CONFIG_ENV_IS_IN_REMOTE
171aba80048SShengzhou Liu #define CONFIG_ENV_ADDR		0xffe20000
172aba80048SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
173aba80048SShengzhou Liu #elif defined(CONFIG_ENV_IS_NOWHERE)
174aba80048SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
175aba80048SShengzhou Liu #else
176aba80048SShengzhou Liu #define CONFIG_ENV_IS_IN_FLASH
177aba80048SShengzhou Liu #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
178aba80048SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
179aba80048SShengzhou Liu #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
180aba80048SShengzhou Liu #endif
181aba80048SShengzhou Liu 
182aba80048SShengzhou Liu #ifndef __ASSEMBLY__
183aba80048SShengzhou Liu unsigned long get_board_sys_clk(void);
184aba80048SShengzhou Liu unsigned long get_board_ddr_clk(void);
185aba80048SShengzhou Liu #endif
186aba80048SShengzhou Liu 
187aba80048SShengzhou Liu #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
188aba80048SShengzhou Liu #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
189aba80048SShengzhou Liu 
190aba80048SShengzhou Liu /*
191aba80048SShengzhou Liu  * These can be toggled for performance analysis, otherwise use default.
192aba80048SShengzhou Liu  */
193aba80048SShengzhou Liu #define CONFIG_SYS_CACHE_STASHING
194aba80048SShengzhou Liu #define CONFIG_BACKSIDE_L2_CACHE
195aba80048SShengzhou Liu #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
196aba80048SShengzhou Liu #define CONFIG_BTB			/* toggle branch predition */
197aba80048SShengzhou Liu #define CONFIG_DDR_ECC
198aba80048SShengzhou Liu #ifdef CONFIG_DDR_ECC
199aba80048SShengzhou Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
200aba80048SShengzhou Liu #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
201aba80048SShengzhou Liu #endif
202aba80048SShengzhou Liu 
203aba80048SShengzhou Liu #define CONFIG_SYS_MEMTEST_START	0x00200000 /* memtest works on */
204aba80048SShengzhou Liu #define CONFIG_SYS_MEMTEST_END		0x00400000
205aba80048SShengzhou Liu #define CONFIG_SYS_ALT_MEMTEST
206aba80048SShengzhou Liu #define CONFIG_PANIC_HANG	/* do not reset board on panic */
207aba80048SShengzhou Liu 
208aba80048SShengzhou Liu /*
209aba80048SShengzhou Liu  *  Config the L3 Cache as L3 SRAM
210aba80048SShengzhou Liu  */
211aba80048SShengzhou Liu #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
212aba80048SShengzhou Liu #define CONFIG_SYS_L3_SIZE		(256 << 10)
213aba80048SShengzhou Liu #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
214aba80048SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL
215aba80048SShengzhou Liu #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
216aba80048SShengzhou Liu #endif
217aba80048SShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
218aba80048SShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE	(30 << 10)
219aba80048SShengzhou Liu #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
220aba80048SShengzhou Liu #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
221aba80048SShengzhou Liu 
222aba80048SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
223aba80048SShengzhou Liu #define CONFIG_SYS_DCSRBAR		0xf0000000
224aba80048SShengzhou Liu #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
225aba80048SShengzhou Liu #endif
226aba80048SShengzhou Liu 
227aba80048SShengzhou Liu /* EEPROM */
228aba80048SShengzhou Liu #define CONFIG_ID_EEPROM
229aba80048SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_NXID
230aba80048SShengzhou Liu #define CONFIG_SYS_EEPROM_BUS_NUM	0
231aba80048SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
232aba80048SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
233aba80048SShengzhou Liu #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
234aba80048SShengzhou Liu #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
235aba80048SShengzhou Liu 
236aba80048SShengzhou Liu /*
237aba80048SShengzhou Liu  * DDR Setup
238aba80048SShengzhou Liu  */
239aba80048SShengzhou Liu #define CONFIG_VERY_BIG_RAM
240aba80048SShengzhou Liu #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
241aba80048SShengzhou Liu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
242aba80048SShengzhou Liu #define CONFIG_DIMM_SLOTS_PER_CTLR	1
243aba80048SShengzhou Liu #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
244aba80048SShengzhou Liu #define CONFIG_DDR_SPD
245aba80048SShengzhou Liu 
246aba80048SShengzhou Liu #define CONFIG_SYS_SPD_BUS_NUM	0
247aba80048SShengzhou Liu #define SPD_EEPROM_ADDRESS	0x51
248aba80048SShengzhou Liu 
249aba80048SShengzhou Liu #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
250aba80048SShengzhou Liu 
251aba80048SShengzhou Liu /*
252aba80048SShengzhou Liu  * IFC Definitions
253aba80048SShengzhou Liu  */
254aba80048SShengzhou Liu #define CONFIG_SYS_FLASH_BASE	0xe0000000
255aba80048SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
256aba80048SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
257aba80048SShengzhou Liu #else
258aba80048SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
259aba80048SShengzhou Liu #endif
260aba80048SShengzhou Liu 
261aba80048SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
262aba80048SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
263aba80048SShengzhou Liu 				+ 0x8000000) | \
264aba80048SShengzhou Liu 				CSPR_PORT_SIZE_16 | \
265aba80048SShengzhou Liu 				CSPR_MSEL_NOR | \
266aba80048SShengzhou Liu 				CSPR_V)
267aba80048SShengzhou Liu #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
268aba80048SShengzhou Liu #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
269aba80048SShengzhou Liu 				CSPR_PORT_SIZE_16 | \
270aba80048SShengzhou Liu 				CSPR_MSEL_NOR | \
271aba80048SShengzhou Liu 				CSPR_V)
272aba80048SShengzhou Liu #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
273aba80048SShengzhou Liu /* NOR Flash Timing Params */
274aba80048SShengzhou Liu #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
275aba80048SShengzhou Liu #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
276aba80048SShengzhou Liu 				FTIM0_NOR_TEADC(0x5) | \
277aba80048SShengzhou Liu 				FTIM0_NOR_TEAHC(0x5))
278aba80048SShengzhou Liu #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
279aba80048SShengzhou Liu 				FTIM1_NOR_TRAD_NOR(0x1A) |\
280aba80048SShengzhou Liu 				FTIM1_NOR_TSEQRAD_NOR(0x13))
281aba80048SShengzhou Liu #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
282aba80048SShengzhou Liu 				FTIM2_NOR_TCH(0x4) | \
283aba80048SShengzhou Liu 				FTIM2_NOR_TWPH(0x0E) | \
284aba80048SShengzhou Liu 				FTIM2_NOR_TWP(0x1c))
285aba80048SShengzhou Liu #define CONFIG_SYS_NOR_FTIM3	0x0
286aba80048SShengzhou Liu 
287aba80048SShengzhou Liu #define CONFIG_SYS_FLASH_QUIET_TEST
288aba80048SShengzhou Liu #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
289aba80048SShengzhou Liu 
290aba80048SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
291aba80048SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
292aba80048SShengzhou Liu #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
293aba80048SShengzhou Liu #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
294aba80048SShengzhou Liu 
295aba80048SShengzhou Liu #define CONFIG_SYS_FLASH_EMPTY_INFO
296aba80048SShengzhou Liu #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
297aba80048SShengzhou Liu 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
298aba80048SShengzhou Liu #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
299aba80048SShengzhou Liu #define QIXIS_BASE		0xffdf0000
300aba80048SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
301aba80048SShengzhou Liu #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
302aba80048SShengzhou Liu #else
303aba80048SShengzhou Liu #define QIXIS_BASE_PHYS		QIXIS_BASE
304aba80048SShengzhou Liu #endif
305aba80048SShengzhou Liu #define QIXIS_LBMAP_SWITCH		0x06
306aba80048SShengzhou Liu #define QIXIS_LBMAP_MASK		0x0f
307aba80048SShengzhou Liu #define QIXIS_LBMAP_SHIFT		0
308aba80048SShengzhou Liu #define QIXIS_LBMAP_DFLTBANK		0x00
309aba80048SShengzhou Liu #define QIXIS_LBMAP_ALTBANK		0x04
310aba80048SShengzhou Liu #define QIXIS_RST_CTL_RESET		0x31
311aba80048SShengzhou Liu #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
312aba80048SShengzhou Liu #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
313aba80048SShengzhou Liu #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
314aba80048SShengzhou Liu #define	QIXIS_RST_FORCE_MEM		0x01
315aba80048SShengzhou Liu 
316aba80048SShengzhou Liu #define CONFIG_SYS_CSPR3_EXT	(0xf)
317aba80048SShengzhou Liu #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
318aba80048SShengzhou Liu 				| CSPR_PORT_SIZE_8 \
319aba80048SShengzhou Liu 				| CSPR_MSEL_GPCM \
320aba80048SShengzhou Liu 				| CSPR_V)
321aba80048SShengzhou Liu #define CONFIG_SYS_AMASK3	IFC_AMASK(4*1024)
322aba80048SShengzhou Liu #define CONFIG_SYS_CSOR3	0x0
323aba80048SShengzhou Liu /* QIXIS Timing parameters for IFC CS3 */
324aba80048SShengzhou Liu #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
325aba80048SShengzhou Liu 					FTIM0_GPCM_TEADC(0x0e) | \
326aba80048SShengzhou Liu 					FTIM0_GPCM_TEAHC(0x0e))
327aba80048SShengzhou Liu #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
328aba80048SShengzhou Liu 					FTIM1_GPCM_TRAD(0x3f))
329aba80048SShengzhou Liu #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
330aba80048SShengzhou Liu 					FTIM2_GPCM_TCH(0x8) | \
331aba80048SShengzhou Liu 					FTIM2_GPCM_TWP(0x1f))
332aba80048SShengzhou Liu #define CONFIG_SYS_CS3_FTIM3		0x0
333aba80048SShengzhou Liu 
334aba80048SShengzhou Liu #define CONFIG_NAND_FSL_IFC
335aba80048SShengzhou Liu #define CONFIG_SYS_NAND_BASE		0xff800000
336aba80048SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
337aba80048SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
338aba80048SShengzhou Liu #else
339aba80048SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
340aba80048SShengzhou Liu #endif
341aba80048SShengzhou Liu #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
342aba80048SShengzhou Liu #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
343aba80048SShengzhou Liu 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
344aba80048SShengzhou Liu 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
345aba80048SShengzhou Liu 				| CSPR_V)
346aba80048SShengzhou Liu #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
347aba80048SShengzhou Liu 
348aba80048SShengzhou Liu #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
349aba80048SShengzhou Liu 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
350aba80048SShengzhou Liu 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
351aba80048SShengzhou Liu 				| CSOR_NAND_RAL_3	/* RAL = 3Byes */ \
352aba80048SShengzhou Liu 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
353aba80048SShengzhou Liu 				| CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
354aba80048SShengzhou Liu 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
355aba80048SShengzhou Liu 
356aba80048SShengzhou Liu #define CONFIG_SYS_NAND_ONFI_DETECTION
357aba80048SShengzhou Liu 
358aba80048SShengzhou Liu /* ONFI NAND Flash mode0 Timing Params */
359aba80048SShengzhou Liu #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
360aba80048SShengzhou Liu 					FTIM0_NAND_TWP(0x18)   | \
361aba80048SShengzhou Liu 					FTIM0_NAND_TWCHT(0x07) | \
362aba80048SShengzhou Liu 					FTIM0_NAND_TWH(0x0a))
363aba80048SShengzhou Liu #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
364aba80048SShengzhou Liu 					FTIM1_NAND_TWBE(0x39)  | \
365aba80048SShengzhou Liu 					FTIM1_NAND_TRR(0x0e)   | \
366aba80048SShengzhou Liu 					FTIM1_NAND_TRP(0x18))
367aba80048SShengzhou Liu #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
368aba80048SShengzhou Liu 					FTIM2_NAND_TREH(0x0a) | \
369aba80048SShengzhou Liu 					FTIM2_NAND_TWHRE(0x1e))
370aba80048SShengzhou Liu #define CONFIG_SYS_NAND_FTIM3		0x0
371aba80048SShengzhou Liu 
372aba80048SShengzhou Liu #define CONFIG_SYS_NAND_DDR_LAW		11
373aba80048SShengzhou Liu #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
374aba80048SShengzhou Liu #define CONFIG_SYS_MAX_NAND_DEVICE	1
375aba80048SShengzhou Liu #define CONFIG_CMD_NAND
376aba80048SShengzhou Liu 
377aba80048SShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
378aba80048SShengzhou Liu 
379aba80048SShengzhou Liu #if defined(CONFIG_NAND)
380aba80048SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
381aba80048SShengzhou Liu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
382aba80048SShengzhou Liu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
383aba80048SShengzhou Liu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
384aba80048SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
385aba80048SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
386aba80048SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
387aba80048SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
388aba80048SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
389aba80048SShengzhou Liu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR
390aba80048SShengzhou Liu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
391aba80048SShengzhou Liu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
392aba80048SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
393aba80048SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
394aba80048SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
395aba80048SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
396aba80048SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
397aba80048SShengzhou Liu #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
398aba80048SShengzhou Liu #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
399aba80048SShengzhou Liu #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
400aba80048SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
401aba80048SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
402aba80048SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
403aba80048SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
404aba80048SShengzhou Liu #else
405aba80048SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
406aba80048SShengzhou Liu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
407aba80048SShengzhou Liu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
408aba80048SShengzhou Liu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
409aba80048SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
410aba80048SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
411aba80048SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
412aba80048SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
413aba80048SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
414aba80048SShengzhou Liu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
415aba80048SShengzhou Liu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
416aba80048SShengzhou Liu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
417aba80048SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
418aba80048SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
419aba80048SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
420aba80048SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
421aba80048SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
422aba80048SShengzhou Liu #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
423aba80048SShengzhou Liu #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
424aba80048SShengzhou Liu #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
425aba80048SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
426aba80048SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
427aba80048SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
428aba80048SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
429aba80048SShengzhou Liu #endif
430aba80048SShengzhou Liu 
431aba80048SShengzhou Liu #ifdef CONFIG_SPL_BUILD
432aba80048SShengzhou Liu #define CONFIG_SYS_MONITOR_BASE		CONFIG_SPL_TEXT_BASE
433aba80048SShengzhou Liu #else
434aba80048SShengzhou Liu #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
435aba80048SShengzhou Liu #endif
436aba80048SShengzhou Liu 
437aba80048SShengzhou Liu #if defined(CONFIG_RAMBOOT_PBL)
438aba80048SShengzhou Liu #define CONFIG_SYS_RAMBOOT
439aba80048SShengzhou Liu #endif
440aba80048SShengzhou Liu 
441aba80048SShengzhou Liu #define CONFIG_BOARD_EARLY_INIT_R
442aba80048SShengzhou Liu #define CONFIG_MISC_INIT_R
443aba80048SShengzhou Liu 
444aba80048SShengzhou Liu #define CONFIG_HWCONFIG
445aba80048SShengzhou Liu 
446aba80048SShengzhou Liu /* define to use L1 as initial stack */
447aba80048SShengzhou Liu #define CONFIG_L1_INIT_RAM
448aba80048SShengzhou Liu #define CONFIG_SYS_INIT_RAM_LOCK
449aba80048SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
450aba80048SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
451aba80048SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
452b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
453aba80048SShengzhou Liu /* The assembler doesn't like typecast */
454aba80048SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
455aba80048SShengzhou Liu 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
456aba80048SShengzhou Liu 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
457aba80048SShengzhou Liu #else
458b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	0xfe03c000 /* Initial L1 address */
459aba80048SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
460aba80048SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
461aba80048SShengzhou Liu #endif
462aba80048SShengzhou Liu #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
463aba80048SShengzhou Liu 
464aba80048SShengzhou Liu #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
465aba80048SShengzhou Liu 					GENERATED_GBL_DATA_SIZE)
466aba80048SShengzhou Liu #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
467aba80048SShengzhou Liu 
468aba80048SShengzhou Liu #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
469aba80048SShengzhou Liu #define CONFIG_SYS_MALLOC_LEN		(10 * 1024 * 1024)
470aba80048SShengzhou Liu 
471aba80048SShengzhou Liu /* Serial Port */
472aba80048SShengzhou Liu #define CONFIG_CONS_INDEX	1
473aba80048SShengzhou Liu #define CONFIG_SYS_NS16550_SERIAL
474aba80048SShengzhou Liu #define CONFIG_SYS_NS16550_REG_SIZE	1
475aba80048SShengzhou Liu #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
476aba80048SShengzhou Liu 
477aba80048SShengzhou Liu #define CONFIG_SYS_BAUDRATE_TABLE	\
478aba80048SShengzhou Liu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
479aba80048SShengzhou Liu 
480aba80048SShengzhou Liu #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
481aba80048SShengzhou Liu #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
482aba80048SShengzhou Liu #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
483aba80048SShengzhou Liu #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
484aba80048SShengzhou Liu 
485aba80048SShengzhou Liu /* Video */
486e5d5f5a8SYork Sun #ifdef CONFIG_ARCH_T1024		/* no DIU on T1023 */
487aba80048SShengzhou Liu #define CONFIG_FSL_DIU_FB
488aba80048SShengzhou Liu #ifdef CONFIG_FSL_DIU_FB
489aba80048SShengzhou Liu #define CONFIG_FSL_DIU_CH7301
490aba80048SShengzhou Liu #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x180000)
491aba80048SShengzhou Liu #define CONFIG_CMD_BMP
492aba80048SShengzhou Liu #define CONFIG_VIDEO_LOGO
493aba80048SShengzhou Liu #define CONFIG_VIDEO_BMP_LOGO
494aba80048SShengzhou Liu #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
495aba80048SShengzhou Liu /*
496aba80048SShengzhou Liu  * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
497aba80048SShengzhou Liu  * disable empty flash sector detection, which is I/O-intensive.
498aba80048SShengzhou Liu  */
499aba80048SShengzhou Liu #undef CONFIG_SYS_FLASH_EMPTY_INFO
500aba80048SShengzhou Liu #endif
501aba80048SShengzhou Liu #endif
502aba80048SShengzhou Liu 
503aba80048SShengzhou Liu /* I2C */
504aba80048SShengzhou Liu #define CONFIG_SYS_I2C
505aba80048SShengzhou Liu #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
506aba80048SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SPEED	50000	/* I2C speed in Hz */
507aba80048SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
508aba80048SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED	50000	/* I2C speed in Hz */
509aba80048SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
510aba80048SShengzhou Liu #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
511aba80048SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
512aba80048SShengzhou Liu 
513aba80048SShengzhou Liu #define I2C_MUX_PCA_ADDR		0x77
514aba80048SShengzhou Liu #define I2C_MUX_PCA_ADDR_PRI		0x77 /* Primary Mux*/
51510227aaaSShengzhou Liu #define I2C_MUX_PCA_ADDR_SEC            0x76 /* Secondary multiplexer */
51610227aaaSShengzhou Liu #define I2C_RETIMER_ADDR		0x18
517aba80048SShengzhou Liu 
518aba80048SShengzhou Liu /* I2C bus multiplexer */
519aba80048SShengzhou Liu #define I2C_MUX_CH_DEFAULT      0x8
520aba80048SShengzhou Liu #define I2C_MUX_CH_DIU		0xC
52110227aaaSShengzhou Liu #define I2C_MUX_CH5		0xD
52210227aaaSShengzhou Liu #define I2C_MUX_CH7		0xF
523aba80048SShengzhou Liu 
524aba80048SShengzhou Liu /* LDI/DVI Encoder for display */
525aba80048SShengzhou Liu #define CONFIG_SYS_I2C_LDI_ADDR	 0x38
526aba80048SShengzhou Liu #define CONFIG_SYS_I2C_DVI_ADDR	 0x75
527aba80048SShengzhou Liu 
528aba80048SShengzhou Liu /*
529aba80048SShengzhou Liu  * RTC configuration
530aba80048SShengzhou Liu  */
531aba80048SShengzhou Liu #define RTC
532aba80048SShengzhou Liu #define CONFIG_RTC_DS3231	1
533aba80048SShengzhou Liu #define CONFIG_SYS_I2C_RTC_ADDR	0x68
534aba80048SShengzhou Liu 
535aba80048SShengzhou Liu /*
536aba80048SShengzhou Liu  * eSPI - Enhanced SPI
537aba80048SShengzhou Liu  */
538aba80048SShengzhou Liu #ifndef CONFIG_SPL_BUILD
539aba80048SShengzhou Liu #endif
540aba80048SShengzhou Liu #define CONFIG_SPI_FLASH_BAR
541aba80048SShengzhou Liu #define CONFIG_SF_DEFAULT_SPEED	 10000000
542aba80048SShengzhou Liu #define CONFIG_SF_DEFAULT_MODE	  0
543aba80048SShengzhou Liu 
544aba80048SShengzhou Liu /*
545aba80048SShengzhou Liu  * General PCIe
546aba80048SShengzhou Liu  * Memory space is mapped 1-1, but I/O space must start from 0.
547aba80048SShengzhou Liu  */
548b38eaec5SRobert P. J. Day #define CONFIG_PCIE1		/* PCIE controller 1 */
549b38eaec5SRobert P. J. Day #define CONFIG_PCIE2		/* PCIE controller 2 */
550b38eaec5SRobert P. J. Day #define CONFIG_PCIE3		/* PCIE controller 3 */
551aba80048SShengzhou Liu #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
552aba80048SShengzhou Liu #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
553aba80048SShengzhou Liu #define CONFIG_PCI_INDIRECT_BRIDGE
554aba80048SShengzhou Liu 
555aba80048SShengzhou Liu #ifdef CONFIG_PCI
556aba80048SShengzhou Liu /* controller 1, direct to uli, tgtid 3, Base address 20000 */
557aba80048SShengzhou Liu #ifdef CONFIG_PCIE1
558aba80048SShengzhou Liu #define	CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
559aba80048SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
560aba80048SShengzhou Liu #define	CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
561aba80048SShengzhou Liu #define	CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
562aba80048SShengzhou Liu #else
563aba80048SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
564aba80048SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
565aba80048SShengzhou Liu #endif
566aba80048SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
567aba80048SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
568aba80048SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
569aba80048SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
570aba80048SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
571aba80048SShengzhou Liu #else
572aba80048SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
573aba80048SShengzhou Liu #endif
574aba80048SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
575aba80048SShengzhou Liu #endif
576aba80048SShengzhou Liu 
577aba80048SShengzhou Liu /* controller 2, Slot 2, tgtid 2, Base address 201000 */
578aba80048SShengzhou Liu #ifdef CONFIG_PCIE2
579aba80048SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_VIRT	0x90000000
580aba80048SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
581aba80048SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
582aba80048SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc10000000ull
583aba80048SShengzhou Liu #else
584aba80048SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS	0x90000000
585aba80048SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS	0x90000000
586aba80048SShengzhou Liu #endif
587aba80048SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
588aba80048SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
589aba80048SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
590aba80048SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
591aba80048SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
592aba80048SShengzhou Liu #else
593aba80048SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
594aba80048SShengzhou Liu #endif
595aba80048SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
596aba80048SShengzhou Liu #endif
597aba80048SShengzhou Liu 
598aba80048SShengzhou Liu /* controller 3, Slot 1, tgtid 1, Base address 202000 */
599aba80048SShengzhou Liu #ifdef CONFIG_PCIE3
600aba80048SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
601aba80048SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
602aba80048SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
603aba80048SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
604aba80048SShengzhou Liu #else
605aba80048SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS	0xa0000000
606aba80048SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xa0000000
607aba80048SShengzhou Liu #endif
608aba80048SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
609aba80048SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
610aba80048SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
611aba80048SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
612aba80048SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
613aba80048SShengzhou Liu #else
614aba80048SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
615aba80048SShengzhou Liu #endif
616aba80048SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
617aba80048SShengzhou Liu #endif
618aba80048SShengzhou Liu 
619aba80048SShengzhou Liu #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
620aba80048SShengzhou Liu #endif	/* CONFIG_PCI */
621aba80048SShengzhou Liu 
622aba80048SShengzhou Liu /*
623aba80048SShengzhou Liu  *SATA
624aba80048SShengzhou Liu  */
625aba80048SShengzhou Liu #define CONFIG_FSL_SATA_V2
626aba80048SShengzhou Liu #ifdef CONFIG_FSL_SATA_V2
627aba80048SShengzhou Liu #define CONFIG_LIBATA
628aba80048SShengzhou Liu #define CONFIG_FSL_SATA
629aba80048SShengzhou Liu #define CONFIG_SYS_SATA_MAX_DEVICE	1
630aba80048SShengzhou Liu #define CONFIG_SATA1
631aba80048SShengzhou Liu #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
632aba80048SShengzhou Liu #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
633aba80048SShengzhou Liu #define CONFIG_LBA48
634aba80048SShengzhou Liu #define CONFIG_CMD_SATA
635aba80048SShengzhou Liu #endif
636aba80048SShengzhou Liu 
637aba80048SShengzhou Liu /*
638aba80048SShengzhou Liu  * USB
639aba80048SShengzhou Liu  */
640aba80048SShengzhou Liu #define CONFIG_HAS_FSL_DR_USB
641aba80048SShengzhou Liu 
642aba80048SShengzhou Liu #ifdef CONFIG_HAS_FSL_DR_USB
643aba80048SShengzhou Liu #define CONFIG_USB_EHCI
644aba80048SShengzhou Liu #define CONFIG_USB_EHCI_FSL
645aba80048SShengzhou Liu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
646aba80048SShengzhou Liu #endif
647aba80048SShengzhou Liu 
648aba80048SShengzhou Liu /*
649aba80048SShengzhou Liu  * SDHC
650aba80048SShengzhou Liu  */
651aba80048SShengzhou Liu #ifdef CONFIG_MMC
652aba80048SShengzhou Liu #define CONFIG_FSL_ESDHC
653aba80048SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
654aba80048SShengzhou Liu #endif
655aba80048SShengzhou Liu 
656aba80048SShengzhou Liu /* Qman/Bman */
657aba80048SShengzhou Liu #ifndef CONFIG_NOBQFMAN
658aba80048SShengzhou Liu #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
6592a8b3422SJeffrey Ladouceur #define CONFIG_SYS_BMAN_NUM_PORTALS	10
660aba80048SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
661aba80048SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
662aba80048SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
663aba80048SShengzhou Liu #else
664aba80048SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
665aba80048SShengzhou Liu #endif
666aba80048SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
6673fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
6683fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
6693fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
6703fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
6713fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
6723fa66db4SJeffrey Ladouceur 					CONFIG_SYS_BMAN_CENA_SIZE)
6733fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
6743fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
6752a8b3422SJeffrey Ladouceur #define CONFIG_SYS_QMAN_NUM_PORTALS	10
676aba80048SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
677aba80048SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
678aba80048SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
679aba80048SShengzhou Liu #else
680aba80048SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
681aba80048SShengzhou Liu #endif
682aba80048SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
6833fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
6843fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
6853fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
6863fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6873fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
6883fa66db4SJeffrey Ladouceur 					CONFIG_SYS_QMAN_CENA_SIZE)
6893fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6903fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
691aba80048SShengzhou Liu 
692aba80048SShengzhou Liu #define CONFIG_SYS_DPAA_FMAN
693aba80048SShengzhou Liu 
694aba80048SShengzhou Liu #define CONFIG_QE
695aba80048SShengzhou Liu #define CONFIG_U_QE
696aba80048SShengzhou Liu /* Default address of microcode for the Linux FMan driver */
697aba80048SShengzhou Liu #if defined(CONFIG_SPIFLASH)
698aba80048SShengzhou Liu /*
699aba80048SShengzhou Liu  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
700aba80048SShengzhou Liu  * env, so we got 0x110000.
701aba80048SShengzhou Liu  */
702aba80048SShengzhou Liu #define CONFIG_SYS_QE_FW_IN_SPIFLASH
703aba80048SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
704aba80048SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR	0x130000
705aba80048SShengzhou Liu #elif defined(CONFIG_SDCARD)
706aba80048SShengzhou Liu /*
707aba80048SShengzhou Liu  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
708aba80048SShengzhou Liu  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
709aba80048SShengzhou Liu  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
710aba80048SShengzhou Liu  */
711aba80048SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
712aba80048SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR		(512 * 0x820)
713aba80048SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR		(512 * 0x920)
714aba80048SShengzhou Liu #elif defined(CONFIG_NAND)
715aba80048SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
716aba80048SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR		(11 * CONFIG_SYS_NAND_BLOCK_SIZE)
717aba80048SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR		(12 * CONFIG_SYS_NAND_BLOCK_SIZE)
718aba80048SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
719aba80048SShengzhou Liu /*
720aba80048SShengzhou Liu  * Slave has no ucode locally, it can fetch this from remote. When implementing
721aba80048SShengzhou Liu  * in two corenet boards, slave's ucode could be stored in master's memory
722aba80048SShengzhou Liu  * space, the address can be mapped from slave TLB->slave LAW->
723aba80048SShengzhou Liu  * slave SRIO or PCIE outbound window->master inbound window->
724aba80048SShengzhou Liu  * master LAW->the ucode address in master's memory space.
725aba80048SShengzhou Liu  */
726aba80048SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
727aba80048SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
728aba80048SShengzhou Liu #else
729aba80048SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
730aba80048SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
731aba80048SShengzhou Liu #define CONFIG_SYS_QE_FW_ADDR		0xEFE00000
732aba80048SShengzhou Liu #endif
733aba80048SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
734aba80048SShengzhou Liu #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
735aba80048SShengzhou Liu #endif /* CONFIG_NOBQFMAN */
736aba80048SShengzhou Liu 
737aba80048SShengzhou Liu #ifdef CONFIG_SYS_DPAA_FMAN
738aba80048SShengzhou Liu #define CONFIG_FMAN_ENET
739aba80048SShengzhou Liu #define CONFIG_PHYLIB_10G
740aba80048SShengzhou Liu #define CONFIG_PHY_VITESSE
741aba80048SShengzhou Liu #define CONFIG_PHY_REALTEK
742aba80048SShengzhou Liu #define CONFIG_PHY_TERANETICS
743aba80048SShengzhou Liu #define RGMII_PHY1_ADDR		0x1
744aba80048SShengzhou Liu #define RGMII_PHY2_ADDR		0x2
745aba80048SShengzhou Liu #define SGMII_CARD_AQ_PHY_ADDR_S3 0x3
746aba80048SShengzhou Liu #define SGMII_CARD_AQ_PHY_ADDR_S4 0x4
747aba80048SShengzhou Liu #define SGMII_CARD_AQ_PHY_ADDR_S5 0x5
748aba80048SShengzhou Liu #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
749aba80048SShengzhou Liu #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
750aba80048SShengzhou Liu #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
751aba80048SShengzhou Liu #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
752aba80048SShengzhou Liu #endif
753aba80048SShengzhou Liu 
754aba80048SShengzhou Liu #ifdef CONFIG_FMAN_ENET
755aba80048SShengzhou Liu #define CONFIG_MII		/* MII PHY management */
756aba80048SShengzhou Liu #define CONFIG_ETHPRIME		"FM1@DTSEC4"
757aba80048SShengzhou Liu #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
758aba80048SShengzhou Liu #endif
759aba80048SShengzhou Liu 
760aba80048SShengzhou Liu /*
761aba80048SShengzhou Liu  * Dynamic MTD Partition support with mtdparts
762aba80048SShengzhou Liu  */
763*e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH
764aba80048SShengzhou Liu #define CONFIG_MTD_DEVICE
765aba80048SShengzhou Liu #define CONFIG_MTD_PARTITIONS
766aba80048SShengzhou Liu #define CONFIG_CMD_MTDPARTS
767aba80048SShengzhou Liu #define CONFIG_FLASH_CFI_MTD
768aba80048SShengzhou Liu #define MTDIDS_DEFAULT    "nor0=fe8000000.nor,nand0=fff800000.flash," \
769aba80048SShengzhou Liu 			  "spi0=spife110000.0"
770aba80048SShengzhou Liu #define MTDPARTS_DEFAULT  "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
771aba80048SShengzhou Liu 			  "128k(dtb),96m(fs),-(user);"\
772aba80048SShengzhou Liu 			  "fff800000.flash:2m(uboot),9m(kernel),"\
773aba80048SShengzhou Liu 			  "128k(dtb),96m(fs),-(user);spife110000.0:" \
774aba80048SShengzhou Liu 			  "2m(uboot),9m(kernel),128k(dtb),-(user)"
775aba80048SShengzhou Liu #endif
776aba80048SShengzhou Liu 
777aba80048SShengzhou Liu /*
778aba80048SShengzhou Liu  * Environment
779aba80048SShengzhou Liu  */
780aba80048SShengzhou Liu #define CONFIG_LOADS_ECHO		/* echo on for serial download */
781aba80048SShengzhou Liu #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
782aba80048SShengzhou Liu 
783aba80048SShengzhou Liu /*
784aba80048SShengzhou Liu  * Command line configuration.
785aba80048SShengzhou Liu  */
786aba80048SShengzhou Liu #define CONFIG_CMD_DATE
787aba80048SShengzhou Liu #define CONFIG_CMD_EEPROM
788aba80048SShengzhou Liu #define CONFIG_CMD_ERRATA
789aba80048SShengzhou Liu #define CONFIG_CMD_IRQ
790aba80048SShengzhou Liu #define CONFIG_CMD_REGINFO
791aba80048SShengzhou Liu 
792aba80048SShengzhou Liu #ifdef CONFIG_PCI
793aba80048SShengzhou Liu #define CONFIG_CMD_PCI
794aba80048SShengzhou Liu #endif
795aba80048SShengzhou Liu 
796aba80048SShengzhou Liu /*
797aba80048SShengzhou Liu  * Miscellaneous configurable options
798aba80048SShengzhou Liu  */
799aba80048SShengzhou Liu #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
800aba80048SShengzhou Liu #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
801aba80048SShengzhou Liu #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
802aba80048SShengzhou Liu #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
803aba80048SShengzhou Liu #ifdef CONFIG_CMD_KGDB
804aba80048SShengzhou Liu #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
805aba80048SShengzhou Liu #else
806aba80048SShengzhou Liu #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
807aba80048SShengzhou Liu #endif
808aba80048SShengzhou Liu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
809aba80048SShengzhou Liu #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
810aba80048SShengzhou Liu #define CONFIG_SYS_BARGSIZE  CONFIG_SYS_CBSIZE  /* Boot Argument Buffer Size */
811aba80048SShengzhou Liu 
812aba80048SShengzhou Liu /*
813aba80048SShengzhou Liu  * For booting Linux, the board info and command line data
814aba80048SShengzhou Liu  * have to be in the first 64 MB of memory, since this is
815aba80048SShengzhou Liu  * the maximum mapped by the Linux kernel during initialization.
816aba80048SShengzhou Liu  */
817aba80048SShengzhou Liu #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
818aba80048SShengzhou Liu #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
819aba80048SShengzhou Liu 
820aba80048SShengzhou Liu #ifdef CONFIG_CMD_KGDB
821aba80048SShengzhou Liu #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
822aba80048SShengzhou Liu #endif
823aba80048SShengzhou Liu 
824aba80048SShengzhou Liu /*
825aba80048SShengzhou Liu  * Environment Configuration
826aba80048SShengzhou Liu  */
827aba80048SShengzhou Liu #define CONFIG_ROOTPATH		"/opt/nfsroot"
828aba80048SShengzhou Liu #define CONFIG_BOOTFILE		"uImage"
829aba80048SShengzhou Liu #define CONFIG_UBOOTPATH	"u-boot.bin" /* U-Boot image on TFTP server */
830aba80048SShengzhou Liu #define CONFIG_LOADADDR		1000000 /* default location for tftp, bootm */
831aba80048SShengzhou Liu #define CONFIG_BAUDRATE		115200
832aba80048SShengzhou Liu #define __USB_PHY_TYPE		utmi
833aba80048SShengzhou Liu 
834aba80048SShengzhou Liu #define	CONFIG_EXTRA_ENV_SETTINGS				\
835aba80048SShengzhou Liu 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,bank_intlv=cs0_cs1;\0"  \
836aba80048SShengzhou Liu 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
837aba80048SShengzhou Liu 	"bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
838aba80048SShengzhou Liu 	"ramdiskfile=t1024qds/ramdisk.uboot\0"			\
839aba80048SShengzhou Liu 	"fdtfile=t1024qds/t1024qds.dtb\0"			\
840aba80048SShengzhou Liu 	"netdev=eth0\0"						\
841aba80048SShengzhou Liu 	"video-mode=fslfb:1024x768-32@60,monitor=dvi\0"		\
842aba80048SShengzhou Liu 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
843aba80048SShengzhou Liu 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
844aba80048SShengzhou Liu 	"tftpflash=tftpboot $loadaddr $uboot && "		\
845aba80048SShengzhou Liu 	"protect off $ubootaddr +$filesize && "			\
846aba80048SShengzhou Liu 	"erase $ubootaddr +$filesize && "			\
847aba80048SShengzhou Liu 	"cp.b $loadaddr $ubootaddr $filesize && "		\
848aba80048SShengzhou Liu 	"protect on $ubootaddr +$filesize && "			\
849aba80048SShengzhou Liu 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
850aba80048SShengzhou Liu 	"consoledev=ttyS0\0"					\
851aba80048SShengzhou Liu 	"ramdiskaddr=2000000\0"					\
852aba80048SShengzhou Liu 	"fdtaddr=d00000\0"					\
853aba80048SShengzhou Liu 	"bdev=sda3\0"
854aba80048SShengzhou Liu 
855aba80048SShengzhou Liu #define CONFIG_LINUX					\
856aba80048SShengzhou Liu 	"setenv bootargs root=/dev/ram rw "		\
857aba80048SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
858aba80048SShengzhou Liu 	"setenv ramdiskaddr 0x02000000;"		\
859aba80048SShengzhou Liu 	"setenv fdtaddr 0x00c00000;"			\
860aba80048SShengzhou Liu 	"setenv loadaddr 0x1000000;"			\
861aba80048SShengzhou Liu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
862aba80048SShengzhou Liu 
863aba80048SShengzhou Liu #define CONFIG_NFSBOOTCOMMAND			\
864aba80048SShengzhou Liu 	"setenv bootargs root=/dev/nfs rw "	\
865aba80048SShengzhou Liu 	"nfsroot=$serverip:$rootpath "		\
866aba80048SShengzhou Liu 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
867aba80048SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
868aba80048SShengzhou Liu 	"tftp $loadaddr $bootfile;"		\
869aba80048SShengzhou Liu 	"tftp $fdtaddr $fdtfile;"		\
870aba80048SShengzhou Liu 	"bootm $loadaddr - $fdtaddr"
871aba80048SShengzhou Liu 
872aba80048SShengzhou Liu #define CONFIG_BOOTCOMMAND	CONFIG_LINUX
873aba80048SShengzhou Liu 
874ef6c55a2SAneesh Bansal /* Hash command with SHA acceleration supported in hardware */
875ef6c55a2SAneesh Bansal #ifdef CONFIG_FSL_CAAM
876ef6c55a2SAneesh Bansal #define CONFIG_CMD_HASH
877ef6c55a2SAneesh Bansal #define CONFIG_SHA_HW_ACCEL
878ef6c55a2SAneesh Bansal #endif
879ef6c55a2SAneesh Bansal 
880aba80048SShengzhou Liu #include <asm/fsl_secure_boot.h>
881ef6c55a2SAneesh Bansal 
882aba80048SShengzhou Liu #endif	/* __T1024QDS_H */
883