14f1d1b7dSMingkai Hu /* 23d7506faSramneek mehresh * Copyright 2011-2012 Freescale Semiconductor, Inc. 34f1d1b7dSMingkai Hu * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 54f1d1b7dSMingkai Hu */ 64f1d1b7dSMingkai Hu 74f1d1b7dSMingkai Hu /* 84f1d1b7dSMingkai Hu * P2041 RDB board configuration file 93e978f5dSScott Wood * Also supports P2040 RDB 104f1d1b7dSMingkai Hu */ 114f1d1b7dSMingkai Hu #ifndef __CONFIG_H 124f1d1b7dSMingkai Hu #define __CONFIG_H 134f1d1b7dSMingkai Hu 144f1d1b7dSMingkai Hu #ifdef CONFIG_RAMBOOT_PBL 154f1d1b7dSMingkai Hu #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 164f1d1b7dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 17e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg 18e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p2041rdb.cfg 194f1d1b7dSMingkai Hu #endif 204f1d1b7dSMingkai Hu 21461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 22ff65f126SLiu Gang /* Set 1M boot space */ 23461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 24461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 25461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 26ff65f126SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 27ff65f126SLiu Gang #endif 28ff65f126SLiu Gang 294f1d1b7dSMingkai Hu /* High Level Configuration Options */ 304f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 314f1d1b7dSMingkai Hu #define CONFIG_MP /* support multiple processors */ 324f1d1b7dSMingkai Hu 334f1d1b7dSMingkai Hu #ifndef CONFIG_SYS_TEXT_BASE 34e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0xeff40000 354f1d1b7dSMingkai Hu #endif 364f1d1b7dSMingkai Hu 374f1d1b7dSMingkai Hu #ifndef CONFIG_RESET_VECTOR_ADDRESS 384f1d1b7dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 394f1d1b7dSMingkai Hu #endif 404f1d1b7dSMingkai Hu 414f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 4251370d56SYork Sun #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS 43737537efSRuchika Gupta #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 44b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 45b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 46b38eaec5SRobert P. J. Day #define CONFIG_PCIE3 /* PCIE controller 3 */ 474f1d1b7dSMingkai Hu #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 484f1d1b7dSMingkai Hu #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 494f1d1b7dSMingkai Hu 504f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO 514f1d1b7dSMingkai Hu #define CONFIG_SRIO1 /* SRIO port 1 */ 524f1d1b7dSMingkai Hu #define CONFIG_SRIO2 /* SRIO port 2 */ 53c8b28152SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_MASTER 544d28db8aSKumar Gala #define CONFIG_SYS_DPAA_RMAN /* RMan */ 554f1d1b7dSMingkai Hu 564f1d1b7dSMingkai Hu #define CONFIG_ENV_OVERWRITE 574f1d1b7dSMingkai Hu 58*e856bdcfSMasahiro Yamada #ifndef CONFIG_MTD_NOR_FLASH 59461632bdSLiu Gang #if !defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 604f1d1b7dSMingkai Hu #define CONFIG_ENV_IS_NOWHERE 610f57f6a3SShaohui Xie #endif 624f1d1b7dSMingkai Hu #else 634f1d1b7dSMingkai Hu #define CONFIG_FLASH_CFI_DRIVER 644f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_CFI 650f57f6a3SShaohui Xie #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 664f1d1b7dSMingkai Hu #endif 674f1d1b7dSMingkai Hu 684f1d1b7dSMingkai Hu #if defined(CONFIG_SPIFLASH) 694f1d1b7dSMingkai Hu #define CONFIG_SYS_EXTRA_ENV_RELOC 704f1d1b7dSMingkai Hu #define CONFIG_ENV_IS_IN_SPI_FLASH 714f1d1b7dSMingkai Hu #define CONFIG_ENV_SPI_BUS 0 724f1d1b7dSMingkai Hu #define CONFIG_ENV_SPI_CS 0 734f1d1b7dSMingkai Hu #define CONFIG_ENV_SPI_MAX_HZ 10000000 744f1d1b7dSMingkai Hu #define CONFIG_ENV_SPI_MODE 0 754f1d1b7dSMingkai Hu #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 764f1d1b7dSMingkai Hu #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 774f1d1b7dSMingkai Hu #define CONFIG_ENV_SECT_SIZE 0x10000 784f1d1b7dSMingkai Hu #elif defined(CONFIG_SDCARD) 794f1d1b7dSMingkai Hu #define CONFIG_SYS_EXTRA_ENV_RELOC 804f1d1b7dSMingkai Hu #define CONFIG_ENV_IS_IN_MMC 814394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION 824f1d1b7dSMingkai Hu #define CONFIG_SYS_MMC_ENV_DEV 0 834f1d1b7dSMingkai Hu #define CONFIG_ENV_SIZE 0x2000 84e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (512 * 1658) 8515c8c6c2SShaohui Xie #elif defined(CONFIG_NAND) 8615c8c6c2SShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 8715c8c6c2SShaohui Xie #define CONFIG_ENV_IS_IN_NAND 8815c8c6c2SShaohui Xie #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 89e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 90461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 91ff65f126SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE 92ff65f126SLiu Gang #define CONFIG_ENV_ADDR 0xffe20000 93ff65f126SLiu Gang #define CONFIG_ENV_SIZE 0x2000 940f57f6a3SShaohui Xie #elif defined(CONFIG_ENV_IS_NOWHERE) 950f57f6a3SShaohui Xie #define CONFIG_ENV_SIZE 0x2000 964f1d1b7dSMingkai Hu #else 974f1d1b7dSMingkai Hu #define CONFIG_ENV_IS_IN_FLASH 984f1d1b7dSMingkai Hu #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE \ 994f1d1b7dSMingkai Hu - CONFIG_ENV_SECT_SIZE) 1004f1d1b7dSMingkai Hu #define CONFIG_ENV_SIZE 0x2000 1014f1d1b7dSMingkai Hu #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 1024f1d1b7dSMingkai Hu #endif 1034f1d1b7dSMingkai Hu 10444d50f0bSShaohui Xie #ifndef __ASSEMBLY__ 10544d50f0bSShaohui Xie unsigned long get_board_sys_clk(unsigned long dummy); 10644d50f0bSShaohui Xie #endif 10744d50f0bSShaohui Xie #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 1084f1d1b7dSMingkai Hu 1094f1d1b7dSMingkai Hu /* 1104f1d1b7dSMingkai Hu * These can be toggled for performance analysis, otherwise use default. 1114f1d1b7dSMingkai Hu */ 1124f1d1b7dSMingkai Hu #define CONFIG_SYS_CACHE_STASHING 113cd420e0bSMingkai Hu #define CONFIG_BACKSIDE_L2_CACHE 114cd420e0bSMingkai Hu #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 1154f1d1b7dSMingkai Hu #define CONFIG_BTB /* toggle branch predition */ 1164f1d1b7dSMingkai Hu 1174f1d1b7dSMingkai Hu #define CONFIG_ENABLE_36BIT_PHYS 1184f1d1b7dSMingkai Hu 1194f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 1204f1d1b7dSMingkai Hu #define CONFIG_ADDR_MAP 1214f1d1b7dSMingkai Hu #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 1224f1d1b7dSMingkai Hu #endif 1234f1d1b7dSMingkai Hu 1244f1d1b7dSMingkai Hu #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 1254f1d1b7dSMingkai Hu #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 1264f1d1b7dSMingkai Hu #define CONFIG_SYS_MEMTEST_END 0x00400000 1274f1d1b7dSMingkai Hu #define CONFIG_SYS_ALT_MEMTEST 1284f1d1b7dSMingkai Hu #define CONFIG_PANIC_HANG /* do not reset board on panic */ 1294f1d1b7dSMingkai Hu 1304f1d1b7dSMingkai Hu /* 1314f1d1b7dSMingkai Hu * Config the L3 Cache as L3 SRAM 1324f1d1b7dSMingkai Hu */ 1334f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 1344f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 1354f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \ 1364f1d1b7dSMingkai Hu CONFIG_RAMBOOT_TEXT_BASE) 1374f1d1b7dSMingkai Hu #else 1384f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR 1394f1d1b7dSMingkai Hu #endif 1404f1d1b7dSMingkai Hu #define CONFIG_SYS_L3_SIZE (1024 << 10) 1414f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) 1424f1d1b7dSMingkai Hu 1434f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 1444f1d1b7dSMingkai Hu #define CONFIG_SYS_DCSRBAR 0xf0000000 1454f1d1b7dSMingkai Hu #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 1464f1d1b7dSMingkai Hu #endif 1474f1d1b7dSMingkai Hu 1484f1d1b7dSMingkai Hu /* EEPROM */ 1494f1d1b7dSMingkai Hu #define CONFIG_ID_EEPROM 1504f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_NXID 1514f1d1b7dSMingkai Hu #define CONFIG_SYS_EEPROM_BUS_NUM 0 1524f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 1534f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 1544f1d1b7dSMingkai Hu 1554f1d1b7dSMingkai Hu /* 1564f1d1b7dSMingkai Hu * DDR Setup 1574f1d1b7dSMingkai Hu */ 1584f1d1b7dSMingkai Hu #define CONFIG_VERY_BIG_RAM 1594f1d1b7dSMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 1604f1d1b7dSMingkai Hu #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1614f1d1b7dSMingkai Hu 1624f1d1b7dSMingkai Hu #define CONFIG_DIMM_SLOTS_PER_CTLR 1 1634f1d1b7dSMingkai Hu #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 1644f1d1b7dSMingkai Hu 1654f1d1b7dSMingkai Hu #define CONFIG_DDR_SPD 1664f1d1b7dSMingkai Hu 1674f1d1b7dSMingkai Hu #define CONFIG_SYS_SPD_BUS_NUM 0 1684f1d1b7dSMingkai Hu #define SPD_EEPROM_ADDRESS 0x52 1694f1d1b7dSMingkai Hu #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 1704f1d1b7dSMingkai Hu 1714f1d1b7dSMingkai Hu /* 1724f1d1b7dSMingkai Hu * Local Bus Definitions 1734f1d1b7dSMingkai Hu */ 1744f1d1b7dSMingkai Hu 1754f1d1b7dSMingkai Hu /* Set the local bus clock 1/8 of platform clock */ 1764f1d1b7dSMingkai Hu #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 1774f1d1b7dSMingkai Hu 178ca1b0b89SYork Sun /* 179ca1b0b89SYork Sun * This board doesn't have a promjet connector. 180ca1b0b89SYork Sun * However, it uses commone corenet board LAW and TLB. 181ca1b0b89SYork Sun * It is necessary to use the same start address with proper offset. 182ca1b0b89SYork Sun */ 183ca1b0b89SYork Sun #define CONFIG_SYS_FLASH_BASE 0xe0000000 1844f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 185ca1b0b89SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 1864f1d1b7dSMingkai Hu #else 1874f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 1884f1d1b7dSMingkai Hu #endif 1894f1d1b7dSMingkai Hu 190c9b2feafSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \ 191ca1b0b89SYork Sun (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \ 192ca1b0b89SYork Sun BR_PS_16 | BR_V) 193c9b2feafSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM \ 194c9b2feafSShaohui Xie ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ 1954f1d1b7dSMingkai Hu | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) 1964f1d1b7dSMingkai Hu 1974f1d1b7dSMingkai Hu #define CONFIG_FSL_CPLD 1984f1d1b7dSMingkai Hu #define CPLD_BASE 0xffdf0000 /* CPLD registers */ 1994f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 2004f1d1b7dSMingkai Hu #define CPLD_BASE_PHYS 0xfffdf0000ull 2014f1d1b7dSMingkai Hu #else 2024f1d1b7dSMingkai Hu #define CPLD_BASE_PHYS CPLD_BASE 2034f1d1b7dSMingkai Hu #endif 2044f1d1b7dSMingkai Hu 2054f1d1b7dSMingkai Hu #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V) 2064f1d1b7dSMingkai Hu #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 2074f1d1b7dSMingkai Hu 2084f1d1b7dSMingkai Hu #define PIXIS_LBMAP_SWITCH 7 2094f1d1b7dSMingkai Hu #define PIXIS_LBMAP_MASK 0xf0 2104f1d1b7dSMingkai Hu #define PIXIS_LBMAP_SHIFT 4 2114f1d1b7dSMingkai Hu #define PIXIS_LBMAP_ALTBANK 0x40 2124f1d1b7dSMingkai Hu 2134f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST 2144f1d1b7dSMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 2154f1d1b7dSMingkai Hu 2164f1d1b7dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2174f1d1b7dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 2184f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */ 2194f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */ 2204f1d1b7dSMingkai Hu 2214f1d1b7dSMingkai Hu #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 2224f1d1b7dSMingkai Hu 2234f1d1b7dSMingkai Hu #if defined(CONFIG_RAMBOOT_PBL) 2244f1d1b7dSMingkai Hu #define CONFIG_SYS_RAMBOOT 2254f1d1b7dSMingkai Hu #endif 2264f1d1b7dSMingkai Hu 227c9b2feafSShaohui Xie #define CONFIG_NAND_FSL_ELBC 228c9b2feafSShaohui Xie /* Nand Flash */ 229c9b2feafSShaohui Xie #ifdef CONFIG_NAND_FSL_ELBC 230c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE 0xffa00000 231c9b2feafSShaohui Xie #ifdef CONFIG_PHYS_64BIT 232c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 233c9b2feafSShaohui Xie #else 234c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 235c9b2feafSShaohui Xie #endif 236c9b2feafSShaohui Xie 237c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 238c9b2feafSShaohui Xie #define CONFIG_SYS_MAX_NAND_DEVICE 1 239c9b2feafSShaohui Xie #define CONFIG_CMD_NAND 240c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 241c9b2feafSShaohui Xie 242c9b2feafSShaohui Xie /* NAND flash config */ 243c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 244c9b2feafSShaohui Xie | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 245c9b2feafSShaohui Xie | BR_PS_8 /* Port Size = 8 bit */ \ 246c9b2feafSShaohui Xie | BR_MS_FCM /* MSEL = FCM */ \ 247c9b2feafSShaohui Xie | BR_V) /* valid */ 248c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 249c9b2feafSShaohui Xie | OR_FCM_PGS /* Large Page*/ \ 250c9b2feafSShaohui Xie | OR_FCM_CSCT \ 251c9b2feafSShaohui Xie | OR_FCM_CST \ 252c9b2feafSShaohui Xie | OR_FCM_CHT \ 253c9b2feafSShaohui Xie | OR_FCM_SCY_1 \ 254c9b2feafSShaohui Xie | OR_FCM_TRLX \ 255c9b2feafSShaohui Xie | OR_FCM_EHTR) 256c9b2feafSShaohui Xie 257c9b2feafSShaohui Xie #ifdef CONFIG_NAND 258c9b2feafSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 259c9b2feafSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 260c9b2feafSShaohui Xie #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 261c9b2feafSShaohui Xie #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 262c9b2feafSShaohui Xie #else 263c9b2feafSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 264c9b2feafSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 265c9b2feafSShaohui Xie #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 266c9b2feafSShaohui Xie #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 267c9b2feafSShaohui Xie #endif 268c9b2feafSShaohui Xie #else 269c9b2feafSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 270c9b2feafSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 271c9b2feafSShaohui Xie #endif /* CONFIG_NAND_FSL_ELBC */ 272c9b2feafSShaohui Xie 2734f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_EMPTY_INFO 2744f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 275ca1b0b89SYork Sun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000} 2764f1d1b7dSMingkai Hu 2774f1d1b7dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 2784f1d1b7dSMingkai Hu #define CONFIG_MISC_INIT_R 2794f1d1b7dSMingkai Hu 2804f1d1b7dSMingkai Hu #define CONFIG_HWCONFIG 2814f1d1b7dSMingkai Hu 2824f1d1b7dSMingkai Hu /* define to use L1 as initial stack */ 2834f1d1b7dSMingkai Hu #define CONFIG_L1_INIT_RAM 2844f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_LOCK 2854f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 2864f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 2874f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 2884f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 2894f1d1b7dSMingkai Hu /* The assembler doesn't like typecast */ 2904f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 2914f1d1b7dSMingkai Hu ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 2924f1d1b7dSMingkai Hu CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 2934f1d1b7dSMingkai Hu #else 2944f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR 2954f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 2964f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 2974f1d1b7dSMingkai Hu #endif 2984f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 2994f1d1b7dSMingkai Hu 3004f1d1b7dSMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 3014f1d1b7dSMingkai Hu GENERATED_GBL_DATA_SIZE) 3024f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 3034f1d1b7dSMingkai Hu 3049307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 3054f1d1b7dSMingkai Hu #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) 3064f1d1b7dSMingkai Hu 3074f1d1b7dSMingkai Hu /* Serial Port - controlled on board with jumper J8 3084f1d1b7dSMingkai Hu * open - index 2 3094f1d1b7dSMingkai Hu * shorted - index 1 3104f1d1b7dSMingkai Hu */ 3114f1d1b7dSMingkai Hu #define CONFIG_CONS_INDEX 1 3124f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_SERIAL 3134f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE 1 3144f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 3154f1d1b7dSMingkai Hu 3164f1d1b7dSMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE \ 3174f1d1b7dSMingkai Hu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 3184f1d1b7dSMingkai Hu 3194f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 3204f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 3214f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 3224f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 3234f1d1b7dSMingkai Hu 3244f1d1b7dSMingkai Hu /* I2C */ 32500f792e0SHeiko Schocher #define CONFIG_SYS_I2C 32600f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 32700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 32800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 3292bd1aab0SShaohui Xie #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 33000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 33100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 3322bd1aab0SShaohui Xie #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 3334f1d1b7dSMingkai Hu 3344f1d1b7dSMingkai Hu /* 3354f1d1b7dSMingkai Hu * RapidIO 3364f1d1b7dSMingkai Hu */ 3374f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 3384f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 3394f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 3404f1d1b7dSMingkai Hu #else 3414f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 3424f1d1b7dSMingkai Hu #endif 3434f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 3444f1d1b7dSMingkai Hu 3454f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 3464f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 3474f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 3484f1d1b7dSMingkai Hu #else 3494f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 3504f1d1b7dSMingkai Hu #endif 3514f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 3524f1d1b7dSMingkai Hu 3534f1d1b7dSMingkai Hu /* 354ff65f126SLiu Gang * for slave u-boot IMAGE instored in master memory space, 355ff65f126SLiu Gang * PHYS must be aligned based on the SIZE 356ff65f126SLiu Gang */ 357e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 358e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 359e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 360e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 361ff65f126SLiu Gang /* 362ff65f126SLiu Gang * for slave UCODE and ENV instored in master memory space, 363ff65f126SLiu Gang * PHYS must be aligned based on the SIZE 364ff65f126SLiu Gang */ 365e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 366b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 367b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 368ff65f126SLiu Gang 369ff65f126SLiu Gang /* slave core release by master*/ 370b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 371b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 372ff65f126SLiu Gang 373ff65f126SLiu Gang /* 374461632bdSLiu Gang * SRIO_PCIE_BOOT - SLAVE 375ff65f126SLiu Gang */ 376461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 377461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 378461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 379461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 380ff65f126SLiu Gang #endif 381ff65f126SLiu Gang 382ff65f126SLiu Gang /* 3834f1d1b7dSMingkai Hu * eSPI - Enhanced SPI 3844f1d1b7dSMingkai Hu */ 3854f1d1b7dSMingkai Hu #define CONFIG_SF_DEFAULT_SPEED 10000000 3864f1d1b7dSMingkai Hu #define CONFIG_SF_DEFAULT_MODE 0 3874f1d1b7dSMingkai Hu 3884f1d1b7dSMingkai Hu /* 3894f1d1b7dSMingkai Hu * General PCI 3904f1d1b7dSMingkai Hu * Memory space is mapped 1-1, but I/O space must start from 0. 3914f1d1b7dSMingkai Hu */ 3924f1d1b7dSMingkai Hu 3934f1d1b7dSMingkai Hu /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 3944f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 3954f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 3964f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 3974f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 3984f1d1b7dSMingkai Hu #else 3994f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 4004f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 4014f1d1b7dSMingkai Hu #endif 4024f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 4034f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 4044f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 4054f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 4064f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 4074f1d1b7dSMingkai Hu #else 4084f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 4094f1d1b7dSMingkai Hu #endif 4104f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 4114f1d1b7dSMingkai Hu 4124f1d1b7dSMingkai Hu /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 4134f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 4144f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 4154f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 4164f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 4174f1d1b7dSMingkai Hu #else 4184f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 4194f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 4204f1d1b7dSMingkai Hu #endif 4214f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 4224f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 4234f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 4244f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 4254f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 4264f1d1b7dSMingkai Hu #else 4274f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 4284f1d1b7dSMingkai Hu #endif 4294f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 4304f1d1b7dSMingkai Hu 4314f1d1b7dSMingkai Hu /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 4324f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 4334f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 4344f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 4354f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 4364f1d1b7dSMingkai Hu #else 4374f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 4384f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 4394f1d1b7dSMingkai Hu #endif 4404f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 4414f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 4424f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 4434f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 4444f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 4454f1d1b7dSMingkai Hu #else 4464f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 4474f1d1b7dSMingkai Hu #endif 4484f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 4494f1d1b7dSMingkai Hu 4504f1d1b7dSMingkai Hu /* Qman/Bman */ 4514f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 4524f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_NUM_PORTALS 10 4534f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 4544f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 4554f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 4564f1d1b7dSMingkai Hu #else 4574f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 4584f1d1b7dSMingkai Hu #endif 4594f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 4603fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 4613fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 4623fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 4633fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 4643fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 4653fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 4663fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 4673fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 4684f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_NUM_PORTALS 10 4694f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 4704f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 4714f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 4724f1d1b7dSMingkai Hu #else 4734f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 4744f1d1b7dSMingkai Hu #endif 4754f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 4763fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 4773fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 4783fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 4793fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 4803fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 4813fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 4823fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 4833fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 4844f1d1b7dSMingkai Hu 4854f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_FMAN 4864f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_PME 4874f1d1b7dSMingkai Hu /* Default address of microcode for the Linux Fman driver */ 4884f1d1b7dSMingkai Hu #if defined(CONFIG_SPIFLASH) 4894f1d1b7dSMingkai Hu /* 4904f1d1b7dSMingkai Hu * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 4914f1d1b7dSMingkai Hu * env, so we got 0x110000. 4924f1d1b7dSMingkai Hu */ 493f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH 494dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 4954f1d1b7dSMingkai Hu #elif defined(CONFIG_SDCARD) 4964f1d1b7dSMingkai Hu /* 4974f1d1b7dSMingkai Hu * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 498e222b1f3SPrabhakar Kushwaha * about 825KB (1650 blocks), Env is stored after the image, and the env size is 499e222b1f3SPrabhakar Kushwaha * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680. 5004f1d1b7dSMingkai Hu */ 501f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 502dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680) 5034f1d1b7dSMingkai Hu #elif defined(CONFIG_NAND) 504f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 505dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE) 506461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 507ff65f126SLiu Gang /* 508ff65f126SLiu Gang * Slave has no ucode locally, it can fetch this from remote. When implementing 509ff65f126SLiu Gang * in two corenet boards, slave's ucode could be stored in master's memory 510ff65f126SLiu Gang * space, the address can be mapped from slave TLB->slave LAW-> 511461632bdSLiu Gang * slave SRIO or PCIE outbound window->master inbound window-> 512461632bdSLiu Gang * master LAW->the ucode address in master's memory space. 513ff65f126SLiu Gang */ 514ff65f126SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 515dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 5164f1d1b7dSMingkai Hu #else 517f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 518dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 5194f1d1b7dSMingkai Hu #endif 520f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 521f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 5224f1d1b7dSMingkai Hu 5234f1d1b7dSMingkai Hu #ifdef CONFIG_SYS_DPAA_FMAN 5244f1d1b7dSMingkai Hu #define CONFIG_FMAN_ENET 5250787ecc0SMingkai Hu #define CONFIG_PHYLIB_10G 5260787ecc0SMingkai Hu #define CONFIG_PHY_VITESSE 5270787ecc0SMingkai Hu #define CONFIG_PHY_TERANETICS 5284f1d1b7dSMingkai Hu #endif 5294f1d1b7dSMingkai Hu 5304f1d1b7dSMingkai Hu #ifdef CONFIG_PCI 531842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 5324f1d1b7dSMingkai Hu 5334f1d1b7dSMingkai Hu #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 5344f1d1b7dSMingkai Hu #endif /* CONFIG_PCI */ 5354f1d1b7dSMingkai Hu 536aa7f281cSMingkai Hu /* SATA */ 5379760b274SZang Roy-R61911 #define CONFIG_FSL_SATA_V2 5389760b274SZang Roy-R61911 5399760b274SZang Roy-R61911 #ifdef CONFIG_FSL_SATA_V2 540aa7f281cSMingkai Hu #define CONFIG_FSL_SATA 5413e0529f7STimur Tabi #define CONFIG_LIBATA 542aa7f281cSMingkai Hu 543aa7f281cSMingkai Hu #define CONFIG_SYS_SATA_MAX_DEVICE 2 544aa7f281cSMingkai Hu #define CONFIG_SATA1 545aa7f281cSMingkai Hu #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 546aa7f281cSMingkai Hu #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 547aa7f281cSMingkai Hu #define CONFIG_SATA2 548aa7f281cSMingkai Hu #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 549aa7f281cSMingkai Hu #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 550aa7f281cSMingkai Hu 551aa7f281cSMingkai Hu #define CONFIG_LBA48 552aa7f281cSMingkai Hu #define CONFIG_CMD_SATA 553aa7f281cSMingkai Hu #endif 554aa7f281cSMingkai Hu 5554f1d1b7dSMingkai Hu #ifdef CONFIG_FMAN_ENET 5564f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2 5574f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3 5584f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4 5594f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1 5604f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0 5614f1d1b7dSMingkai Hu 5624f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c 5634f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d 5644f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e 5654f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f 5664f1d1b7dSMingkai Hu 5670787ecc0SMingkai Hu #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0 5680787ecc0SMingkai Hu 5694f1d1b7dSMingkai Hu #define CONFIG_SYS_TBIPA_VALUE 8 5704f1d1b7dSMingkai Hu #define CONFIG_MII /* MII PHY management */ 5714f1d1b7dSMingkai Hu #define CONFIG_ETHPRIME "FM1@DTSEC1" 5724f1d1b7dSMingkai Hu #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 5734f1d1b7dSMingkai Hu #endif 5744f1d1b7dSMingkai Hu 5754f1d1b7dSMingkai Hu /* 5764f1d1b7dSMingkai Hu * Environment 5774f1d1b7dSMingkai Hu */ 5784f1d1b7dSMingkai Hu #define CONFIG_LOADS_ECHO /* echo on for serial download */ 5794f1d1b7dSMingkai Hu #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 5804f1d1b7dSMingkai Hu 5814f1d1b7dSMingkai Hu /* 5824f1d1b7dSMingkai Hu * Command line configuration. 5834f1d1b7dSMingkai Hu */ 5844f1d1b7dSMingkai Hu #define CONFIG_CMD_ERRATA 5854f1d1b7dSMingkai Hu #define CONFIG_CMD_IRQ 5864f1d1b7dSMingkai Hu 5874f1d1b7dSMingkai Hu #ifdef CONFIG_PCI 5884f1d1b7dSMingkai Hu #define CONFIG_CMD_PCI 5894f1d1b7dSMingkai Hu #endif 5904f1d1b7dSMingkai Hu 5914f1d1b7dSMingkai Hu /* 5924f1d1b7dSMingkai Hu * USB 5934f1d1b7dSMingkai Hu */ 5943d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB 5953d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB 5963d7506faSramneek mehresh 5973d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) 5984f1d1b7dSMingkai Hu #define CONFIG_USB_EHCI 5994f1d1b7dSMingkai Hu #define CONFIG_USB_EHCI_FSL 6004f1d1b7dSMingkai Hu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 6013d7506faSramneek mehresh #endif 6023d7506faSramneek mehresh 6034f1d1b7dSMingkai Hu #ifdef CONFIG_MMC 6044f1d1b7dSMingkai Hu #define CONFIG_FSL_ESDHC 6054f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 6064f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 6074f1d1b7dSMingkai Hu #endif 6084f1d1b7dSMingkai Hu 609737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 610737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM 611737537efSRuchika Gupta #define CONFIG_CMD_HASH 612737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL 613737537efSRuchika Gupta #endif 614737537efSRuchika Gupta 6154f1d1b7dSMingkai Hu /* 6164f1d1b7dSMingkai Hu * Miscellaneous configurable options 6174f1d1b7dSMingkai Hu */ 6184f1d1b7dSMingkai Hu #define CONFIG_SYS_LONGHELP /* undef to save memory */ 6194f1d1b7dSMingkai Hu #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 6204f1d1b7dSMingkai Hu #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 6214f1d1b7dSMingkai Hu #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 6224f1d1b7dSMingkai Hu #ifdef CONFIG_CMD_KGDB 6234f1d1b7dSMingkai Hu #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 6244f1d1b7dSMingkai Hu #else 6254f1d1b7dSMingkai Hu #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 6264f1d1b7dSMingkai Hu #endif 6274f1d1b7dSMingkai Hu /* Print Buffer Size */ 6284f1d1b7dSMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 6294f1d1b7dSMingkai Hu sizeof(CONFIG_SYS_PROMPT)+16) 6304f1d1b7dSMingkai Hu #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 6314f1d1b7dSMingkai Hu /* Boot Argument Buffer Size */ 6324f1d1b7dSMingkai Hu #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 6334f1d1b7dSMingkai Hu 6344f1d1b7dSMingkai Hu /* 6354f1d1b7dSMingkai Hu * For booting Linux, the board info and command line data 6364f1d1b7dSMingkai Hu * have to be in the first 64 MB of memory, since this is 6374f1d1b7dSMingkai Hu * the maximum mapped by the Linux kernel during initialization. 6384f1d1b7dSMingkai Hu */ 6394f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */ 6404f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 6414f1d1b7dSMingkai Hu 6424f1d1b7dSMingkai Hu #ifdef CONFIG_CMD_KGDB 6434f1d1b7dSMingkai Hu #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 6444f1d1b7dSMingkai Hu #endif 6454f1d1b7dSMingkai Hu 6464f1d1b7dSMingkai Hu /* 6474f1d1b7dSMingkai Hu * Environment Configuration 6484f1d1b7dSMingkai Hu */ 6498b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 650b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 6514f1d1b7dSMingkai Hu #define CONFIG_UBOOTPATH u-boot.bin 6524f1d1b7dSMingkai Hu 6534f1d1b7dSMingkai Hu /* default location for tftp and bootm */ 6544f1d1b7dSMingkai Hu #define CONFIG_LOADADDR 1000000 6554f1d1b7dSMingkai Hu 6564f1d1b7dSMingkai Hu 6574f1d1b7dSMingkai Hu #define CONFIG_BAUDRATE 115200 6584f1d1b7dSMingkai Hu 6594f1d1b7dSMingkai Hu #define __USB_PHY_TYPE utmi 6604f1d1b7dSMingkai Hu 6614f1d1b7dSMingkai Hu #define CONFIG_EXTRA_ENV_SETTINGS \ 6624f1d1b7dSMingkai Hu "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 6634f1d1b7dSMingkai Hu "bank_intlv=cs0_cs1\0" \ 6644f1d1b7dSMingkai Hu "netdev=eth0\0" \ 6655368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 6665368c55dSMarek Vasut "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 6674f1d1b7dSMingkai Hu "tftpflash=tftpboot $loadaddr $uboot && " \ 6684f1d1b7dSMingkai Hu "protect off $ubootaddr +$filesize && " \ 6694f1d1b7dSMingkai Hu "erase $ubootaddr +$filesize && " \ 6704f1d1b7dSMingkai Hu "cp.b $loadaddr $ubootaddr $filesize && " \ 6714f1d1b7dSMingkai Hu "protect on $ubootaddr +$filesize && " \ 6724f1d1b7dSMingkai Hu "cmp.b $loadaddr $ubootaddr $filesize\0" \ 6734f1d1b7dSMingkai Hu "consoledev=ttyS0\0" \ 6745368c55dSMarek Vasut "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \ 6754f1d1b7dSMingkai Hu "usb_dr_mode=host\0" \ 6764f1d1b7dSMingkai Hu "ramdiskaddr=2000000\0" \ 6774f1d1b7dSMingkai Hu "ramdiskfile=p2041rdb/ramdisk.uboot\0" \ 678b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 6794f1d1b7dSMingkai Hu "fdtfile=p2041rdb/p2041rdb.dtb\0" \ 6803246584dSKim Phillips "bdev=sda3\0" 6814f1d1b7dSMingkai Hu 6824f1d1b7dSMingkai Hu #define CONFIG_HDBOOT \ 6834f1d1b7dSMingkai Hu "setenv bootargs root=/dev/$bdev rw " \ 6844f1d1b7dSMingkai Hu "console=$consoledev,$baudrate $othbootargs;" \ 6854f1d1b7dSMingkai Hu "tftp $loadaddr $bootfile;" \ 6864f1d1b7dSMingkai Hu "tftp $fdtaddr $fdtfile;" \ 6874f1d1b7dSMingkai Hu "bootm $loadaddr - $fdtaddr" 6884f1d1b7dSMingkai Hu 6894f1d1b7dSMingkai Hu #define CONFIG_NFSBOOTCOMMAND \ 6904f1d1b7dSMingkai Hu "setenv bootargs root=/dev/nfs rw " \ 6914f1d1b7dSMingkai Hu "nfsroot=$serverip:$rootpath " \ 6924f1d1b7dSMingkai Hu "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 6934f1d1b7dSMingkai Hu "console=$consoledev,$baudrate $othbootargs;" \ 6944f1d1b7dSMingkai Hu "tftp $loadaddr $bootfile;" \ 6954f1d1b7dSMingkai Hu "tftp $fdtaddr $fdtfile;" \ 6964f1d1b7dSMingkai Hu "bootm $loadaddr - $fdtaddr" 6974f1d1b7dSMingkai Hu 6984f1d1b7dSMingkai Hu #define CONFIG_RAMBOOTCOMMAND \ 6994f1d1b7dSMingkai Hu "setenv bootargs root=/dev/ram rw " \ 7004f1d1b7dSMingkai Hu "console=$consoledev,$baudrate $othbootargs;" \ 7014f1d1b7dSMingkai Hu "tftp $ramdiskaddr $ramdiskfile;" \ 7024f1d1b7dSMingkai Hu "tftp $loadaddr $bootfile;" \ 7034f1d1b7dSMingkai Hu "tftp $fdtaddr $fdtfile;" \ 7044f1d1b7dSMingkai Hu "bootm $loadaddr $ramdiskaddr $fdtaddr" 7054f1d1b7dSMingkai Hu 7064f1d1b7dSMingkai Hu #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 7074f1d1b7dSMingkai Hu 7084f1d1b7dSMingkai Hu #include <asm/fsl_secure_boot.h> 7094f1d1b7dSMingkai Hu 7104f1d1b7dSMingkai Hu #endif /* __CONFIG_H */ 711