xref: /rk3399_rockchip-uboot/include/configs/P2041RDB.h (revision e4536f8e379130b1bf3c0497f49c4f5a4da48c83)
14f1d1b7dSMingkai Hu /*
23d7506faSramneek mehresh  * Copyright 2011-2012 Freescale Semiconductor, Inc.
34f1d1b7dSMingkai Hu  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
54f1d1b7dSMingkai Hu  */
64f1d1b7dSMingkai Hu 
74f1d1b7dSMingkai Hu /*
84f1d1b7dSMingkai Hu  * P2041 RDB board configuration file
93e978f5dSScott Wood  * Also supports P2040 RDB
104f1d1b7dSMingkai Hu  */
114f1d1b7dSMingkai Hu #ifndef __CONFIG_H
124f1d1b7dSMingkai Hu #define __CONFIG_H
134f1d1b7dSMingkai Hu 
144f1d1b7dSMingkai Hu #define CONFIG_P2041RDB
154f1d1b7dSMingkai Hu #define CONFIG_PHYS_64BIT
164f1d1b7dSMingkai Hu #define CONFIG_PPC_P2041
174f1d1b7dSMingkai Hu 
184f1d1b7dSMingkai Hu #ifdef CONFIG_RAMBOOT_PBL
194f1d1b7dSMingkai Hu #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
204f1d1b7dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
21*e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
22*e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p2041rdb.cfg
234f1d1b7dSMingkai Hu #endif
244f1d1b7dSMingkai Hu 
25461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
26ff65f126SLiu Gang /* Set 1M boot space */
27461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
28461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
29461632bdSLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
30ff65f126SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
31ff65f126SLiu Gang #define CONFIG_SYS_NO_FLASH
32ff65f126SLiu Gang #endif
33ff65f126SLiu Gang 
344f1d1b7dSMingkai Hu /* High Level Configuration Options */
354f1d1b7dSMingkai Hu #define CONFIG_BOOKE
364f1d1b7dSMingkai Hu #define CONFIG_E500			/* BOOKE e500 family */
374f1d1b7dSMingkai Hu #define CONFIG_E500MC			/* BOOKE e500mc family */
384f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
394f1d1b7dSMingkai Hu #define CONFIG_MP			/* support multiple processors */
404f1d1b7dSMingkai Hu 
414f1d1b7dSMingkai Hu #ifndef CONFIG_SYS_TEXT_BASE
42e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE	0xeff40000
434f1d1b7dSMingkai Hu #endif
444f1d1b7dSMingkai Hu 
454f1d1b7dSMingkai Hu #ifndef CONFIG_RESET_VECTOR_ADDRESS
464f1d1b7dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
474f1d1b7dSMingkai Hu #endif
484f1d1b7dSMingkai Hu 
494f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
504f1d1b7dSMingkai Hu #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
514f1d1b7dSMingkai Hu #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
524f1d1b7dSMingkai Hu #define CONFIG_PCI			/* Enable PCI/PCIE */
534f1d1b7dSMingkai Hu #define CONFIG_PCIE1			/* PCIE controler 1 */
544f1d1b7dSMingkai Hu #define CONFIG_PCIE2			/* PCIE controler 2 */
554f1d1b7dSMingkai Hu #define CONFIG_PCIE3			/* PCIE controler 3 */
564f1d1b7dSMingkai Hu #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
574f1d1b7dSMingkai Hu #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
584f1d1b7dSMingkai Hu 
594f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO
604f1d1b7dSMingkai Hu #define CONFIG_SRIO1			/* SRIO port 1 */
614f1d1b7dSMingkai Hu #define CONFIG_SRIO2			/* SRIO port 2 */
62c8b28152SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_MASTER
634d28db8aSKumar Gala #define CONFIG_SYS_DPAA_RMAN		/* RMan */
644f1d1b7dSMingkai Hu 
654f1d1b7dSMingkai Hu #define CONFIG_FSL_LAW			/* Use common FSL init code */
664f1d1b7dSMingkai Hu 
674f1d1b7dSMingkai Hu #define CONFIG_ENV_OVERWRITE
684f1d1b7dSMingkai Hu 
694f1d1b7dSMingkai Hu #ifdef CONFIG_SYS_NO_FLASH
70461632bdSLiu Gang #if !defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
714f1d1b7dSMingkai Hu #define CONFIG_ENV_IS_NOWHERE
720f57f6a3SShaohui Xie #endif
734f1d1b7dSMingkai Hu #else
744f1d1b7dSMingkai Hu #define CONFIG_FLASH_CFI_DRIVER
754f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_CFI
760f57f6a3SShaohui Xie #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
774f1d1b7dSMingkai Hu #endif
784f1d1b7dSMingkai Hu 
794f1d1b7dSMingkai Hu #if defined(CONFIG_SPIFLASH)
804f1d1b7dSMingkai Hu 	#define CONFIG_SYS_EXTRA_ENV_RELOC
814f1d1b7dSMingkai Hu 	#define CONFIG_ENV_IS_IN_SPI_FLASH
824f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SPI_BUS              0
834f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SPI_CS               0
844f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SPI_MAX_HZ           10000000
854f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SPI_MODE             0
864f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
874f1d1b7dSMingkai Hu 	#define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
884f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SECT_SIZE            0x10000
894f1d1b7dSMingkai Hu #elif defined(CONFIG_SDCARD)
904f1d1b7dSMingkai Hu 	#define CONFIG_SYS_EXTRA_ENV_RELOC
914f1d1b7dSMingkai Hu 	#define CONFIG_ENV_IS_IN_MMC
924394d0c2SFabio Estevam 	#define CONFIG_FSL_FIXED_MMC_LOCATION
934f1d1b7dSMingkai Hu 	#define CONFIG_SYS_MMC_ENV_DEV          0
944f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SIZE			0x2000
95e222b1f3SPrabhakar Kushwaha 	#define CONFIG_ENV_OFFSET		(512 * 1658)
9615c8c6c2SShaohui Xie #elif defined(CONFIG_NAND)
9715c8c6c2SShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
9815c8c6c2SShaohui Xie #define CONFIG_ENV_IS_IN_NAND
9915c8c6c2SShaohui Xie #define CONFIG_ENV_SIZE			CONFIG_SYS_NAND_BLOCK_SIZE
100e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
101461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
102ff65f126SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE
103ff65f126SLiu Gang #define CONFIG_ENV_ADDR		0xffe20000
104ff65f126SLiu Gang #define CONFIG_ENV_SIZE		0x2000
1050f57f6a3SShaohui Xie #elif defined(CONFIG_ENV_IS_NOWHERE)
1060f57f6a3SShaohui Xie #define CONFIG_ENV_SIZE		0x2000
1074f1d1b7dSMingkai Hu #else
1084f1d1b7dSMingkai Hu 	#define CONFIG_ENV_IS_IN_FLASH
1094f1d1b7dSMingkai Hu 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE \
1104f1d1b7dSMingkai Hu 			- CONFIG_ENV_SECT_SIZE)
1114f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SIZE		0x2000
1124f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
1134f1d1b7dSMingkai Hu #endif
1144f1d1b7dSMingkai Hu 
11544d50f0bSShaohui Xie #ifndef __ASSEMBLY__
11644d50f0bSShaohui Xie unsigned long get_board_sys_clk(unsigned long dummy);
11744d50f0bSShaohui Xie #endif
11844d50f0bSShaohui Xie #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
1194f1d1b7dSMingkai Hu 
1204f1d1b7dSMingkai Hu /*
1214f1d1b7dSMingkai Hu  * These can be toggled for performance analysis, otherwise use default.
1224f1d1b7dSMingkai Hu  */
1234f1d1b7dSMingkai Hu #define CONFIG_SYS_CACHE_STASHING
124cd420e0bSMingkai Hu #define CONFIG_BACKSIDE_L2_CACHE
125cd420e0bSMingkai Hu #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
1264f1d1b7dSMingkai Hu #define CONFIG_BTB			/* toggle branch predition */
1274f1d1b7dSMingkai Hu 
1284f1d1b7dSMingkai Hu #define CONFIG_ENABLE_36BIT_PHYS
1294f1d1b7dSMingkai Hu 
1304f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
1314f1d1b7dSMingkai Hu #define CONFIG_ADDR_MAP
1324f1d1b7dSMingkai Hu #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
1334f1d1b7dSMingkai Hu #endif
1344f1d1b7dSMingkai Hu 
1354f1d1b7dSMingkai Hu #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
1364f1d1b7dSMingkai Hu #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
1374f1d1b7dSMingkai Hu #define CONFIG_SYS_MEMTEST_END		0x00400000
1384f1d1b7dSMingkai Hu #define CONFIG_SYS_ALT_MEMTEST
1394f1d1b7dSMingkai Hu #define CONFIG_PANIC_HANG	/* do not reset board on panic */
1404f1d1b7dSMingkai Hu 
1414f1d1b7dSMingkai Hu /*
1424f1d1b7dSMingkai Hu  *  Config the L3 Cache as L3 SRAM
1434f1d1b7dSMingkai Hu  */
1444f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
1454f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
1464f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | \
1474f1d1b7dSMingkai Hu 		CONFIG_RAMBOOT_TEXT_BASE)
1484f1d1b7dSMingkai Hu #else
1494f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
1504f1d1b7dSMingkai Hu #endif
1514f1d1b7dSMingkai Hu #define CONFIG_SYS_L3_SIZE		(1024 << 10)
1524f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
1534f1d1b7dSMingkai Hu 
1544f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
1554f1d1b7dSMingkai Hu #define CONFIG_SYS_DCSRBAR		0xf0000000
1564f1d1b7dSMingkai Hu #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
1574f1d1b7dSMingkai Hu #endif
1584f1d1b7dSMingkai Hu 
1594f1d1b7dSMingkai Hu /* EEPROM */
1604f1d1b7dSMingkai Hu #define CONFIG_ID_EEPROM
1614f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_NXID
1624f1d1b7dSMingkai Hu #define CONFIG_SYS_EEPROM_BUS_NUM	0
1634f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
1644f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
1654f1d1b7dSMingkai Hu 
1664f1d1b7dSMingkai Hu /*
1674f1d1b7dSMingkai Hu  * DDR Setup
1684f1d1b7dSMingkai Hu  */
1694f1d1b7dSMingkai Hu #define CONFIG_VERY_BIG_RAM
1704f1d1b7dSMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
1714f1d1b7dSMingkai Hu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1724f1d1b7dSMingkai Hu 
1734f1d1b7dSMingkai Hu #define CONFIG_DIMM_SLOTS_PER_CTLR	1
1744f1d1b7dSMingkai Hu #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
1754f1d1b7dSMingkai Hu 
1764f1d1b7dSMingkai Hu #define CONFIG_DDR_SPD
1775614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3
1784f1d1b7dSMingkai Hu 
1794f1d1b7dSMingkai Hu #define CONFIG_SYS_SPD_BUS_NUM	0
1804f1d1b7dSMingkai Hu #define SPD_EEPROM_ADDRESS	0x52
1814f1d1b7dSMingkai Hu #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
1824f1d1b7dSMingkai Hu 
1834f1d1b7dSMingkai Hu /*
1844f1d1b7dSMingkai Hu  * Local Bus Definitions
1854f1d1b7dSMingkai Hu  */
1864f1d1b7dSMingkai Hu 
1874f1d1b7dSMingkai Hu /* Set the local bus clock 1/8 of platform clock */
1884f1d1b7dSMingkai Hu #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
1894f1d1b7dSMingkai Hu 
190ca1b0b89SYork Sun /*
191ca1b0b89SYork Sun  * This board doesn't have a promjet connector.
192ca1b0b89SYork Sun  * However, it uses commone corenet board LAW and TLB.
193ca1b0b89SYork Sun  * It is necessary to use the same start address with proper offset.
194ca1b0b89SYork Sun  */
195ca1b0b89SYork Sun #define CONFIG_SYS_FLASH_BASE		0xe0000000
1964f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
197ca1b0b89SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
1984f1d1b7dSMingkai Hu #else
1994f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
2004f1d1b7dSMingkai Hu #endif
2014f1d1b7dSMingkai Hu 
202c9b2feafSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \
203ca1b0b89SYork Sun 		(BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
204ca1b0b89SYork Sun 		BR_PS_16 | BR_V)
205c9b2feafSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM \
206c9b2feafSShaohui Xie 		((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
2074f1d1b7dSMingkai Hu 		 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
2084f1d1b7dSMingkai Hu 
2094f1d1b7dSMingkai Hu #define CONFIG_FSL_CPLD
2104f1d1b7dSMingkai Hu #define CPLD_BASE		0xffdf0000	/* CPLD registers */
2114f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
2124f1d1b7dSMingkai Hu #define CPLD_BASE_PHYS		0xfffdf0000ull
2134f1d1b7dSMingkai Hu #else
2144f1d1b7dSMingkai Hu #define CPLD_BASE_PHYS		CPLD_BASE
2154f1d1b7dSMingkai Hu #endif
2164f1d1b7dSMingkai Hu 
2174f1d1b7dSMingkai Hu #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
2184f1d1b7dSMingkai Hu #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
2194f1d1b7dSMingkai Hu 
2204f1d1b7dSMingkai Hu #define PIXIS_LBMAP_SWITCH	7
2214f1d1b7dSMingkai Hu #define PIXIS_LBMAP_MASK	0xf0
2224f1d1b7dSMingkai Hu #define PIXIS_LBMAP_SHIFT	4
2234f1d1b7dSMingkai Hu #define PIXIS_LBMAP_ALTBANK	0x40
2244f1d1b7dSMingkai Hu 
2254f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST
2264f1d1b7dSMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
2274f1d1b7dSMingkai Hu 
2284f1d1b7dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
2294f1d1b7dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
2304f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Erase Timeout (ms) */
2314f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Write Timeout (ms) */
2324f1d1b7dSMingkai Hu 
2334f1d1b7dSMingkai Hu #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
2344f1d1b7dSMingkai Hu 
2354f1d1b7dSMingkai Hu #if defined(CONFIG_RAMBOOT_PBL)
2364f1d1b7dSMingkai Hu #define CONFIG_SYS_RAMBOOT
2374f1d1b7dSMingkai Hu #endif
2384f1d1b7dSMingkai Hu 
239c9b2feafSShaohui Xie #define CONFIG_NAND_FSL_ELBC
240c9b2feafSShaohui Xie /* Nand Flash */
241c9b2feafSShaohui Xie #ifdef CONFIG_NAND_FSL_ELBC
242c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE		0xffa00000
243c9b2feafSShaohui Xie #ifdef CONFIG_PHYS_64BIT
244c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
245c9b2feafSShaohui Xie #else
246c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
247c9b2feafSShaohui Xie #endif
248c9b2feafSShaohui Xie 
249c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
250c9b2feafSShaohui Xie #define CONFIG_SYS_MAX_NAND_DEVICE	1
251c9b2feafSShaohui Xie #define CONFIG_MTD_NAND_VERIFY_WRITE
252c9b2feafSShaohui Xie #define CONFIG_CMD_NAND
253c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
254c9b2feafSShaohui Xie 
255c9b2feafSShaohui Xie /* NAND flash config */
256c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
257c9b2feafSShaohui Xie 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
258c9b2feafSShaohui Xie 			       | BR_PS_8	       /* Port Size = 8 bit */ \
259c9b2feafSShaohui Xie 			       | BR_MS_FCM	       /* MSEL = FCM */ \
260c9b2feafSShaohui Xie 			       | BR_V)		       /* valid */
261c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
262c9b2feafSShaohui Xie 			       | OR_FCM_PGS	       /* Large Page*/ \
263c9b2feafSShaohui Xie 			       | OR_FCM_CSCT \
264c9b2feafSShaohui Xie 			       | OR_FCM_CST \
265c9b2feafSShaohui Xie 			       | OR_FCM_CHT \
266c9b2feafSShaohui Xie 			       | OR_FCM_SCY_1 \
267c9b2feafSShaohui Xie 			       | OR_FCM_TRLX \
268c9b2feafSShaohui Xie 			       | OR_FCM_EHTR)
269c9b2feafSShaohui Xie 
270c9b2feafSShaohui Xie #ifdef CONFIG_NAND
271c9b2feafSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
272c9b2feafSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
273c9b2feafSShaohui Xie #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
274c9b2feafSShaohui Xie #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
275c9b2feafSShaohui Xie #else
276c9b2feafSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
277c9b2feafSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
278c9b2feafSShaohui Xie #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
279c9b2feafSShaohui Xie #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
280c9b2feafSShaohui Xie #endif
281c9b2feafSShaohui Xie #else
282c9b2feafSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
283c9b2feafSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
284c9b2feafSShaohui Xie #endif /* CONFIG_NAND_FSL_ELBC */
285c9b2feafSShaohui Xie 
2864f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_EMPTY_INFO
2874f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
288ca1b0b89SYork Sun #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
2894f1d1b7dSMingkai Hu 
2904f1d1b7dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_F
2914f1d1b7dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
2924f1d1b7dSMingkai Hu #define CONFIG_MISC_INIT_R
2934f1d1b7dSMingkai Hu 
2944f1d1b7dSMingkai Hu #define CONFIG_HWCONFIG
2954f1d1b7dSMingkai Hu 
2964f1d1b7dSMingkai Hu /* define to use L1 as initial stack */
2974f1d1b7dSMingkai Hu #define CONFIG_L1_INIT_RAM
2984f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_LOCK
2994f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
3004f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3014f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
3024f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
3034f1d1b7dSMingkai Hu /* The assembler doesn't like typecast */
3044f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
3054f1d1b7dSMingkai Hu 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
3064f1d1b7dSMingkai Hu 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
3074f1d1b7dSMingkai Hu #else
3084f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR
3094f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
3104f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
3114f1d1b7dSMingkai Hu #endif
3124f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
3134f1d1b7dSMingkai Hu 
3144f1d1b7dSMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
3154f1d1b7dSMingkai Hu 					GENERATED_GBL_DATA_SIZE)
3164f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
3174f1d1b7dSMingkai Hu 
3184f1d1b7dSMingkai Hu #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
3194f1d1b7dSMingkai Hu #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)
3204f1d1b7dSMingkai Hu 
3214f1d1b7dSMingkai Hu /* Serial Port - controlled on board with jumper J8
3224f1d1b7dSMingkai Hu  * open - index 2
3234f1d1b7dSMingkai Hu  * shorted - index 1
3244f1d1b7dSMingkai Hu  */
3254f1d1b7dSMingkai Hu #define CONFIG_CONS_INDEX	1
3264f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550
3274f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_SERIAL
3284f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE	1
3294f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
3304f1d1b7dSMingkai Hu 
3314f1d1b7dSMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE	\
3324f1d1b7dSMingkai Hu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
3334f1d1b7dSMingkai Hu 
3344f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
3354f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
3364f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
3374f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
3384f1d1b7dSMingkai Hu 
3394f1d1b7dSMingkai Hu /* Use the HUSH parser */
3404f1d1b7dSMingkai Hu #define CONFIG_SYS_HUSH_PARSER
3414f1d1b7dSMingkai Hu 
3424f1d1b7dSMingkai Hu /* pass open firmware flat tree */
3434f1d1b7dSMingkai Hu #define CONFIG_OF_LIBFDT
3444f1d1b7dSMingkai Hu #define CONFIG_OF_BOARD_SETUP
3454f1d1b7dSMingkai Hu #define CONFIG_OF_STDOUT_VIA_ALIAS
3464f1d1b7dSMingkai Hu 
3474f1d1b7dSMingkai Hu /* new uImage format support */
3484f1d1b7dSMingkai Hu #define CONFIG_FIT
3494f1d1b7dSMingkai Hu #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
3504f1d1b7dSMingkai Hu 
3514f1d1b7dSMingkai Hu /* I2C */
35200f792e0SHeiko Schocher #define CONFIG_SYS_I2C
35300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
35400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
35500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
3562bd1aab0SShaohui Xie #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
35700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
35800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
3592bd1aab0SShaohui Xie #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
3604f1d1b7dSMingkai Hu 
3614f1d1b7dSMingkai Hu /*
3624f1d1b7dSMingkai Hu  * RapidIO
3634f1d1b7dSMingkai Hu  */
3644f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
3654f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3664f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
3674f1d1b7dSMingkai Hu #else
3684f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
3694f1d1b7dSMingkai Hu #endif
3704f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
3714f1d1b7dSMingkai Hu 
3724f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
3734f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3744f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
3754f1d1b7dSMingkai Hu #else
3764f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
3774f1d1b7dSMingkai Hu #endif
3784f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
3794f1d1b7dSMingkai Hu 
3804f1d1b7dSMingkai Hu /*
381ff65f126SLiu Gang  * for slave u-boot IMAGE instored in master memory space,
382ff65f126SLiu Gang  * PHYS must be aligned based on the SIZE
383ff65f126SLiu Gang  */
384b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull
385b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull
386b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000	/* 512K */
387b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull
388ff65f126SLiu Gang /*
389ff65f126SLiu Gang  * for slave UCODE and ENV instored in master memory space,
390ff65f126SLiu Gang  * PHYS must be aligned based on the SIZE
391ff65f126SLiu Gang  */
392b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull
393b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
394b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000	/* 256K */
395ff65f126SLiu Gang 
396ff65f126SLiu Gang /* slave core release by master*/
397b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
398b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
399ff65f126SLiu Gang 
400ff65f126SLiu Gang /*
401461632bdSLiu Gang  * SRIO_PCIE_BOOT - SLAVE
402ff65f126SLiu Gang  */
403461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
404461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
405461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
406461632bdSLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
407ff65f126SLiu Gang #endif
408ff65f126SLiu Gang 
409ff65f126SLiu Gang /*
4104f1d1b7dSMingkai Hu  * eSPI - Enhanced SPI
4114f1d1b7dSMingkai Hu  */
4124f1d1b7dSMingkai Hu #define CONFIG_FSL_ESPI
4134f1d1b7dSMingkai Hu #define CONFIG_SPI_FLASH
4144f1d1b7dSMingkai Hu #define CONFIG_SPI_FLASH_SPANSION
4154f1d1b7dSMingkai Hu #define CONFIG_CMD_SF
4164f1d1b7dSMingkai Hu #define CONFIG_SF_DEFAULT_SPEED         10000000
4174f1d1b7dSMingkai Hu #define CONFIG_SF_DEFAULT_MODE          0
4184f1d1b7dSMingkai Hu 
4194f1d1b7dSMingkai Hu /*
4204f1d1b7dSMingkai Hu  * General PCI
4214f1d1b7dSMingkai Hu  * Memory space is mapped 1-1, but I/O space must start from 0.
4224f1d1b7dSMingkai Hu  */
4234f1d1b7dSMingkai Hu 
4244f1d1b7dSMingkai Hu /* controller 1, direct to uli, tgtid 3, Base address 20000 */
4254f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
4264f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4274f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
4284f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
4294f1d1b7dSMingkai Hu #else
4304f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
4314f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
4324f1d1b7dSMingkai Hu #endif
4334f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
4344f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
4354f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
4364f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4374f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
4384f1d1b7dSMingkai Hu #else
4394f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
4404f1d1b7dSMingkai Hu #endif
4414f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
4424f1d1b7dSMingkai Hu 
4434f1d1b7dSMingkai Hu /* controller 2, Slot 2, tgtid 2, Base address 201000 */
4444f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
4454f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4464f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
4474f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
4484f1d1b7dSMingkai Hu #else
4494f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
4504f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
4514f1d1b7dSMingkai Hu #endif
4524f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
4534f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
4544f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
4554f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4564f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
4574f1d1b7dSMingkai Hu #else
4584f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
4594f1d1b7dSMingkai Hu #endif
4604f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
4614f1d1b7dSMingkai Hu 
4624f1d1b7dSMingkai Hu /* controller 3, Slot 1, tgtid 1, Base address 202000 */
4634f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
4644f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4654f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
4664f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
4674f1d1b7dSMingkai Hu #else
4684f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
4694f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
4704f1d1b7dSMingkai Hu #endif
4714f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
4724f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
4734f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
4744f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4754f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
4764f1d1b7dSMingkai Hu #else
4774f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
4784f1d1b7dSMingkai Hu #endif
4794f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
4804f1d1b7dSMingkai Hu 
4814f1d1b7dSMingkai Hu /* Qman/Bman */
4824f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
4834f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_NUM_PORTALS	10
4844f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
4854f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4864f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
4874f1d1b7dSMingkai Hu #else
4884f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
4894f1d1b7dSMingkai Hu #endif
4904f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
4914f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_NUM_PORTALS	10
4924f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
4934f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4944f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
4954f1d1b7dSMingkai Hu #else
4964f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
4974f1d1b7dSMingkai Hu #endif
4984f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
4994f1d1b7dSMingkai Hu 
5004f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_FMAN
5014f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_PME
5024f1d1b7dSMingkai Hu /* Default address of microcode for the Linux Fman driver */
5034f1d1b7dSMingkai Hu #if defined(CONFIG_SPIFLASH)
5044f1d1b7dSMingkai Hu /*
5054f1d1b7dSMingkai Hu  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
5064f1d1b7dSMingkai Hu  * env, so we got 0x110000.
5074f1d1b7dSMingkai Hu  */
508f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH
509f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR	0x110000
5104f1d1b7dSMingkai Hu #elif defined(CONFIG_SDCARD)
5114f1d1b7dSMingkai Hu /*
5124f1d1b7dSMingkai Hu  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
513e222b1f3SPrabhakar Kushwaha  * about 825KB (1650 blocks), Env is stored after the image, and the env size is
514e222b1f3SPrabhakar Kushwaha  * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
5154f1d1b7dSMingkai Hu  */
516f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
517e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_QE_FMAN_FW_ADDR	(512 * 1680)
5184f1d1b7dSMingkai Hu #elif defined(CONFIG_NAND)
519f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
520e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_QE_FMAN_FW_ADDR	(8 * CONFIG_SYS_NAND_BLOCK_SIZE)
521461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
522ff65f126SLiu Gang /*
523ff65f126SLiu Gang  * Slave has no ucode locally, it can fetch this from remote. When implementing
524ff65f126SLiu Gang  * in two corenet boards, slave's ucode could be stored in master's memory
525ff65f126SLiu Gang  * space, the address can be mapped from slave TLB->slave LAW->
526461632bdSLiu Gang  * slave SRIO or PCIE outbound window->master inbound window->
527461632bdSLiu Gang  * master LAW->the ucode address in master's memory space.
528ff65f126SLiu Gang  */
529ff65f126SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
530ff65f126SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_ADDR	0xFFE00000
5314f1d1b7dSMingkai Hu #else
532f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
533e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_QE_FMAN_FW_ADDR	0xEFF00000
5344f1d1b7dSMingkai Hu #endif
535f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
536f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
5374f1d1b7dSMingkai Hu 
5384f1d1b7dSMingkai Hu #ifdef CONFIG_SYS_DPAA_FMAN
5394f1d1b7dSMingkai Hu #define CONFIG_FMAN_ENET
5400787ecc0SMingkai Hu #define CONFIG_PHYLIB_10G
5410787ecc0SMingkai Hu #define CONFIG_PHY_VITESSE
5420787ecc0SMingkai Hu #define CONFIG_PHY_TERANETICS
5434f1d1b7dSMingkai Hu #endif
5444f1d1b7dSMingkai Hu 
5454f1d1b7dSMingkai Hu #ifdef CONFIG_PCI
546842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
5474f1d1b7dSMingkai Hu #define CONFIG_PCI_PNP			/* do pci plug-and-play */
5484f1d1b7dSMingkai Hu #define CONFIG_E1000
5494f1d1b7dSMingkai Hu 
5504f1d1b7dSMingkai Hu #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
5514f1d1b7dSMingkai Hu #define CONFIG_DOS_PARTITION
5524f1d1b7dSMingkai Hu #endif	/* CONFIG_PCI */
5534f1d1b7dSMingkai Hu 
554aa7f281cSMingkai Hu /* SATA */
5559760b274SZang Roy-R61911 #define CONFIG_FSL_SATA_V2
5569760b274SZang Roy-R61911 
5579760b274SZang Roy-R61911 #ifdef CONFIG_FSL_SATA_V2
558aa7f281cSMingkai Hu #define CONFIG_FSL_SATA
5593e0529f7STimur Tabi #define CONFIG_LIBATA
560aa7f281cSMingkai Hu 
561aa7f281cSMingkai Hu #define CONFIG_SYS_SATA_MAX_DEVICE	2
562aa7f281cSMingkai Hu #define CONFIG_SATA1
563aa7f281cSMingkai Hu #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
564aa7f281cSMingkai Hu #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
565aa7f281cSMingkai Hu #define CONFIG_SATA2
566aa7f281cSMingkai Hu #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
567aa7f281cSMingkai Hu #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
568aa7f281cSMingkai Hu 
569aa7f281cSMingkai Hu #define CONFIG_LBA48
570aa7f281cSMingkai Hu #define CONFIG_CMD_SATA
571aa7f281cSMingkai Hu #define CONFIG_DOS_PARTITION
572aa7f281cSMingkai Hu #define CONFIG_CMD_EXT2
573aa7f281cSMingkai Hu #endif
574aa7f281cSMingkai Hu 
5754f1d1b7dSMingkai Hu #ifdef CONFIG_FMAN_ENET
5764f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x2
5774f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x3
5784f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR	0x4
5794f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR	0x1
5804f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR	0x0
5814f1d1b7dSMingkai Hu 
5824f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR	0x1c
5834f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR	0x1d
5844f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR	0x1e
5854f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR	0x1f
5864f1d1b7dSMingkai Hu 
5870787ecc0SMingkai Hu #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR	0
5880787ecc0SMingkai Hu 
5894f1d1b7dSMingkai Hu #define CONFIG_SYS_TBIPA_VALUE	8
5904f1d1b7dSMingkai Hu #define CONFIG_MII		/* MII PHY management */
5914f1d1b7dSMingkai Hu #define CONFIG_ETHPRIME		"FM1@DTSEC1"
5924f1d1b7dSMingkai Hu #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
5934f1d1b7dSMingkai Hu #endif
5944f1d1b7dSMingkai Hu 
5954f1d1b7dSMingkai Hu /*
5964f1d1b7dSMingkai Hu  * Environment
5974f1d1b7dSMingkai Hu  */
5984f1d1b7dSMingkai Hu #define CONFIG_LOADS_ECHO		/* echo on for serial download */
5994f1d1b7dSMingkai Hu #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
6004f1d1b7dSMingkai Hu 
6014f1d1b7dSMingkai Hu /*
6024f1d1b7dSMingkai Hu  * Command line configuration.
6034f1d1b7dSMingkai Hu  */
6044f1d1b7dSMingkai Hu #include <config_cmd_default.h>
6054f1d1b7dSMingkai Hu 
6064f1d1b7dSMingkai Hu #define CONFIG_CMD_DHCP
6074f1d1b7dSMingkai Hu #define CONFIG_CMD_ELF
6084f1d1b7dSMingkai Hu #define CONFIG_CMD_ERRATA
6094f1d1b7dSMingkai Hu #define CONFIG_CMD_GREPENV
6104f1d1b7dSMingkai Hu #define CONFIG_CMD_IRQ
6114f1d1b7dSMingkai Hu #define CONFIG_CMD_I2C
6124f1d1b7dSMingkai Hu #define CONFIG_CMD_MII
6134f1d1b7dSMingkai Hu #define CONFIG_CMD_PING
6144f1d1b7dSMingkai Hu #define CONFIG_CMD_SETEXPR
6154f1d1b7dSMingkai Hu 
6164f1d1b7dSMingkai Hu #ifdef CONFIG_PCI
6174f1d1b7dSMingkai Hu #define CONFIG_CMD_PCI
6184f1d1b7dSMingkai Hu #define CONFIG_CMD_NET
6194f1d1b7dSMingkai Hu #endif
6204f1d1b7dSMingkai Hu 
6214f1d1b7dSMingkai Hu /*
6224f1d1b7dSMingkai Hu * USB
6234f1d1b7dSMingkai Hu */
6243d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB
6253d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB
6263d7506faSramneek mehresh 
6273d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
6284f1d1b7dSMingkai Hu #define CONFIG_CMD_USB
6294f1d1b7dSMingkai Hu #define CONFIG_USB_STORAGE
6304f1d1b7dSMingkai Hu #define CONFIG_USB_EHCI
6314f1d1b7dSMingkai Hu #define CONFIG_USB_EHCI_FSL
6324f1d1b7dSMingkai Hu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
6333d7506faSramneek mehresh #endif
6343d7506faSramneek mehresh 
6354f1d1b7dSMingkai Hu #define CONFIG_CMD_EXT2
6364f1d1b7dSMingkai Hu 
6374f1d1b7dSMingkai Hu #define CONFIG_MMC
6384f1d1b7dSMingkai Hu 
6394f1d1b7dSMingkai Hu #ifdef CONFIG_MMC
6404f1d1b7dSMingkai Hu #define CONFIG_FSL_ESDHC
6414f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
6424f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
6434f1d1b7dSMingkai Hu #define CONFIG_CMD_MMC
6444f1d1b7dSMingkai Hu #define CONFIG_GENERIC_MMC
6454f1d1b7dSMingkai Hu #define CONFIG_CMD_EXT2
6464f1d1b7dSMingkai Hu #define CONFIG_CMD_FAT
6474f1d1b7dSMingkai Hu #define CONFIG_DOS_PARTITION
6484f1d1b7dSMingkai Hu #endif
6494f1d1b7dSMingkai Hu 
6504f1d1b7dSMingkai Hu /*
6514f1d1b7dSMingkai Hu  * Miscellaneous configurable options
6524f1d1b7dSMingkai Hu  */
6534f1d1b7dSMingkai Hu #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
6544f1d1b7dSMingkai Hu #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
6554f1d1b7dSMingkai Hu #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
6564f1d1b7dSMingkai Hu #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
6574f1d1b7dSMingkai Hu #ifdef CONFIG_CMD_KGDB
6584f1d1b7dSMingkai Hu #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
6594f1d1b7dSMingkai Hu #else
6604f1d1b7dSMingkai Hu #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
6614f1d1b7dSMingkai Hu #endif
6624f1d1b7dSMingkai Hu /* Print Buffer Size */
6634f1d1b7dSMingkai Hu #define CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE + \
6644f1d1b7dSMingkai Hu 				sizeof(CONFIG_SYS_PROMPT)+16)
6654f1d1b7dSMingkai Hu #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
6664f1d1b7dSMingkai Hu /* Boot Argument Buffer Size */
6674f1d1b7dSMingkai Hu #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
6684f1d1b7dSMingkai Hu 
6694f1d1b7dSMingkai Hu /*
6704f1d1b7dSMingkai Hu  * For booting Linux, the board info and command line data
6714f1d1b7dSMingkai Hu  * have to be in the first 64 MB of memory, since this is
6724f1d1b7dSMingkai Hu  * the maximum mapped by the Linux kernel during initialization.
6734f1d1b7dSMingkai Hu  */
6744f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux */
6754f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
6764f1d1b7dSMingkai Hu 
6774f1d1b7dSMingkai Hu #ifdef CONFIG_CMD_KGDB
6784f1d1b7dSMingkai Hu #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
6794f1d1b7dSMingkai Hu #endif
6804f1d1b7dSMingkai Hu 
6814f1d1b7dSMingkai Hu /*
6824f1d1b7dSMingkai Hu  * Environment Configuration
6834f1d1b7dSMingkai Hu  */
6848b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
685b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
6864f1d1b7dSMingkai Hu #define CONFIG_UBOOTPATH	u-boot.bin
6874f1d1b7dSMingkai Hu 
6884f1d1b7dSMingkai Hu /* default location for tftp and bootm */
6894f1d1b7dSMingkai Hu #define CONFIG_LOADADDR		1000000
6904f1d1b7dSMingkai Hu 
6914f1d1b7dSMingkai Hu #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
6924f1d1b7dSMingkai Hu 
6934f1d1b7dSMingkai Hu #define CONFIG_BAUDRATE	115200
6944f1d1b7dSMingkai Hu 
6954f1d1b7dSMingkai Hu #define __USB_PHY_TYPE	utmi
6964f1d1b7dSMingkai Hu 
6974f1d1b7dSMingkai Hu #define	CONFIG_EXTRA_ENV_SETTINGS				\
6984f1d1b7dSMingkai Hu 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
6994f1d1b7dSMingkai Hu 	"bank_intlv=cs0_cs1\0"					\
7004f1d1b7dSMingkai Hu 	"netdev=eth0\0"						\
7015368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
7025368c55dSMarek Vasut 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"		\
7034f1d1b7dSMingkai Hu 	"tftpflash=tftpboot $loadaddr $uboot && "		\
7044f1d1b7dSMingkai Hu 	"protect off $ubootaddr +$filesize && "			\
7054f1d1b7dSMingkai Hu 	"erase $ubootaddr +$filesize && "			\
7064f1d1b7dSMingkai Hu 	"cp.b $loadaddr $ubootaddr $filesize && "		\
7074f1d1b7dSMingkai Hu 	"protect on $ubootaddr +$filesize && "			\
7084f1d1b7dSMingkai Hu 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
7094f1d1b7dSMingkai Hu 	"consoledev=ttyS0\0"					\
7105368c55dSMarek Vasut 	"usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0"		\
7114f1d1b7dSMingkai Hu 	"usb_dr_mode=host\0"					\
7124f1d1b7dSMingkai Hu 	"ramdiskaddr=2000000\0"					\
7134f1d1b7dSMingkai Hu 	"ramdiskfile=p2041rdb/ramdisk.uboot\0"			\
7144f1d1b7dSMingkai Hu 	"fdtaddr=c00000\0"					\
7154f1d1b7dSMingkai Hu 	"fdtfile=p2041rdb/p2041rdb.dtb\0"			\
7164f1d1b7dSMingkai Hu 	"bdev=sda3\0"						\
7174f1d1b7dSMingkai Hu 	"c=ffe\0"
7184f1d1b7dSMingkai Hu 
7194f1d1b7dSMingkai Hu #define CONFIG_HDBOOT					\
7204f1d1b7dSMingkai Hu 	"setenv bootargs root=/dev/$bdev rw "		\
7214f1d1b7dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs;"	\
7224f1d1b7dSMingkai Hu 	"tftp $loadaddr $bootfile;"			\
7234f1d1b7dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"			\
7244f1d1b7dSMingkai Hu 	"bootm $loadaddr - $fdtaddr"
7254f1d1b7dSMingkai Hu 
7264f1d1b7dSMingkai Hu #define CONFIG_NFSBOOTCOMMAND			\
7274f1d1b7dSMingkai Hu 	"setenv bootargs root=/dev/nfs rw "	\
7284f1d1b7dSMingkai Hu 	"nfsroot=$serverip:$rootpath "		\
7294f1d1b7dSMingkai Hu 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
7304f1d1b7dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs;"	\
7314f1d1b7dSMingkai Hu 	"tftp $loadaddr $bootfile;"		\
7324f1d1b7dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"		\
7334f1d1b7dSMingkai Hu 	"bootm $loadaddr - $fdtaddr"
7344f1d1b7dSMingkai Hu 
7354f1d1b7dSMingkai Hu #define CONFIG_RAMBOOTCOMMAND				\
7364f1d1b7dSMingkai Hu 	"setenv bootargs root=/dev/ram rw "		\
7374f1d1b7dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs;"	\
7384f1d1b7dSMingkai Hu 	"tftp $ramdiskaddr $ramdiskfile;"		\
7394f1d1b7dSMingkai Hu 	"tftp $loadaddr $bootfile;"			\
7404f1d1b7dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"			\
7414f1d1b7dSMingkai Hu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
7424f1d1b7dSMingkai Hu 
7434f1d1b7dSMingkai Hu #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
7444f1d1b7dSMingkai Hu 
7454f1d1b7dSMingkai Hu #include <asm/fsl_secure_boot.h>
7464f1d1b7dSMingkai Hu 
7474f1d1b7dSMingkai Hu #endif	/* __CONFIG_H */
748