xref: /rk3399_rockchip-uboot/include/configs/P2041RDB.h (revision aa7f281ce4af14a95f1df88bf32d828562fb4604)
14f1d1b7dSMingkai Hu /*
24f1d1b7dSMingkai Hu  * Copyright 2011 Freescale Semiconductor, Inc.
34f1d1b7dSMingkai Hu  *
44f1d1b7dSMingkai Hu  * See file CREDITS for list of people who contributed to this
54f1d1b7dSMingkai Hu  * project.
64f1d1b7dSMingkai Hu  *
74f1d1b7dSMingkai Hu  * This program is free software; you can redistribute it and/or
84f1d1b7dSMingkai Hu  * modify it under the terms of the GNU General Public License as
94f1d1b7dSMingkai Hu  * published by the Free Software Foundation; either version 2 of
104f1d1b7dSMingkai Hu  * the License, or (at your option) any later version.
114f1d1b7dSMingkai Hu  *
124f1d1b7dSMingkai Hu  * This program is distributed in the hope that it will be useful,
134f1d1b7dSMingkai Hu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
144f1d1b7dSMingkai Hu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
154f1d1b7dSMingkai Hu  * GNU General Public License for more details.
164f1d1b7dSMingkai Hu  *
174f1d1b7dSMingkai Hu  * You should have received a copy of the GNU General Public License
184f1d1b7dSMingkai Hu  * along with this program; if not, write to the Free Software
194f1d1b7dSMingkai Hu  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
204f1d1b7dSMingkai Hu  * MA 02111-1307 USA
214f1d1b7dSMingkai Hu  */
224f1d1b7dSMingkai Hu 
234f1d1b7dSMingkai Hu /*
244f1d1b7dSMingkai Hu  * P2041 RDB board configuration file
254f1d1b7dSMingkai Hu  *
264f1d1b7dSMingkai Hu  */
274f1d1b7dSMingkai Hu #ifndef __CONFIG_H
284f1d1b7dSMingkai Hu #define __CONFIG_H
294f1d1b7dSMingkai Hu 
304f1d1b7dSMingkai Hu #define CONFIG_P2041RDB
314f1d1b7dSMingkai Hu #define CONFIG_PHYS_64BIT
324f1d1b7dSMingkai Hu #define CONFIG_PPC_P2041
334f1d1b7dSMingkai Hu 
344f1d1b7dSMingkai Hu #ifdef CONFIG_RAMBOOT_PBL
354f1d1b7dSMingkai Hu #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
364f1d1b7dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
374f1d1b7dSMingkai Hu #endif
384f1d1b7dSMingkai Hu 
394f1d1b7dSMingkai Hu /* High Level Configuration Options */
404f1d1b7dSMingkai Hu #define CONFIG_BOOKE
414f1d1b7dSMingkai Hu #define CONFIG_E500			/* BOOKE e500 family */
424f1d1b7dSMingkai Hu #define CONFIG_E500MC			/* BOOKE e500mc family */
434f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
444f1d1b7dSMingkai Hu #define CONFIG_MPC85xx			/* MPC85xx/PQ3 platform */
454f1d1b7dSMingkai Hu #define CONFIG_FSL_CORENET		/* Freescale CoreNet platform */
464f1d1b7dSMingkai Hu #define CONFIG_MP			/* support multiple processors */
474f1d1b7dSMingkai Hu 
484f1d1b7dSMingkai Hu #ifndef CONFIG_SYS_TEXT_BASE
494f1d1b7dSMingkai Hu #define CONFIG_SYS_TEXT_BASE	0xeff80000
504f1d1b7dSMingkai Hu #endif
514f1d1b7dSMingkai Hu 
524f1d1b7dSMingkai Hu #ifndef CONFIG_RESET_VECTOR_ADDRESS
534f1d1b7dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
544f1d1b7dSMingkai Hu #endif
554f1d1b7dSMingkai Hu 
564f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
574f1d1b7dSMingkai Hu #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
584f1d1b7dSMingkai Hu #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
594f1d1b7dSMingkai Hu #define CONFIG_PCI			/* Enable PCI/PCIE */
604f1d1b7dSMingkai Hu #define CONFIG_PCIE1			/* PCIE controler 1 */
614f1d1b7dSMingkai Hu #define CONFIG_PCIE2			/* PCIE controler 2 */
624f1d1b7dSMingkai Hu #define CONFIG_PCIE3			/* PCIE controler 3 */
634f1d1b7dSMingkai Hu #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
644f1d1b7dSMingkai Hu #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
654f1d1b7dSMingkai Hu 
664f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO
674f1d1b7dSMingkai Hu #define CONFIG_SRIO1			/* SRIO port 1 */
684f1d1b7dSMingkai Hu #define CONFIG_SRIO2			/* SRIO port 2 */
694f1d1b7dSMingkai Hu 
704f1d1b7dSMingkai Hu #define CONFIG_FSL_LAW			/* Use common FSL init code */
714f1d1b7dSMingkai Hu 
724f1d1b7dSMingkai Hu #define CONFIG_ENV_OVERWRITE
734f1d1b7dSMingkai Hu 
744f1d1b7dSMingkai Hu #ifdef CONFIG_SYS_NO_FLASH
754f1d1b7dSMingkai Hu #define CONFIG_ENV_IS_NOWHERE
764f1d1b7dSMingkai Hu #else
774f1d1b7dSMingkai Hu #define CONFIG_FLASH_CFI_DRIVER
784f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_CFI
794f1d1b7dSMingkai Hu #endif
804f1d1b7dSMingkai Hu 
814f1d1b7dSMingkai Hu #if defined(CONFIG_SPIFLASH)
824f1d1b7dSMingkai Hu 	#define CONFIG_SYS_EXTRA_ENV_RELOC
834f1d1b7dSMingkai Hu 	#define CONFIG_ENV_IS_IN_SPI_FLASH
844f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SPI_BUS              0
854f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SPI_CS               0
864f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SPI_MAX_HZ           10000000
874f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SPI_MODE             0
884f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
894f1d1b7dSMingkai Hu 	#define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
904f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SECT_SIZE            0x10000
914f1d1b7dSMingkai Hu #elif defined(CONFIG_SDCARD)
924f1d1b7dSMingkai Hu 	#define CONFIG_SYS_EXTRA_ENV_RELOC
934f1d1b7dSMingkai Hu 	#define CONFIG_ENV_IS_IN_MMC
944f1d1b7dSMingkai Hu 	#define CONFIG_SYS_MMC_ENV_DEV          0
954f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SIZE			0x2000
964f1d1b7dSMingkai Hu 	#define CONFIG_ENV_OFFSET		(512 * 1097)
974f1d1b7dSMingkai Hu #else
984f1d1b7dSMingkai Hu 	#define CONFIG_ENV_IS_IN_FLASH
994f1d1b7dSMingkai Hu 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE \
1004f1d1b7dSMingkai Hu 			- CONFIG_ENV_SECT_SIZE)
1014f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SIZE		0x2000
1024f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
1034f1d1b7dSMingkai Hu #endif
1044f1d1b7dSMingkai Hu 
1054f1d1b7dSMingkai Hu #define CONFIG_SYS_CLK_FREQ	66666666
1064f1d1b7dSMingkai Hu 
1074f1d1b7dSMingkai Hu /*
1084f1d1b7dSMingkai Hu  * These can be toggled for performance analysis, otherwise use default.
1094f1d1b7dSMingkai Hu  */
1104f1d1b7dSMingkai Hu #define CONFIG_SYS_CACHE_STASHING
111cd420e0bSMingkai Hu #define CONFIG_BACKSIDE_L2_CACHE
112cd420e0bSMingkai Hu #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
1134f1d1b7dSMingkai Hu #define CONFIG_BTB			/* toggle branch predition */
1144f1d1b7dSMingkai Hu 
1154f1d1b7dSMingkai Hu #define CONFIG_ENABLE_36BIT_PHYS
1164f1d1b7dSMingkai Hu 
1174f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
1184f1d1b7dSMingkai Hu #define CONFIG_ADDR_MAP
1194f1d1b7dSMingkai Hu #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
1204f1d1b7dSMingkai Hu #endif
1214f1d1b7dSMingkai Hu 
1224f1d1b7dSMingkai Hu #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
1234f1d1b7dSMingkai Hu #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
1244f1d1b7dSMingkai Hu #define CONFIG_SYS_MEMTEST_END		0x00400000
1254f1d1b7dSMingkai Hu #define CONFIG_SYS_ALT_MEMTEST
1264f1d1b7dSMingkai Hu #define CONFIG_PANIC_HANG	/* do not reset board on panic */
1274f1d1b7dSMingkai Hu 
1284f1d1b7dSMingkai Hu /*
1294f1d1b7dSMingkai Hu  *  Config the L3 Cache as L3 SRAM
1304f1d1b7dSMingkai Hu  */
1314f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
1324f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
1334f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | \
1344f1d1b7dSMingkai Hu 		CONFIG_RAMBOOT_TEXT_BASE)
1354f1d1b7dSMingkai Hu #else
1364f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
1374f1d1b7dSMingkai Hu #endif
1384f1d1b7dSMingkai Hu #define CONFIG_SYS_L3_SIZE		(1024 << 10)
1394f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
1404f1d1b7dSMingkai Hu 
1414f1d1b7dSMingkai Hu /*
1424f1d1b7dSMingkai Hu  * Base addresses -- Note these are effective addresses where the
1434f1d1b7dSMingkai Hu  * actual resources get mapped (not physical addresses)
1444f1d1b7dSMingkai Hu  */
1454f1d1b7dSMingkai Hu #define CONFIG_SYS_CCSRBAR_DEFAULT	0xfe000000	/* CCSRBAR Default */
1464f1d1b7dSMingkai Hu #define CONFIG_SYS_CCSRBAR		0xfe000000	/* relocated CCSRBAR */
1474f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
1484f1d1b7dSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS		0xffe000000ull
1494f1d1b7dSMingkai Hu #else
1504f1d1b7dSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR
1514f1d1b7dSMingkai Hu #endif
1524f1d1b7dSMingkai Hu /* PQII uses CONFIG_SYS_IMMR */
1534f1d1b7dSMingkai Hu #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR
1544f1d1b7dSMingkai Hu 
1554f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
1564f1d1b7dSMingkai Hu #define CONFIG_SYS_DCSRBAR		0xf0000000
1574f1d1b7dSMingkai Hu #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
1584f1d1b7dSMingkai Hu #endif
1594f1d1b7dSMingkai Hu 
1604f1d1b7dSMingkai Hu /* EEPROM */
1614f1d1b7dSMingkai Hu #define CONFIG_ID_EEPROM
1624f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_NXID
1634f1d1b7dSMingkai Hu #define CONFIG_SYS_EEPROM_BUS_NUM	0
1644f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
1654f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
1664f1d1b7dSMingkai Hu 
1674f1d1b7dSMingkai Hu /*
1684f1d1b7dSMingkai Hu  * DDR Setup
1694f1d1b7dSMingkai Hu  */
1704f1d1b7dSMingkai Hu #define CONFIG_VERY_BIG_RAM
1714f1d1b7dSMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
1724f1d1b7dSMingkai Hu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1734f1d1b7dSMingkai Hu 
1744f1d1b7dSMingkai Hu #define CONFIG_DIMM_SLOTS_PER_CTLR	1
1754f1d1b7dSMingkai Hu #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
1764f1d1b7dSMingkai Hu 
1774f1d1b7dSMingkai Hu #define CONFIG_DDR_SPD
1784f1d1b7dSMingkai Hu #define CONFIG_FSL_DDR3
1794f1d1b7dSMingkai Hu 
1804f1d1b7dSMingkai Hu #define CONFIG_SYS_SPD_BUS_NUM	0
1814f1d1b7dSMingkai Hu #define SPD_EEPROM_ADDRESS	0x52
1824f1d1b7dSMingkai Hu #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
1834f1d1b7dSMingkai Hu 
1844f1d1b7dSMingkai Hu /*
1854f1d1b7dSMingkai Hu  * Local Bus Definitions
1864f1d1b7dSMingkai Hu  */
1874f1d1b7dSMingkai Hu 
1884f1d1b7dSMingkai Hu /* Set the local bus clock 1/8 of platform clock */
1894f1d1b7dSMingkai Hu #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
1904f1d1b7dSMingkai Hu 
1914f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_BASE		0xe8000000	/* Start of PromJet */
1924f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
1934f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe8000000ull
1944f1d1b7dSMingkai Hu #else
1954f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
1964f1d1b7dSMingkai Hu #endif
1974f1d1b7dSMingkai Hu 
1984f1d1b7dSMingkai Hu #define CONFIG_SYS_BR0_PRELIM \
1994f1d1b7dSMingkai Hu 		(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
2004f1d1b7dSMingkai Hu #define CONFIG_SYS_OR0_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
2014f1d1b7dSMingkai Hu 				| OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
2024f1d1b7dSMingkai Hu 
2034f1d1b7dSMingkai Hu #define CONFIG_FSL_CPLD
2044f1d1b7dSMingkai Hu #define CPLD_BASE		0xffdf0000	/* CPLD registers */
2054f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
2064f1d1b7dSMingkai Hu #define CPLD_BASE_PHYS		0xfffdf0000ull
2074f1d1b7dSMingkai Hu #else
2084f1d1b7dSMingkai Hu #define CPLD_BASE_PHYS		CPLD_BASE
2094f1d1b7dSMingkai Hu #endif
2104f1d1b7dSMingkai Hu 
2114f1d1b7dSMingkai Hu #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
2124f1d1b7dSMingkai Hu #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
2134f1d1b7dSMingkai Hu 
2144f1d1b7dSMingkai Hu #define PIXIS_LBMAP_SWITCH	7
2154f1d1b7dSMingkai Hu #define PIXIS_LBMAP_MASK	0xf0
2164f1d1b7dSMingkai Hu #define PIXIS_LBMAP_SHIFT	4
2174f1d1b7dSMingkai Hu #define PIXIS_LBMAP_ALTBANK	0x40
2184f1d1b7dSMingkai Hu 
2194f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST
2204f1d1b7dSMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
2214f1d1b7dSMingkai Hu 
2224f1d1b7dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
2234f1d1b7dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
2244f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Erase Timeout (ms) */
2254f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Write Timeout (ms) */
2264f1d1b7dSMingkai Hu 
2274f1d1b7dSMingkai Hu #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
2284f1d1b7dSMingkai Hu 
2294f1d1b7dSMingkai Hu #if defined(CONFIG_RAMBOOT_PBL)
2304f1d1b7dSMingkai Hu #define CONFIG_SYS_RAMBOOT
2314f1d1b7dSMingkai Hu #endif
2324f1d1b7dSMingkai Hu 
2334f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_EMPTY_INFO
2344f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
2354f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
2364f1d1b7dSMingkai Hu 
2374f1d1b7dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_F
2384f1d1b7dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
2394f1d1b7dSMingkai Hu #define CONFIG_MISC_INIT_R
2404f1d1b7dSMingkai Hu 
2414f1d1b7dSMingkai Hu #define CONFIG_HWCONFIG
2424f1d1b7dSMingkai Hu 
2434f1d1b7dSMingkai Hu /* define to use L1 as initial stack */
2444f1d1b7dSMingkai Hu #define CONFIG_L1_INIT_RAM
2454f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_LOCK
2464f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
2474f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
2484f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
2494f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
2504f1d1b7dSMingkai Hu /* The assembler doesn't like typecast */
2514f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
2524f1d1b7dSMingkai Hu 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
2534f1d1b7dSMingkai Hu 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
2544f1d1b7dSMingkai Hu #else
2554f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR
2564f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
2574f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
2584f1d1b7dSMingkai Hu #endif
2594f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
2604f1d1b7dSMingkai Hu 
2614f1d1b7dSMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
2624f1d1b7dSMingkai Hu 					GENERATED_GBL_DATA_SIZE)
2634f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
2644f1d1b7dSMingkai Hu 
2654f1d1b7dSMingkai Hu #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
2664f1d1b7dSMingkai Hu #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)
2674f1d1b7dSMingkai Hu 
2684f1d1b7dSMingkai Hu /* Serial Port - controlled on board with jumper J8
2694f1d1b7dSMingkai Hu  * open - index 2
2704f1d1b7dSMingkai Hu  * shorted - index 1
2714f1d1b7dSMingkai Hu  */
2724f1d1b7dSMingkai Hu #define CONFIG_CONS_INDEX	1
2734f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550
2744f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_SERIAL
2754f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE	1
2764f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
2774f1d1b7dSMingkai Hu 
2784f1d1b7dSMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE	\
2794f1d1b7dSMingkai Hu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
2804f1d1b7dSMingkai Hu 
2814f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
2824f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
2834f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
2844f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
2854f1d1b7dSMingkai Hu 
2864f1d1b7dSMingkai Hu /* Use the HUSH parser */
2874f1d1b7dSMingkai Hu #define CONFIG_SYS_HUSH_PARSER
2884f1d1b7dSMingkai Hu #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
2894f1d1b7dSMingkai Hu 
2904f1d1b7dSMingkai Hu /* pass open firmware flat tree */
2914f1d1b7dSMingkai Hu #define CONFIG_OF_LIBFDT
2924f1d1b7dSMingkai Hu #define CONFIG_OF_BOARD_SETUP
2934f1d1b7dSMingkai Hu #define CONFIG_OF_STDOUT_VIA_ALIAS
2944f1d1b7dSMingkai Hu 
2954f1d1b7dSMingkai Hu /* new uImage format support */
2964f1d1b7dSMingkai Hu #define CONFIG_FIT
2974f1d1b7dSMingkai Hu #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
2984f1d1b7dSMingkai Hu 
2994f1d1b7dSMingkai Hu /* I2C */
3004f1d1b7dSMingkai Hu #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
3014f1d1b7dSMingkai Hu #define CONFIG_HARD_I2C		/* I2C with hardware support */
3024f1d1b7dSMingkai Hu #define CONFIG_I2C_MULTI_BUS
3034f1d1b7dSMingkai Hu #define CONFIG_I2C_CMD_TREE
3044f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_SPEED		400000
3054f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_SLAVE		0x7F
3064f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_OFFSET		0x118000
3074f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C2_OFFSET		0x118100
3084f1d1b7dSMingkai Hu 
3094f1d1b7dSMingkai Hu /*
3104f1d1b7dSMingkai Hu  * RapidIO
3114f1d1b7dSMingkai Hu  */
3124f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
3134f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3144f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
3154f1d1b7dSMingkai Hu #else
3164f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
3174f1d1b7dSMingkai Hu #endif
3184f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
3194f1d1b7dSMingkai Hu 
3204f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
3214f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3224f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
3234f1d1b7dSMingkai Hu #else
3244f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
3254f1d1b7dSMingkai Hu #endif
3264f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
3274f1d1b7dSMingkai Hu 
3284f1d1b7dSMingkai Hu /*
3294f1d1b7dSMingkai Hu  * eSPI - Enhanced SPI
3304f1d1b7dSMingkai Hu  */
3314f1d1b7dSMingkai Hu #define CONFIG_FSL_ESPI
3324f1d1b7dSMingkai Hu #define CONFIG_SPI_FLASH
3334f1d1b7dSMingkai Hu #define CONFIG_SPI_FLASH_SPANSION
3344f1d1b7dSMingkai Hu #define CONFIG_CMD_SF
3354f1d1b7dSMingkai Hu #define CONFIG_SF_DEFAULT_SPEED         10000000
3364f1d1b7dSMingkai Hu #define CONFIG_SF_DEFAULT_MODE          0
3374f1d1b7dSMingkai Hu 
3384f1d1b7dSMingkai Hu /*
3394f1d1b7dSMingkai Hu  * General PCI
3404f1d1b7dSMingkai Hu  * Memory space is mapped 1-1, but I/O space must start from 0.
3414f1d1b7dSMingkai Hu  */
3424f1d1b7dSMingkai Hu 
3434f1d1b7dSMingkai Hu /* controller 1, direct to uli, tgtid 3, Base address 20000 */
3444f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
3454f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3464f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
3474f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
3484f1d1b7dSMingkai Hu #else
3494f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
3504f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
3514f1d1b7dSMingkai Hu #endif
3524f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
3534f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
3544f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
3554f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3564f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
3574f1d1b7dSMingkai Hu #else
3584f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
3594f1d1b7dSMingkai Hu #endif
3604f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
3614f1d1b7dSMingkai Hu 
3624f1d1b7dSMingkai Hu /* controller 2, Slot 2, tgtid 2, Base address 201000 */
3634f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
3644f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3654f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
3664f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
3674f1d1b7dSMingkai Hu #else
3684f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
3694f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
3704f1d1b7dSMingkai Hu #endif
3714f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
3724f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
3734f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
3744f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3754f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
3764f1d1b7dSMingkai Hu #else
3774f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
3784f1d1b7dSMingkai Hu #endif
3794f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
3804f1d1b7dSMingkai Hu 
3814f1d1b7dSMingkai Hu /* controller 3, Slot 1, tgtid 1, Base address 202000 */
3824f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
3834f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3844f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
3854f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
3864f1d1b7dSMingkai Hu #else
3874f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
3884f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
3894f1d1b7dSMingkai Hu #endif
3904f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
3914f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
3924f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
3934f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3944f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
3954f1d1b7dSMingkai Hu #else
3964f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
3974f1d1b7dSMingkai Hu #endif
3984f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
3994f1d1b7dSMingkai Hu 
4004f1d1b7dSMingkai Hu /* Qman/Bman */
4014f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
4024f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_NUM_PORTALS	10
4034f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
4044f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4054f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
4064f1d1b7dSMingkai Hu #else
4074f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
4084f1d1b7dSMingkai Hu #endif
4094f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
4104f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_NUM_PORTALS	10
4114f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
4124f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4134f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
4144f1d1b7dSMingkai Hu #else
4154f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
4164f1d1b7dSMingkai Hu #endif
4174f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
4184f1d1b7dSMingkai Hu 
4194f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_FMAN
4204f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_PME
4214f1d1b7dSMingkai Hu /* Default address of microcode for the Linux Fman driver */
4224f1d1b7dSMingkai Hu #define CONFIG_SYS_FMAN_FW
4234f1d1b7dSMingkai Hu #if defined(CONFIG_SPIFLASH)
4244f1d1b7dSMingkai Hu /*
4254f1d1b7dSMingkai Hu  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
4264f1d1b7dSMingkai Hu  * env, so we got 0x110000.
4274f1d1b7dSMingkai Hu  */
4284f1d1b7dSMingkai Hu #define CONFIG_SYS_QE_FW_IN_SPIFLASH	0x110000
4294f1d1b7dSMingkai Hu #elif defined(CONFIG_SDCARD)
4304f1d1b7dSMingkai Hu /*
4314f1d1b7dSMingkai Hu  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
4324f1d1b7dSMingkai Hu  * about 545KB (1089 blocks), Env is stored after the image, and the env size is
4334f1d1b7dSMingkai Hu  * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
4344f1d1b7dSMingkai Hu  */
4354f1d1b7dSMingkai Hu #define CONFIG_SYS_QE_FW_IN_MMC		(512 * 1130)
4364f1d1b7dSMingkai Hu #elif defined(CONFIG_NAND)
4374f1d1b7dSMingkai Hu #define CONFIG_SYS_QE_FW_IN_NAND	(6 * CONFIG_SYS_NAND_BLOCK_SIZE)
4384f1d1b7dSMingkai Hu #else
4394f1d1b7dSMingkai Hu #define CONFIG_SYS_FMAN_FW_ADDR		0xEF000000
4404f1d1b7dSMingkai Hu #endif
4414f1d1b7dSMingkai Hu #define CONFIG_SYS_FMAN_FW_LENGTH	0x10000
4424f1d1b7dSMingkai Hu #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_FMAN_FW_LENGTH)
4434f1d1b7dSMingkai Hu 
4444f1d1b7dSMingkai Hu #ifdef CONFIG_SYS_DPAA_FMAN
4454f1d1b7dSMingkai Hu #define CONFIG_FMAN_ENET
4464f1d1b7dSMingkai Hu #endif
4474f1d1b7dSMingkai Hu 
4484f1d1b7dSMingkai Hu #ifdef CONFIG_PCI
4494f1d1b7dSMingkai Hu #define CONFIG_NET_MULTI
4504f1d1b7dSMingkai Hu #define CONFIG_PCI_PNP			/* do pci plug-and-play */
4514f1d1b7dSMingkai Hu #define CONFIG_E1000
4524f1d1b7dSMingkai Hu 
4534f1d1b7dSMingkai Hu #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
4544f1d1b7dSMingkai Hu #define CONFIG_DOS_PARTITION
4554f1d1b7dSMingkai Hu #endif	/* CONFIG_PCI */
4564f1d1b7dSMingkai Hu 
457*aa7f281cSMingkai Hu /* SATA */
458*aa7f281cSMingkai Hu #define CONFIG_FSL_SATA_V2
459*aa7f281cSMingkai Hu #ifdef CONFIG_FSL_SATA_V2
460*aa7f281cSMingkai Hu #define CONFIG_LIBATA
461*aa7f281cSMingkai Hu #define CONFIG_FSL_SATA
462*aa7f281cSMingkai Hu 
463*aa7f281cSMingkai Hu #define CONFIG_SYS_SATA_MAX_DEVICE	2
464*aa7f281cSMingkai Hu #define CONFIG_SATA1
465*aa7f281cSMingkai Hu #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
466*aa7f281cSMingkai Hu #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
467*aa7f281cSMingkai Hu #define CONFIG_SATA2
468*aa7f281cSMingkai Hu #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
469*aa7f281cSMingkai Hu #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
470*aa7f281cSMingkai Hu 
471*aa7f281cSMingkai Hu #define CONFIG_LBA48
472*aa7f281cSMingkai Hu #define CONFIG_CMD_SATA
473*aa7f281cSMingkai Hu #define CONFIG_DOS_PARTITION
474*aa7f281cSMingkai Hu #define CONFIG_CMD_EXT2
475*aa7f281cSMingkai Hu #endif
476*aa7f281cSMingkai Hu 
4774f1d1b7dSMingkai Hu #ifdef CONFIG_FMAN_ENET
4784f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x2
4794f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x3
4804f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR	0x4
4814f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR	0x1
4824f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR	0x0
4834f1d1b7dSMingkai Hu 
4844f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR	0x1c
4854f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR	0x1d
4864f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR	0x1e
4874f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR	0x1f
4884f1d1b7dSMingkai Hu 
4894f1d1b7dSMingkai Hu #define CONFIG_SYS_TBIPA_VALUE	8
4904f1d1b7dSMingkai Hu #define CONFIG_MII		/* MII PHY management */
4914f1d1b7dSMingkai Hu #define CONFIG_ETHPRIME		"FM1@DTSEC1"
4924f1d1b7dSMingkai Hu #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
4934f1d1b7dSMingkai Hu #endif
4944f1d1b7dSMingkai Hu 
4954f1d1b7dSMingkai Hu /*
4964f1d1b7dSMingkai Hu  * Environment
4974f1d1b7dSMingkai Hu  */
4984f1d1b7dSMingkai Hu #define CONFIG_LOADS_ECHO		/* echo on for serial download */
4994f1d1b7dSMingkai Hu #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
5004f1d1b7dSMingkai Hu 
5014f1d1b7dSMingkai Hu /*
5024f1d1b7dSMingkai Hu  * Command line configuration.
5034f1d1b7dSMingkai Hu  */
5044f1d1b7dSMingkai Hu #include <config_cmd_default.h>
5054f1d1b7dSMingkai Hu 
5064f1d1b7dSMingkai Hu #define CONFIG_CMD_DHCP
5074f1d1b7dSMingkai Hu #define CONFIG_CMD_ELF
5084f1d1b7dSMingkai Hu #define CONFIG_CMD_ERRATA
5094f1d1b7dSMingkai Hu #define CONFIG_CMD_GREPENV
5104f1d1b7dSMingkai Hu #define CONFIG_CMD_IRQ
5114f1d1b7dSMingkai Hu #define CONFIG_CMD_I2C
5124f1d1b7dSMingkai Hu #define CONFIG_CMD_MII
5134f1d1b7dSMingkai Hu #define CONFIG_CMD_PING
5144f1d1b7dSMingkai Hu #define CONFIG_CMD_SETEXPR
5154f1d1b7dSMingkai Hu 
5164f1d1b7dSMingkai Hu #ifdef CONFIG_PCI
5174f1d1b7dSMingkai Hu #define CONFIG_CMD_PCI
5184f1d1b7dSMingkai Hu #define CONFIG_CMD_NET
5194f1d1b7dSMingkai Hu #endif
5204f1d1b7dSMingkai Hu 
5214f1d1b7dSMingkai Hu /*
5224f1d1b7dSMingkai Hu * USB
5234f1d1b7dSMingkai Hu */
5244f1d1b7dSMingkai Hu #define CONFIG_CMD_USB
5254f1d1b7dSMingkai Hu #define CONFIG_USB_STORAGE
5264f1d1b7dSMingkai Hu #define CONFIG_USB_EHCI
5274f1d1b7dSMingkai Hu #define CONFIG_USB_EHCI_FSL
5284f1d1b7dSMingkai Hu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
5294f1d1b7dSMingkai Hu #define CONFIG_CMD_EXT2
5304f1d1b7dSMingkai Hu 
5314f1d1b7dSMingkai Hu #define CONFIG_MMC
5324f1d1b7dSMingkai Hu 
5334f1d1b7dSMingkai Hu #ifdef CONFIG_MMC
5344f1d1b7dSMingkai Hu #define CONFIG_FSL_ESDHC
5354f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
5364f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
5374f1d1b7dSMingkai Hu #define CONFIG_CMD_MMC
5384f1d1b7dSMingkai Hu #define CONFIG_GENERIC_MMC
5394f1d1b7dSMingkai Hu #define CONFIG_CMD_EXT2
5404f1d1b7dSMingkai Hu #define CONFIG_CMD_FAT
5414f1d1b7dSMingkai Hu #define CONFIG_DOS_PARTITION
5424f1d1b7dSMingkai Hu #endif
5434f1d1b7dSMingkai Hu 
5444f1d1b7dSMingkai Hu /*
5454f1d1b7dSMingkai Hu  * Miscellaneous configurable options
5464f1d1b7dSMingkai Hu  */
5474f1d1b7dSMingkai Hu #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
5484f1d1b7dSMingkai Hu #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
5494f1d1b7dSMingkai Hu #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
5504f1d1b7dSMingkai Hu #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
5514f1d1b7dSMingkai Hu #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
5524f1d1b7dSMingkai Hu #ifdef CONFIG_CMD_KGDB
5534f1d1b7dSMingkai Hu #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
5544f1d1b7dSMingkai Hu #else
5554f1d1b7dSMingkai Hu #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
5564f1d1b7dSMingkai Hu #endif
5574f1d1b7dSMingkai Hu /* Print Buffer Size */
5584f1d1b7dSMingkai Hu #define CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE + \
5594f1d1b7dSMingkai Hu 				sizeof(CONFIG_SYS_PROMPT)+16)
5604f1d1b7dSMingkai Hu #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
5614f1d1b7dSMingkai Hu /* Boot Argument Buffer Size */
5624f1d1b7dSMingkai Hu #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
5634f1d1b7dSMingkai Hu #define CONFIG_SYS_HZ		1000		/* decrementer freq 1ms ticks */
5644f1d1b7dSMingkai Hu 
5654f1d1b7dSMingkai Hu /*
5664f1d1b7dSMingkai Hu  * For booting Linux, the board info and command line data
5674f1d1b7dSMingkai Hu  * have to be in the first 64 MB of memory, since this is
5684f1d1b7dSMingkai Hu  * the maximum mapped by the Linux kernel during initialization.
5694f1d1b7dSMingkai Hu  */
5704f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux */
5714f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
5724f1d1b7dSMingkai Hu 
5734f1d1b7dSMingkai Hu #ifdef CONFIG_CMD_KGDB
5744f1d1b7dSMingkai Hu #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
5754f1d1b7dSMingkai Hu #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
5764f1d1b7dSMingkai Hu #endif
5774f1d1b7dSMingkai Hu 
5784f1d1b7dSMingkai Hu /*
5794f1d1b7dSMingkai Hu  * Environment Configuration
5804f1d1b7dSMingkai Hu  */
5814f1d1b7dSMingkai Hu #define CONFIG_ROOTPATH		/opt/nfsroot
5824f1d1b7dSMingkai Hu #define CONFIG_BOOTFILE		uImage
5834f1d1b7dSMingkai Hu #define CONFIG_UBOOTPATH	u-boot.bin
5844f1d1b7dSMingkai Hu 
5854f1d1b7dSMingkai Hu /* default location for tftp and bootm */
5864f1d1b7dSMingkai Hu #define CONFIG_LOADADDR		1000000
5874f1d1b7dSMingkai Hu 
5884f1d1b7dSMingkai Hu #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
5894f1d1b7dSMingkai Hu 
5904f1d1b7dSMingkai Hu #define CONFIG_BAUDRATE	115200
5914f1d1b7dSMingkai Hu 
5924f1d1b7dSMingkai Hu #define __USB_PHY_TYPE	utmi
5934f1d1b7dSMingkai Hu 
5944f1d1b7dSMingkai Hu #define	CONFIG_EXTRA_ENV_SETTINGS				\
5954f1d1b7dSMingkai Hu 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
5964f1d1b7dSMingkai Hu 	"bank_intlv=cs0_cs1\0"					\
5974f1d1b7dSMingkai Hu 	"netdev=eth0\0"						\
5984f1d1b7dSMingkai Hu 	"uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"			\
5994f1d1b7dSMingkai Hu 	"ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0"		\
6004f1d1b7dSMingkai Hu 	"tftpflash=tftpboot $loadaddr $uboot && "		\
6014f1d1b7dSMingkai Hu 	"protect off $ubootaddr +$filesize && "			\
6024f1d1b7dSMingkai Hu 	"erase $ubootaddr +$filesize && "			\
6034f1d1b7dSMingkai Hu 	"cp.b $loadaddr $ubootaddr $filesize && "		\
6044f1d1b7dSMingkai Hu 	"protect on $ubootaddr +$filesize && "			\
6054f1d1b7dSMingkai Hu 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
6064f1d1b7dSMingkai Hu 	"consoledev=ttyS0\0"					\
6074f1d1b7dSMingkai Hu 	"usb_phy_type=" MK_STR(__USB_PHY_TYPE) "\0"		\
6084f1d1b7dSMingkai Hu 	"usb_dr_mode=host\0"					\
6094f1d1b7dSMingkai Hu 	"ramdiskaddr=2000000\0"					\
6104f1d1b7dSMingkai Hu 	"ramdiskfile=p2041rdb/ramdisk.uboot\0"			\
6114f1d1b7dSMingkai Hu 	"fdtaddr=c00000\0"					\
6124f1d1b7dSMingkai Hu 	"fdtfile=p2041rdb/p2041rdb.dtb\0"			\
6134f1d1b7dSMingkai Hu 	"bdev=sda3\0"						\
6144f1d1b7dSMingkai Hu 	"c=ffe\0"
6154f1d1b7dSMingkai Hu 
6164f1d1b7dSMingkai Hu #define CONFIG_HDBOOT					\
6174f1d1b7dSMingkai Hu 	"setenv bootargs root=/dev/$bdev rw "		\
6184f1d1b7dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs;"	\
6194f1d1b7dSMingkai Hu 	"tftp $loadaddr $bootfile;"			\
6204f1d1b7dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"			\
6214f1d1b7dSMingkai Hu 	"bootm $loadaddr - $fdtaddr"
6224f1d1b7dSMingkai Hu 
6234f1d1b7dSMingkai Hu #define CONFIG_NFSBOOTCOMMAND			\
6244f1d1b7dSMingkai Hu 	"setenv bootargs root=/dev/nfs rw "	\
6254f1d1b7dSMingkai Hu 	"nfsroot=$serverip:$rootpath "		\
6264f1d1b7dSMingkai Hu 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
6274f1d1b7dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs;"	\
6284f1d1b7dSMingkai Hu 	"tftp $loadaddr $bootfile;"		\
6294f1d1b7dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"		\
6304f1d1b7dSMingkai Hu 	"bootm $loadaddr - $fdtaddr"
6314f1d1b7dSMingkai Hu 
6324f1d1b7dSMingkai Hu #define CONFIG_RAMBOOTCOMMAND				\
6334f1d1b7dSMingkai Hu 	"setenv bootargs root=/dev/ram rw "		\
6344f1d1b7dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs;"	\
6354f1d1b7dSMingkai Hu 	"tftp $ramdiskaddr $ramdiskfile;"		\
6364f1d1b7dSMingkai Hu 	"tftp $loadaddr $bootfile;"			\
6374f1d1b7dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"			\
6384f1d1b7dSMingkai Hu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
6394f1d1b7dSMingkai Hu 
6404f1d1b7dSMingkai Hu #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
6414f1d1b7dSMingkai Hu 
6424f1d1b7dSMingkai Hu #ifdef CONFIG_SECURE_BOOT
6434f1d1b7dSMingkai Hu #include <asm/fsl_secure_boot.h>
6444f1d1b7dSMingkai Hu #endif
6454f1d1b7dSMingkai Hu 
6464f1d1b7dSMingkai Hu #endif	/* __CONFIG_H */
647