xref: /rk3399_rockchip-uboot/include/configs/P2041RDB.h (revision 4f1d1b7d1e647b4e0ffd9b9feedd02110d078bdb)
1*4f1d1b7dSMingkai Hu /*
2*4f1d1b7dSMingkai Hu  * Copyright 2011 Freescale Semiconductor, Inc.
3*4f1d1b7dSMingkai Hu  *
4*4f1d1b7dSMingkai Hu  * See file CREDITS for list of people who contributed to this
5*4f1d1b7dSMingkai Hu  * project.
6*4f1d1b7dSMingkai Hu  *
7*4f1d1b7dSMingkai Hu  * This program is free software; you can redistribute it and/or
8*4f1d1b7dSMingkai Hu  * modify it under the terms of the GNU General Public License as
9*4f1d1b7dSMingkai Hu  * published by the Free Software Foundation; either version 2 of
10*4f1d1b7dSMingkai Hu  * the License, or (at your option) any later version.
11*4f1d1b7dSMingkai Hu  *
12*4f1d1b7dSMingkai Hu  * This program is distributed in the hope that it will be useful,
13*4f1d1b7dSMingkai Hu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14*4f1d1b7dSMingkai Hu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15*4f1d1b7dSMingkai Hu  * GNU General Public License for more details.
16*4f1d1b7dSMingkai Hu  *
17*4f1d1b7dSMingkai Hu  * You should have received a copy of the GNU General Public License
18*4f1d1b7dSMingkai Hu  * along with this program; if not, write to the Free Software
19*4f1d1b7dSMingkai Hu  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20*4f1d1b7dSMingkai Hu  * MA 02111-1307 USA
21*4f1d1b7dSMingkai Hu  */
22*4f1d1b7dSMingkai Hu 
23*4f1d1b7dSMingkai Hu /*
24*4f1d1b7dSMingkai Hu  * P2041 RDB board configuration file
25*4f1d1b7dSMingkai Hu  *
26*4f1d1b7dSMingkai Hu  */
27*4f1d1b7dSMingkai Hu #ifndef __CONFIG_H
28*4f1d1b7dSMingkai Hu #define __CONFIG_H
29*4f1d1b7dSMingkai Hu 
30*4f1d1b7dSMingkai Hu #define CONFIG_P2041RDB
31*4f1d1b7dSMingkai Hu #define CONFIG_PHYS_64BIT
32*4f1d1b7dSMingkai Hu #define CONFIG_PPC_P2041
33*4f1d1b7dSMingkai Hu 
34*4f1d1b7dSMingkai Hu #ifdef CONFIG_RAMBOOT_PBL
35*4f1d1b7dSMingkai Hu #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
36*4f1d1b7dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
37*4f1d1b7dSMingkai Hu #endif
38*4f1d1b7dSMingkai Hu 
39*4f1d1b7dSMingkai Hu /* High Level Configuration Options */
40*4f1d1b7dSMingkai Hu #define CONFIG_BOOKE
41*4f1d1b7dSMingkai Hu #define CONFIG_E500			/* BOOKE e500 family */
42*4f1d1b7dSMingkai Hu #define CONFIG_E500MC			/* BOOKE e500mc family */
43*4f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
44*4f1d1b7dSMingkai Hu #define CONFIG_MPC85xx			/* MPC85xx/PQ3 platform */
45*4f1d1b7dSMingkai Hu #define CONFIG_FSL_CORENET		/* Freescale CoreNet platform */
46*4f1d1b7dSMingkai Hu #define CONFIG_MP			/* support multiple processors */
47*4f1d1b7dSMingkai Hu 
48*4f1d1b7dSMingkai Hu #ifndef CONFIG_SYS_TEXT_BASE
49*4f1d1b7dSMingkai Hu #define CONFIG_SYS_TEXT_BASE	0xeff80000
50*4f1d1b7dSMingkai Hu #endif
51*4f1d1b7dSMingkai Hu 
52*4f1d1b7dSMingkai Hu #ifndef CONFIG_RESET_VECTOR_ADDRESS
53*4f1d1b7dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
54*4f1d1b7dSMingkai Hu #endif
55*4f1d1b7dSMingkai Hu 
56*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
57*4f1d1b7dSMingkai Hu #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
58*4f1d1b7dSMingkai Hu #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
59*4f1d1b7dSMingkai Hu #define CONFIG_PCI			/* Enable PCI/PCIE */
60*4f1d1b7dSMingkai Hu #define CONFIG_PCIE1			/* PCIE controler 1 */
61*4f1d1b7dSMingkai Hu #define CONFIG_PCIE2			/* PCIE controler 2 */
62*4f1d1b7dSMingkai Hu #define CONFIG_PCIE3			/* PCIE controler 3 */
63*4f1d1b7dSMingkai Hu #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
64*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
65*4f1d1b7dSMingkai Hu 
66*4f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO
67*4f1d1b7dSMingkai Hu #define CONFIG_SRIO1			/* SRIO port 1 */
68*4f1d1b7dSMingkai Hu #define CONFIG_SRIO2			/* SRIO port 2 */
69*4f1d1b7dSMingkai Hu 
70*4f1d1b7dSMingkai Hu #define CONFIG_FSL_LAW			/* Use common FSL init code */
71*4f1d1b7dSMingkai Hu 
72*4f1d1b7dSMingkai Hu #define CONFIG_ENV_OVERWRITE
73*4f1d1b7dSMingkai Hu 
74*4f1d1b7dSMingkai Hu #ifdef CONFIG_SYS_NO_FLASH
75*4f1d1b7dSMingkai Hu #define CONFIG_ENV_IS_NOWHERE
76*4f1d1b7dSMingkai Hu #else
77*4f1d1b7dSMingkai Hu #define CONFIG_FLASH_CFI_DRIVER
78*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_CFI
79*4f1d1b7dSMingkai Hu #endif
80*4f1d1b7dSMingkai Hu 
81*4f1d1b7dSMingkai Hu #if defined(CONFIG_SPIFLASH)
82*4f1d1b7dSMingkai Hu 	#define CONFIG_SYS_EXTRA_ENV_RELOC
83*4f1d1b7dSMingkai Hu 	#define CONFIG_ENV_IS_IN_SPI_FLASH
84*4f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SPI_BUS              0
85*4f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SPI_CS               0
86*4f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SPI_MAX_HZ           10000000
87*4f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SPI_MODE             0
88*4f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
89*4f1d1b7dSMingkai Hu 	#define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
90*4f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SECT_SIZE            0x10000
91*4f1d1b7dSMingkai Hu #elif defined(CONFIG_SDCARD)
92*4f1d1b7dSMingkai Hu 	#define CONFIG_SYS_EXTRA_ENV_RELOC
93*4f1d1b7dSMingkai Hu 	#define CONFIG_ENV_IS_IN_MMC
94*4f1d1b7dSMingkai Hu 	#define CONFIG_SYS_MMC_ENV_DEV          0
95*4f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SIZE			0x2000
96*4f1d1b7dSMingkai Hu 	#define CONFIG_ENV_OFFSET		(512 * 1097)
97*4f1d1b7dSMingkai Hu #else
98*4f1d1b7dSMingkai Hu 	#define CONFIG_ENV_IS_IN_FLASH
99*4f1d1b7dSMingkai Hu 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE \
100*4f1d1b7dSMingkai Hu 			- CONFIG_ENV_SECT_SIZE)
101*4f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SIZE		0x2000
102*4f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
103*4f1d1b7dSMingkai Hu #endif
104*4f1d1b7dSMingkai Hu 
105*4f1d1b7dSMingkai Hu #define CONFIG_SYS_CLK_FREQ	66666666
106*4f1d1b7dSMingkai Hu 
107*4f1d1b7dSMingkai Hu /*
108*4f1d1b7dSMingkai Hu  * These can be toggled for performance analysis, otherwise use default.
109*4f1d1b7dSMingkai Hu  */
110*4f1d1b7dSMingkai Hu #define CONFIG_SYS_CACHE_STASHING
111*4f1d1b7dSMingkai Hu #define CONFIG_BTB			/* toggle branch predition */
112*4f1d1b7dSMingkai Hu 
113*4f1d1b7dSMingkai Hu #define CONFIG_ENABLE_36BIT_PHYS
114*4f1d1b7dSMingkai Hu 
115*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
116*4f1d1b7dSMingkai Hu #define CONFIG_ADDR_MAP
117*4f1d1b7dSMingkai Hu #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
118*4f1d1b7dSMingkai Hu #endif
119*4f1d1b7dSMingkai Hu 
120*4f1d1b7dSMingkai Hu #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
121*4f1d1b7dSMingkai Hu #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
122*4f1d1b7dSMingkai Hu #define CONFIG_SYS_MEMTEST_END		0x00400000
123*4f1d1b7dSMingkai Hu #define CONFIG_SYS_ALT_MEMTEST
124*4f1d1b7dSMingkai Hu #define CONFIG_PANIC_HANG	/* do not reset board on panic */
125*4f1d1b7dSMingkai Hu 
126*4f1d1b7dSMingkai Hu /*
127*4f1d1b7dSMingkai Hu  *  Config the L3 Cache as L3 SRAM
128*4f1d1b7dSMingkai Hu  */
129*4f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
130*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
131*4f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | \
132*4f1d1b7dSMingkai Hu 		CONFIG_RAMBOOT_TEXT_BASE)
133*4f1d1b7dSMingkai Hu #else
134*4f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
135*4f1d1b7dSMingkai Hu #endif
136*4f1d1b7dSMingkai Hu #define CONFIG_SYS_L3_SIZE		(1024 << 10)
137*4f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
138*4f1d1b7dSMingkai Hu 
139*4f1d1b7dSMingkai Hu /*
140*4f1d1b7dSMingkai Hu  * Base addresses -- Note these are effective addresses where the
141*4f1d1b7dSMingkai Hu  * actual resources get mapped (not physical addresses)
142*4f1d1b7dSMingkai Hu  */
143*4f1d1b7dSMingkai Hu #define CONFIG_SYS_CCSRBAR_DEFAULT	0xfe000000	/* CCSRBAR Default */
144*4f1d1b7dSMingkai Hu #define CONFIG_SYS_CCSRBAR		0xfe000000	/* relocated CCSRBAR */
145*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
146*4f1d1b7dSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS		0xffe000000ull
147*4f1d1b7dSMingkai Hu #else
148*4f1d1b7dSMingkai Hu #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR
149*4f1d1b7dSMingkai Hu #endif
150*4f1d1b7dSMingkai Hu /* PQII uses CONFIG_SYS_IMMR */
151*4f1d1b7dSMingkai Hu #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR
152*4f1d1b7dSMingkai Hu 
153*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
154*4f1d1b7dSMingkai Hu #define CONFIG_SYS_DCSRBAR		0xf0000000
155*4f1d1b7dSMingkai Hu #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
156*4f1d1b7dSMingkai Hu #endif
157*4f1d1b7dSMingkai Hu 
158*4f1d1b7dSMingkai Hu /* EEPROM */
159*4f1d1b7dSMingkai Hu #define CONFIG_ID_EEPROM
160*4f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_NXID
161*4f1d1b7dSMingkai Hu #define CONFIG_SYS_EEPROM_BUS_NUM	0
162*4f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
163*4f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
164*4f1d1b7dSMingkai Hu 
165*4f1d1b7dSMingkai Hu /*
166*4f1d1b7dSMingkai Hu  * DDR Setup
167*4f1d1b7dSMingkai Hu  */
168*4f1d1b7dSMingkai Hu #define CONFIG_VERY_BIG_RAM
169*4f1d1b7dSMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
170*4f1d1b7dSMingkai Hu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
171*4f1d1b7dSMingkai Hu 
172*4f1d1b7dSMingkai Hu #define CONFIG_DIMM_SLOTS_PER_CTLR	1
173*4f1d1b7dSMingkai Hu #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
174*4f1d1b7dSMingkai Hu 
175*4f1d1b7dSMingkai Hu #define CONFIG_DDR_SPD
176*4f1d1b7dSMingkai Hu #define CONFIG_FSL_DDR3
177*4f1d1b7dSMingkai Hu 
178*4f1d1b7dSMingkai Hu #define CONFIG_SYS_SPD_BUS_NUM	0
179*4f1d1b7dSMingkai Hu #define SPD_EEPROM_ADDRESS	0x52
180*4f1d1b7dSMingkai Hu #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
181*4f1d1b7dSMingkai Hu 
182*4f1d1b7dSMingkai Hu /*
183*4f1d1b7dSMingkai Hu  * Local Bus Definitions
184*4f1d1b7dSMingkai Hu  */
185*4f1d1b7dSMingkai Hu 
186*4f1d1b7dSMingkai Hu /* Set the local bus clock 1/8 of platform clock */
187*4f1d1b7dSMingkai Hu #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
188*4f1d1b7dSMingkai Hu 
189*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_BASE		0xe8000000	/* Start of PromJet */
190*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
191*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe8000000ull
192*4f1d1b7dSMingkai Hu #else
193*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
194*4f1d1b7dSMingkai Hu #endif
195*4f1d1b7dSMingkai Hu 
196*4f1d1b7dSMingkai Hu #define CONFIG_SYS_BR0_PRELIM \
197*4f1d1b7dSMingkai Hu 		(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
198*4f1d1b7dSMingkai Hu #define CONFIG_SYS_OR0_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
199*4f1d1b7dSMingkai Hu 				| OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
200*4f1d1b7dSMingkai Hu 
201*4f1d1b7dSMingkai Hu #define CONFIG_FSL_CPLD
202*4f1d1b7dSMingkai Hu #define CPLD_BASE		0xffdf0000	/* CPLD registers */
203*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
204*4f1d1b7dSMingkai Hu #define CPLD_BASE_PHYS		0xfffdf0000ull
205*4f1d1b7dSMingkai Hu #else
206*4f1d1b7dSMingkai Hu #define CPLD_BASE_PHYS		CPLD_BASE
207*4f1d1b7dSMingkai Hu #endif
208*4f1d1b7dSMingkai Hu 
209*4f1d1b7dSMingkai Hu #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
210*4f1d1b7dSMingkai Hu #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
211*4f1d1b7dSMingkai Hu 
212*4f1d1b7dSMingkai Hu #define PIXIS_LBMAP_SWITCH	7
213*4f1d1b7dSMingkai Hu #define PIXIS_LBMAP_MASK	0xf0
214*4f1d1b7dSMingkai Hu #define PIXIS_LBMAP_SHIFT	4
215*4f1d1b7dSMingkai Hu #define PIXIS_LBMAP_ALTBANK	0x40
216*4f1d1b7dSMingkai Hu 
217*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST
218*4f1d1b7dSMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
219*4f1d1b7dSMingkai Hu 
220*4f1d1b7dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
221*4f1d1b7dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
222*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Erase Timeout (ms) */
223*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Write Timeout (ms) */
224*4f1d1b7dSMingkai Hu 
225*4f1d1b7dSMingkai Hu #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
226*4f1d1b7dSMingkai Hu 
227*4f1d1b7dSMingkai Hu #if defined(CONFIG_RAMBOOT_PBL)
228*4f1d1b7dSMingkai Hu #define CONFIG_SYS_RAMBOOT
229*4f1d1b7dSMingkai Hu #endif
230*4f1d1b7dSMingkai Hu 
231*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_EMPTY_INFO
232*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
233*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
234*4f1d1b7dSMingkai Hu 
235*4f1d1b7dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_F
236*4f1d1b7dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
237*4f1d1b7dSMingkai Hu #define CONFIG_MISC_INIT_R
238*4f1d1b7dSMingkai Hu 
239*4f1d1b7dSMingkai Hu #define CONFIG_HWCONFIG
240*4f1d1b7dSMingkai Hu 
241*4f1d1b7dSMingkai Hu /* define to use L1 as initial stack */
242*4f1d1b7dSMingkai Hu #define CONFIG_L1_INIT_RAM
243*4f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_LOCK
244*4f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
245*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
246*4f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
247*4f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
248*4f1d1b7dSMingkai Hu /* The assembler doesn't like typecast */
249*4f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
250*4f1d1b7dSMingkai Hu 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
251*4f1d1b7dSMingkai Hu 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
252*4f1d1b7dSMingkai Hu #else
253*4f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR
254*4f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
255*4f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
256*4f1d1b7dSMingkai Hu #endif
257*4f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
258*4f1d1b7dSMingkai Hu 
259*4f1d1b7dSMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
260*4f1d1b7dSMingkai Hu 					GENERATED_GBL_DATA_SIZE)
261*4f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
262*4f1d1b7dSMingkai Hu 
263*4f1d1b7dSMingkai Hu #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
264*4f1d1b7dSMingkai Hu #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)
265*4f1d1b7dSMingkai Hu 
266*4f1d1b7dSMingkai Hu /* Serial Port - controlled on board with jumper J8
267*4f1d1b7dSMingkai Hu  * open - index 2
268*4f1d1b7dSMingkai Hu  * shorted - index 1
269*4f1d1b7dSMingkai Hu  */
270*4f1d1b7dSMingkai Hu #define CONFIG_CONS_INDEX	1
271*4f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550
272*4f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_SERIAL
273*4f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE	1
274*4f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
275*4f1d1b7dSMingkai Hu 
276*4f1d1b7dSMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE	\
277*4f1d1b7dSMingkai Hu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
278*4f1d1b7dSMingkai Hu 
279*4f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
280*4f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
281*4f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
282*4f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
283*4f1d1b7dSMingkai Hu 
284*4f1d1b7dSMingkai Hu /* Use the HUSH parser */
285*4f1d1b7dSMingkai Hu #define CONFIG_SYS_HUSH_PARSER
286*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
287*4f1d1b7dSMingkai Hu 
288*4f1d1b7dSMingkai Hu /* pass open firmware flat tree */
289*4f1d1b7dSMingkai Hu #define CONFIG_OF_LIBFDT
290*4f1d1b7dSMingkai Hu #define CONFIG_OF_BOARD_SETUP
291*4f1d1b7dSMingkai Hu #define CONFIG_OF_STDOUT_VIA_ALIAS
292*4f1d1b7dSMingkai Hu 
293*4f1d1b7dSMingkai Hu /* new uImage format support */
294*4f1d1b7dSMingkai Hu #define CONFIG_FIT
295*4f1d1b7dSMingkai Hu #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
296*4f1d1b7dSMingkai Hu 
297*4f1d1b7dSMingkai Hu /* I2C */
298*4f1d1b7dSMingkai Hu #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
299*4f1d1b7dSMingkai Hu #define CONFIG_HARD_I2C		/* I2C with hardware support */
300*4f1d1b7dSMingkai Hu #define CONFIG_I2C_MULTI_BUS
301*4f1d1b7dSMingkai Hu #define CONFIG_I2C_CMD_TREE
302*4f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_SPEED		400000
303*4f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_SLAVE		0x7F
304*4f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_OFFSET		0x118000
305*4f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C2_OFFSET		0x118100
306*4f1d1b7dSMingkai Hu 
307*4f1d1b7dSMingkai Hu /*
308*4f1d1b7dSMingkai Hu  * RapidIO
309*4f1d1b7dSMingkai Hu  */
310*4f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
311*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
312*4f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
313*4f1d1b7dSMingkai Hu #else
314*4f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
315*4f1d1b7dSMingkai Hu #endif
316*4f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
317*4f1d1b7dSMingkai Hu 
318*4f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
319*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
320*4f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
321*4f1d1b7dSMingkai Hu #else
322*4f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
323*4f1d1b7dSMingkai Hu #endif
324*4f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
325*4f1d1b7dSMingkai Hu 
326*4f1d1b7dSMingkai Hu /*
327*4f1d1b7dSMingkai Hu  * eSPI - Enhanced SPI
328*4f1d1b7dSMingkai Hu  */
329*4f1d1b7dSMingkai Hu #define CONFIG_FSL_ESPI
330*4f1d1b7dSMingkai Hu #define CONFIG_SPI_FLASH
331*4f1d1b7dSMingkai Hu #define CONFIG_SPI_FLASH_SPANSION
332*4f1d1b7dSMingkai Hu #define CONFIG_CMD_SF
333*4f1d1b7dSMingkai Hu #define CONFIG_SF_DEFAULT_SPEED         10000000
334*4f1d1b7dSMingkai Hu #define CONFIG_SF_DEFAULT_MODE          0
335*4f1d1b7dSMingkai Hu 
336*4f1d1b7dSMingkai Hu /*
337*4f1d1b7dSMingkai Hu  * General PCI
338*4f1d1b7dSMingkai Hu  * Memory space is mapped 1-1, but I/O space must start from 0.
339*4f1d1b7dSMingkai Hu  */
340*4f1d1b7dSMingkai Hu 
341*4f1d1b7dSMingkai Hu /* controller 1, direct to uli, tgtid 3, Base address 20000 */
342*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
343*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
344*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
345*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
346*4f1d1b7dSMingkai Hu #else
347*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
348*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
349*4f1d1b7dSMingkai Hu #endif
350*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
351*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
352*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
353*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
354*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
355*4f1d1b7dSMingkai Hu #else
356*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
357*4f1d1b7dSMingkai Hu #endif
358*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
359*4f1d1b7dSMingkai Hu 
360*4f1d1b7dSMingkai Hu /* controller 2, Slot 2, tgtid 2, Base address 201000 */
361*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
362*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
363*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
364*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
365*4f1d1b7dSMingkai Hu #else
366*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
367*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
368*4f1d1b7dSMingkai Hu #endif
369*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
370*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
371*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
372*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
373*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
374*4f1d1b7dSMingkai Hu #else
375*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
376*4f1d1b7dSMingkai Hu #endif
377*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
378*4f1d1b7dSMingkai Hu 
379*4f1d1b7dSMingkai Hu /* controller 3, Slot 1, tgtid 1, Base address 202000 */
380*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
381*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
382*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
383*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
384*4f1d1b7dSMingkai Hu #else
385*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
386*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
387*4f1d1b7dSMingkai Hu #endif
388*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
389*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
390*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
391*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
392*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
393*4f1d1b7dSMingkai Hu #else
394*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
395*4f1d1b7dSMingkai Hu #endif
396*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
397*4f1d1b7dSMingkai Hu 
398*4f1d1b7dSMingkai Hu /* Qman/Bman */
399*4f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
400*4f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_NUM_PORTALS	10
401*4f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
402*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
403*4f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
404*4f1d1b7dSMingkai Hu #else
405*4f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
406*4f1d1b7dSMingkai Hu #endif
407*4f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
408*4f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_NUM_PORTALS	10
409*4f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
410*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
411*4f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
412*4f1d1b7dSMingkai Hu #else
413*4f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
414*4f1d1b7dSMingkai Hu #endif
415*4f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
416*4f1d1b7dSMingkai Hu 
417*4f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_FMAN
418*4f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_PME
419*4f1d1b7dSMingkai Hu /* Default address of microcode for the Linux Fman driver */
420*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FMAN_FW
421*4f1d1b7dSMingkai Hu #if defined(CONFIG_SPIFLASH)
422*4f1d1b7dSMingkai Hu /*
423*4f1d1b7dSMingkai Hu  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
424*4f1d1b7dSMingkai Hu  * env, so we got 0x110000.
425*4f1d1b7dSMingkai Hu  */
426*4f1d1b7dSMingkai Hu #define CONFIG_SYS_QE_FW_IN_SPIFLASH	0x110000
427*4f1d1b7dSMingkai Hu #elif defined(CONFIG_SDCARD)
428*4f1d1b7dSMingkai Hu /*
429*4f1d1b7dSMingkai Hu  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
430*4f1d1b7dSMingkai Hu  * about 545KB (1089 blocks), Env is stored after the image, and the env size is
431*4f1d1b7dSMingkai Hu  * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
432*4f1d1b7dSMingkai Hu  */
433*4f1d1b7dSMingkai Hu #define CONFIG_SYS_QE_FW_IN_MMC		(512 * 1130)
434*4f1d1b7dSMingkai Hu #elif defined(CONFIG_NAND)
435*4f1d1b7dSMingkai Hu #define CONFIG_SYS_QE_FW_IN_NAND	(6 * CONFIG_SYS_NAND_BLOCK_SIZE)
436*4f1d1b7dSMingkai Hu #else
437*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FMAN_FW_ADDR		0xEF000000
438*4f1d1b7dSMingkai Hu #endif
439*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FMAN_FW_LENGTH	0x10000
440*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_FMAN_FW_LENGTH)
441*4f1d1b7dSMingkai Hu 
442*4f1d1b7dSMingkai Hu #ifdef CONFIG_SYS_DPAA_FMAN
443*4f1d1b7dSMingkai Hu #define CONFIG_FMAN_ENET
444*4f1d1b7dSMingkai Hu #endif
445*4f1d1b7dSMingkai Hu 
446*4f1d1b7dSMingkai Hu #ifdef CONFIG_PCI
447*4f1d1b7dSMingkai Hu #define CONFIG_NET_MULTI
448*4f1d1b7dSMingkai Hu #define CONFIG_PCI_PNP			/* do pci plug-and-play */
449*4f1d1b7dSMingkai Hu #define CONFIG_E1000
450*4f1d1b7dSMingkai Hu 
451*4f1d1b7dSMingkai Hu #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
452*4f1d1b7dSMingkai Hu #define CONFIG_DOS_PARTITION
453*4f1d1b7dSMingkai Hu #endif	/* CONFIG_PCI */
454*4f1d1b7dSMingkai Hu 
455*4f1d1b7dSMingkai Hu #ifdef CONFIG_FMAN_ENET
456*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x2
457*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x3
458*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR	0x4
459*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR	0x1
460*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR	0x0
461*4f1d1b7dSMingkai Hu 
462*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR	0x1c
463*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR	0x1d
464*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR	0x1e
465*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR	0x1f
466*4f1d1b7dSMingkai Hu 
467*4f1d1b7dSMingkai Hu #define CONFIG_SYS_TBIPA_VALUE	8
468*4f1d1b7dSMingkai Hu #define CONFIG_MII		/* MII PHY management */
469*4f1d1b7dSMingkai Hu #define CONFIG_ETHPRIME		"FM1@DTSEC1"
470*4f1d1b7dSMingkai Hu #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
471*4f1d1b7dSMingkai Hu #endif
472*4f1d1b7dSMingkai Hu 
473*4f1d1b7dSMingkai Hu /*
474*4f1d1b7dSMingkai Hu  * Environment
475*4f1d1b7dSMingkai Hu  */
476*4f1d1b7dSMingkai Hu #define CONFIG_LOADS_ECHO		/* echo on for serial download */
477*4f1d1b7dSMingkai Hu #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
478*4f1d1b7dSMingkai Hu 
479*4f1d1b7dSMingkai Hu /*
480*4f1d1b7dSMingkai Hu  * Command line configuration.
481*4f1d1b7dSMingkai Hu  */
482*4f1d1b7dSMingkai Hu #include <config_cmd_default.h>
483*4f1d1b7dSMingkai Hu 
484*4f1d1b7dSMingkai Hu #define CONFIG_CMD_DHCP
485*4f1d1b7dSMingkai Hu #define CONFIG_CMD_ELF
486*4f1d1b7dSMingkai Hu #define CONFIG_CMD_ERRATA
487*4f1d1b7dSMingkai Hu #define CONFIG_CMD_GREPENV
488*4f1d1b7dSMingkai Hu #define CONFIG_CMD_IRQ
489*4f1d1b7dSMingkai Hu #define CONFIG_CMD_I2C
490*4f1d1b7dSMingkai Hu #define CONFIG_CMD_MII
491*4f1d1b7dSMingkai Hu #define CONFIG_CMD_PING
492*4f1d1b7dSMingkai Hu #define CONFIG_CMD_SETEXPR
493*4f1d1b7dSMingkai Hu 
494*4f1d1b7dSMingkai Hu #ifdef CONFIG_PCI
495*4f1d1b7dSMingkai Hu #define CONFIG_CMD_PCI
496*4f1d1b7dSMingkai Hu #define CONFIG_CMD_NET
497*4f1d1b7dSMingkai Hu #endif
498*4f1d1b7dSMingkai Hu 
499*4f1d1b7dSMingkai Hu /*
500*4f1d1b7dSMingkai Hu * USB
501*4f1d1b7dSMingkai Hu */
502*4f1d1b7dSMingkai Hu #define CONFIG_CMD_USB
503*4f1d1b7dSMingkai Hu #define CONFIG_USB_STORAGE
504*4f1d1b7dSMingkai Hu #define CONFIG_USB_EHCI
505*4f1d1b7dSMingkai Hu #define CONFIG_USB_EHCI_FSL
506*4f1d1b7dSMingkai Hu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
507*4f1d1b7dSMingkai Hu #define CONFIG_CMD_EXT2
508*4f1d1b7dSMingkai Hu 
509*4f1d1b7dSMingkai Hu #define CONFIG_MMC
510*4f1d1b7dSMingkai Hu 
511*4f1d1b7dSMingkai Hu #ifdef CONFIG_MMC
512*4f1d1b7dSMingkai Hu #define CONFIG_FSL_ESDHC
513*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
514*4f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
515*4f1d1b7dSMingkai Hu #define CONFIG_CMD_MMC
516*4f1d1b7dSMingkai Hu #define CONFIG_GENERIC_MMC
517*4f1d1b7dSMingkai Hu #define CONFIG_CMD_EXT2
518*4f1d1b7dSMingkai Hu #define CONFIG_CMD_FAT
519*4f1d1b7dSMingkai Hu #define CONFIG_DOS_PARTITION
520*4f1d1b7dSMingkai Hu #endif
521*4f1d1b7dSMingkai Hu 
522*4f1d1b7dSMingkai Hu /*
523*4f1d1b7dSMingkai Hu  * Miscellaneous configurable options
524*4f1d1b7dSMingkai Hu  */
525*4f1d1b7dSMingkai Hu #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
526*4f1d1b7dSMingkai Hu #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
527*4f1d1b7dSMingkai Hu #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
528*4f1d1b7dSMingkai Hu #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
529*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
530*4f1d1b7dSMingkai Hu #ifdef CONFIG_CMD_KGDB
531*4f1d1b7dSMingkai Hu #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
532*4f1d1b7dSMingkai Hu #else
533*4f1d1b7dSMingkai Hu #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
534*4f1d1b7dSMingkai Hu #endif
535*4f1d1b7dSMingkai Hu /* Print Buffer Size */
536*4f1d1b7dSMingkai Hu #define CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE + \
537*4f1d1b7dSMingkai Hu 				sizeof(CONFIG_SYS_PROMPT)+16)
538*4f1d1b7dSMingkai Hu #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
539*4f1d1b7dSMingkai Hu /* Boot Argument Buffer Size */
540*4f1d1b7dSMingkai Hu #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
541*4f1d1b7dSMingkai Hu #define CONFIG_SYS_HZ		1000		/* decrementer freq 1ms ticks */
542*4f1d1b7dSMingkai Hu 
543*4f1d1b7dSMingkai Hu /*
544*4f1d1b7dSMingkai Hu  * For booting Linux, the board info and command line data
545*4f1d1b7dSMingkai Hu  * have to be in the first 64 MB of memory, since this is
546*4f1d1b7dSMingkai Hu  * the maximum mapped by the Linux kernel during initialization.
547*4f1d1b7dSMingkai Hu  */
548*4f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux */
549*4f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
550*4f1d1b7dSMingkai Hu 
551*4f1d1b7dSMingkai Hu #ifdef CONFIG_CMD_KGDB
552*4f1d1b7dSMingkai Hu #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
553*4f1d1b7dSMingkai Hu #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
554*4f1d1b7dSMingkai Hu #endif
555*4f1d1b7dSMingkai Hu 
556*4f1d1b7dSMingkai Hu /*
557*4f1d1b7dSMingkai Hu  * Environment Configuration
558*4f1d1b7dSMingkai Hu  */
559*4f1d1b7dSMingkai Hu #define CONFIG_ROOTPATH		/opt/nfsroot
560*4f1d1b7dSMingkai Hu #define CONFIG_BOOTFILE		uImage
561*4f1d1b7dSMingkai Hu #define CONFIG_UBOOTPATH	u-boot.bin
562*4f1d1b7dSMingkai Hu 
563*4f1d1b7dSMingkai Hu /* default location for tftp and bootm */
564*4f1d1b7dSMingkai Hu #define CONFIG_LOADADDR		1000000
565*4f1d1b7dSMingkai Hu 
566*4f1d1b7dSMingkai Hu #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
567*4f1d1b7dSMingkai Hu 
568*4f1d1b7dSMingkai Hu #define CONFIG_BAUDRATE	115200
569*4f1d1b7dSMingkai Hu 
570*4f1d1b7dSMingkai Hu #define __USB_PHY_TYPE	utmi
571*4f1d1b7dSMingkai Hu 
572*4f1d1b7dSMingkai Hu #define	CONFIG_EXTRA_ENV_SETTINGS				\
573*4f1d1b7dSMingkai Hu 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
574*4f1d1b7dSMingkai Hu 	"bank_intlv=cs0_cs1\0"					\
575*4f1d1b7dSMingkai Hu 	"netdev=eth0\0"						\
576*4f1d1b7dSMingkai Hu 	"uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"			\
577*4f1d1b7dSMingkai Hu 	"ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0"		\
578*4f1d1b7dSMingkai Hu 	"tftpflash=tftpboot $loadaddr $uboot && "		\
579*4f1d1b7dSMingkai Hu 	"protect off $ubootaddr +$filesize && "			\
580*4f1d1b7dSMingkai Hu 	"erase $ubootaddr +$filesize && "			\
581*4f1d1b7dSMingkai Hu 	"cp.b $loadaddr $ubootaddr $filesize && "		\
582*4f1d1b7dSMingkai Hu 	"protect on $ubootaddr +$filesize && "			\
583*4f1d1b7dSMingkai Hu 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
584*4f1d1b7dSMingkai Hu 	"consoledev=ttyS0\0"					\
585*4f1d1b7dSMingkai Hu 	"usb_phy_type=" MK_STR(__USB_PHY_TYPE) "\0"		\
586*4f1d1b7dSMingkai Hu 	"usb_dr_mode=host\0"					\
587*4f1d1b7dSMingkai Hu 	"ramdiskaddr=2000000\0"					\
588*4f1d1b7dSMingkai Hu 	"ramdiskfile=p2041rdb/ramdisk.uboot\0"			\
589*4f1d1b7dSMingkai Hu 	"fdtaddr=c00000\0"					\
590*4f1d1b7dSMingkai Hu 	"fdtfile=p2041rdb/p2041rdb.dtb\0"			\
591*4f1d1b7dSMingkai Hu 	"bdev=sda3\0"						\
592*4f1d1b7dSMingkai Hu 	"c=ffe\0"
593*4f1d1b7dSMingkai Hu 
594*4f1d1b7dSMingkai Hu #define CONFIG_HDBOOT					\
595*4f1d1b7dSMingkai Hu 	"setenv bootargs root=/dev/$bdev rw "		\
596*4f1d1b7dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs;"	\
597*4f1d1b7dSMingkai Hu 	"tftp $loadaddr $bootfile;"			\
598*4f1d1b7dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"			\
599*4f1d1b7dSMingkai Hu 	"bootm $loadaddr - $fdtaddr"
600*4f1d1b7dSMingkai Hu 
601*4f1d1b7dSMingkai Hu #define CONFIG_NFSBOOTCOMMAND			\
602*4f1d1b7dSMingkai Hu 	"setenv bootargs root=/dev/nfs rw "	\
603*4f1d1b7dSMingkai Hu 	"nfsroot=$serverip:$rootpath "		\
604*4f1d1b7dSMingkai Hu 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
605*4f1d1b7dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs;"	\
606*4f1d1b7dSMingkai Hu 	"tftp $loadaddr $bootfile;"		\
607*4f1d1b7dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"		\
608*4f1d1b7dSMingkai Hu 	"bootm $loadaddr - $fdtaddr"
609*4f1d1b7dSMingkai Hu 
610*4f1d1b7dSMingkai Hu #define CONFIG_RAMBOOTCOMMAND				\
611*4f1d1b7dSMingkai Hu 	"setenv bootargs root=/dev/ram rw "		\
612*4f1d1b7dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs;"	\
613*4f1d1b7dSMingkai Hu 	"tftp $ramdiskaddr $ramdiskfile;"		\
614*4f1d1b7dSMingkai Hu 	"tftp $loadaddr $bootfile;"			\
615*4f1d1b7dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"			\
616*4f1d1b7dSMingkai Hu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
617*4f1d1b7dSMingkai Hu 
618*4f1d1b7dSMingkai Hu #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
619*4f1d1b7dSMingkai Hu 
620*4f1d1b7dSMingkai Hu #ifdef CONFIG_SECURE_BOOT
621*4f1d1b7dSMingkai Hu #include <asm/fsl_secure_boot.h>
622*4f1d1b7dSMingkai Hu #endif
623*4f1d1b7dSMingkai Hu 
624*4f1d1b7dSMingkai Hu #endif	/* __CONFIG_H */
625