14f1d1b7dSMingkai Hu /* 23d7506faSramneek mehresh * Copyright 2011-2012 Freescale Semiconductor, Inc. 34f1d1b7dSMingkai Hu * 44f1d1b7dSMingkai Hu * See file CREDITS for list of people who contributed to this 54f1d1b7dSMingkai Hu * project. 64f1d1b7dSMingkai Hu * 74f1d1b7dSMingkai Hu * This program is free software; you can redistribute it and/or 84f1d1b7dSMingkai Hu * modify it under the terms of the GNU General Public License as 94f1d1b7dSMingkai Hu * published by the Free Software Foundation; either version 2 of 104f1d1b7dSMingkai Hu * the License, or (at your option) any later version. 114f1d1b7dSMingkai Hu * 124f1d1b7dSMingkai Hu * This program is distributed in the hope that it will be useful, 134f1d1b7dSMingkai Hu * but WITHOUT ANY WARRANTY; without even the implied warranty of 144f1d1b7dSMingkai Hu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 154f1d1b7dSMingkai Hu * GNU General Public License for more details. 164f1d1b7dSMingkai Hu * 174f1d1b7dSMingkai Hu * You should have received a copy of the GNU General Public License 184f1d1b7dSMingkai Hu * along with this program; if not, write to the Free Software 194f1d1b7dSMingkai Hu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 204f1d1b7dSMingkai Hu * MA 02111-1307 USA 214f1d1b7dSMingkai Hu */ 224f1d1b7dSMingkai Hu 234f1d1b7dSMingkai Hu /* 244f1d1b7dSMingkai Hu * P2041 RDB board configuration file 254f1d1b7dSMingkai Hu * 264f1d1b7dSMingkai Hu */ 274f1d1b7dSMingkai Hu #ifndef __CONFIG_H 284f1d1b7dSMingkai Hu #define __CONFIG_H 294f1d1b7dSMingkai Hu 304f1d1b7dSMingkai Hu #define CONFIG_P2041RDB 314f1d1b7dSMingkai Hu #define CONFIG_PHYS_64BIT 324f1d1b7dSMingkai Hu #define CONFIG_PPC_P2041 334f1d1b7dSMingkai Hu 344f1d1b7dSMingkai Hu #ifdef CONFIG_RAMBOOT_PBL 354f1d1b7dSMingkai Hu #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 364f1d1b7dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 374f1d1b7dSMingkai Hu #endif 384f1d1b7dSMingkai Hu 394f1d1b7dSMingkai Hu /* High Level Configuration Options */ 404f1d1b7dSMingkai Hu #define CONFIG_BOOKE 414f1d1b7dSMingkai Hu #define CONFIG_E500 /* BOOKE e500 family */ 424f1d1b7dSMingkai Hu #define CONFIG_E500MC /* BOOKE e500mc family */ 434f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 444f1d1b7dSMingkai Hu #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */ 454f1d1b7dSMingkai Hu #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ 464f1d1b7dSMingkai Hu #define CONFIG_MP /* support multiple processors */ 474f1d1b7dSMingkai Hu 484f1d1b7dSMingkai Hu #ifndef CONFIG_SYS_TEXT_BASE 494f1d1b7dSMingkai Hu #define CONFIG_SYS_TEXT_BASE 0xeff80000 504f1d1b7dSMingkai Hu #endif 514f1d1b7dSMingkai Hu 524f1d1b7dSMingkai Hu #ifndef CONFIG_RESET_VECTOR_ADDRESS 534f1d1b7dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 544f1d1b7dSMingkai Hu #endif 554f1d1b7dSMingkai Hu 564f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 574f1d1b7dSMingkai Hu #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 584f1d1b7dSMingkai Hu #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */ 594f1d1b7dSMingkai Hu #define CONFIG_PCI /* Enable PCI/PCIE */ 604f1d1b7dSMingkai Hu #define CONFIG_PCIE1 /* PCIE controler 1 */ 614f1d1b7dSMingkai Hu #define CONFIG_PCIE2 /* PCIE controler 2 */ 624f1d1b7dSMingkai Hu #define CONFIG_PCIE3 /* PCIE controler 3 */ 634f1d1b7dSMingkai Hu #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 644f1d1b7dSMingkai Hu #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 654f1d1b7dSMingkai Hu 664f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO 674f1d1b7dSMingkai Hu #define CONFIG_SRIO1 /* SRIO port 1 */ 684f1d1b7dSMingkai Hu #define CONFIG_SRIO2 /* SRIO port 2 */ 694d28db8aSKumar Gala #define CONFIG_SYS_DPAA_RMAN /* RMan */ 704f1d1b7dSMingkai Hu 714f1d1b7dSMingkai Hu #define CONFIG_FSL_LAW /* Use common FSL init code */ 724f1d1b7dSMingkai Hu 734f1d1b7dSMingkai Hu #define CONFIG_ENV_OVERWRITE 744f1d1b7dSMingkai Hu 754f1d1b7dSMingkai Hu #ifdef CONFIG_SYS_NO_FLASH 76*0f57f6a3SShaohui Xie #ifndef CONFIG_RAMBOOT_PBL 774f1d1b7dSMingkai Hu #define CONFIG_ENV_IS_NOWHERE 78*0f57f6a3SShaohui Xie #endif 794f1d1b7dSMingkai Hu #else 804f1d1b7dSMingkai Hu #define CONFIG_FLASH_CFI_DRIVER 814f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_CFI 82*0f57f6a3SShaohui Xie #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 834f1d1b7dSMingkai Hu #endif 844f1d1b7dSMingkai Hu 854f1d1b7dSMingkai Hu #if defined(CONFIG_SPIFLASH) 864f1d1b7dSMingkai Hu #define CONFIG_SYS_EXTRA_ENV_RELOC 874f1d1b7dSMingkai Hu #define CONFIG_ENV_IS_IN_SPI_FLASH 884f1d1b7dSMingkai Hu #define CONFIG_ENV_SPI_BUS 0 894f1d1b7dSMingkai Hu #define CONFIG_ENV_SPI_CS 0 904f1d1b7dSMingkai Hu #define CONFIG_ENV_SPI_MAX_HZ 10000000 914f1d1b7dSMingkai Hu #define CONFIG_ENV_SPI_MODE 0 924f1d1b7dSMingkai Hu #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 934f1d1b7dSMingkai Hu #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 944f1d1b7dSMingkai Hu #define CONFIG_ENV_SECT_SIZE 0x10000 954f1d1b7dSMingkai Hu #elif defined(CONFIG_SDCARD) 964f1d1b7dSMingkai Hu #define CONFIG_SYS_EXTRA_ENV_RELOC 974f1d1b7dSMingkai Hu #define CONFIG_ENV_IS_IN_MMC 984394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION 994f1d1b7dSMingkai Hu #define CONFIG_SYS_MMC_ENV_DEV 0 1004f1d1b7dSMingkai Hu #define CONFIG_ENV_SIZE 0x2000 1014f1d1b7dSMingkai Hu #define CONFIG_ENV_OFFSET (512 * 1097) 10215c8c6c2SShaohui Xie #elif defined(CONFIG_NAND) 10315c8c6c2SShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 10415c8c6c2SShaohui Xie #define CONFIG_ENV_IS_IN_NAND 10515c8c6c2SShaohui Xie #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 10615c8c6c2SShaohui Xie #define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE) 107*0f57f6a3SShaohui Xie #elif defined(CONFIG_ENV_IS_NOWHERE) 108*0f57f6a3SShaohui Xie #define CONFIG_ENV_SIZE 0x2000 1094f1d1b7dSMingkai Hu #else 1104f1d1b7dSMingkai Hu #define CONFIG_ENV_IS_IN_FLASH 1114f1d1b7dSMingkai Hu #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE \ 1124f1d1b7dSMingkai Hu - CONFIG_ENV_SECT_SIZE) 1134f1d1b7dSMingkai Hu #define CONFIG_ENV_SIZE 0x2000 1144f1d1b7dSMingkai Hu #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 1154f1d1b7dSMingkai Hu #endif 1164f1d1b7dSMingkai Hu 11744d50f0bSShaohui Xie #ifndef __ASSEMBLY__ 11844d50f0bSShaohui Xie unsigned long get_board_sys_clk(unsigned long dummy); 11944d50f0bSShaohui Xie #endif 12044d50f0bSShaohui Xie #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 1214f1d1b7dSMingkai Hu 1224f1d1b7dSMingkai Hu /* 1234f1d1b7dSMingkai Hu * These can be toggled for performance analysis, otherwise use default. 1244f1d1b7dSMingkai Hu */ 1254f1d1b7dSMingkai Hu #define CONFIG_SYS_CACHE_STASHING 126cd420e0bSMingkai Hu #define CONFIG_BACKSIDE_L2_CACHE 127cd420e0bSMingkai Hu #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 1284f1d1b7dSMingkai Hu #define CONFIG_BTB /* toggle branch predition */ 1294f1d1b7dSMingkai Hu 1304f1d1b7dSMingkai Hu #define CONFIG_ENABLE_36BIT_PHYS 1314f1d1b7dSMingkai Hu 1324f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 1334f1d1b7dSMingkai Hu #define CONFIG_ADDR_MAP 1344f1d1b7dSMingkai Hu #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 1354f1d1b7dSMingkai Hu #endif 1364f1d1b7dSMingkai Hu 1374f1d1b7dSMingkai Hu #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 1384f1d1b7dSMingkai Hu #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 1394f1d1b7dSMingkai Hu #define CONFIG_SYS_MEMTEST_END 0x00400000 1404f1d1b7dSMingkai Hu #define CONFIG_SYS_ALT_MEMTEST 1414f1d1b7dSMingkai Hu #define CONFIG_PANIC_HANG /* do not reset board on panic */ 1424f1d1b7dSMingkai Hu 1434f1d1b7dSMingkai Hu /* 1444f1d1b7dSMingkai Hu * Config the L3 Cache as L3 SRAM 1454f1d1b7dSMingkai Hu */ 1464f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 1474f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 1484f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \ 1494f1d1b7dSMingkai Hu CONFIG_RAMBOOT_TEXT_BASE) 1504f1d1b7dSMingkai Hu #else 1514f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR 1524f1d1b7dSMingkai Hu #endif 1534f1d1b7dSMingkai Hu #define CONFIG_SYS_L3_SIZE (1024 << 10) 1544f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) 1554f1d1b7dSMingkai Hu 1564f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 1574f1d1b7dSMingkai Hu #define CONFIG_SYS_DCSRBAR 0xf0000000 1584f1d1b7dSMingkai Hu #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 1594f1d1b7dSMingkai Hu #endif 1604f1d1b7dSMingkai Hu 1614f1d1b7dSMingkai Hu /* EEPROM */ 1624f1d1b7dSMingkai Hu #define CONFIG_ID_EEPROM 1634f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_NXID 1644f1d1b7dSMingkai Hu #define CONFIG_SYS_EEPROM_BUS_NUM 0 1654f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 1664f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 1674f1d1b7dSMingkai Hu 1684f1d1b7dSMingkai Hu /* 1694f1d1b7dSMingkai Hu * DDR Setup 1704f1d1b7dSMingkai Hu */ 1714f1d1b7dSMingkai Hu #define CONFIG_VERY_BIG_RAM 1724f1d1b7dSMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 1734f1d1b7dSMingkai Hu #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1744f1d1b7dSMingkai Hu 1754f1d1b7dSMingkai Hu #define CONFIG_DIMM_SLOTS_PER_CTLR 1 1764f1d1b7dSMingkai Hu #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 1774f1d1b7dSMingkai Hu 1784f1d1b7dSMingkai Hu #define CONFIG_DDR_SPD 1794f1d1b7dSMingkai Hu #define CONFIG_FSL_DDR3 1804f1d1b7dSMingkai Hu 1814f1d1b7dSMingkai Hu #define CONFIG_SYS_SPD_BUS_NUM 0 1824f1d1b7dSMingkai Hu #define SPD_EEPROM_ADDRESS 0x52 1834f1d1b7dSMingkai Hu #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 1844f1d1b7dSMingkai Hu 1854f1d1b7dSMingkai Hu /* 1864f1d1b7dSMingkai Hu * Local Bus Definitions 1874f1d1b7dSMingkai Hu */ 1884f1d1b7dSMingkai Hu 1894f1d1b7dSMingkai Hu /* Set the local bus clock 1/8 of platform clock */ 1904f1d1b7dSMingkai Hu #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 1914f1d1b7dSMingkai Hu 1924f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_BASE 0xe8000000 /* Start of PromJet */ 1934f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 1944f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull 1954f1d1b7dSMingkai Hu #else 1964f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 1974f1d1b7dSMingkai Hu #endif 1984f1d1b7dSMingkai Hu 199c9b2feafSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \ 2004f1d1b7dSMingkai Hu (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 201c9b2feafSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM \ 202c9b2feafSShaohui Xie ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ 2034f1d1b7dSMingkai Hu | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) 2044f1d1b7dSMingkai Hu 2054f1d1b7dSMingkai Hu #define CONFIG_FSL_CPLD 2064f1d1b7dSMingkai Hu #define CPLD_BASE 0xffdf0000 /* CPLD registers */ 2074f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 2084f1d1b7dSMingkai Hu #define CPLD_BASE_PHYS 0xfffdf0000ull 2094f1d1b7dSMingkai Hu #else 2104f1d1b7dSMingkai Hu #define CPLD_BASE_PHYS CPLD_BASE 2114f1d1b7dSMingkai Hu #endif 2124f1d1b7dSMingkai Hu 2134f1d1b7dSMingkai Hu #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V) 2144f1d1b7dSMingkai Hu #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 2154f1d1b7dSMingkai Hu 2164f1d1b7dSMingkai Hu #define PIXIS_LBMAP_SWITCH 7 2174f1d1b7dSMingkai Hu #define PIXIS_LBMAP_MASK 0xf0 2184f1d1b7dSMingkai Hu #define PIXIS_LBMAP_SHIFT 4 2194f1d1b7dSMingkai Hu #define PIXIS_LBMAP_ALTBANK 0x40 2204f1d1b7dSMingkai Hu 2214f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST 2224f1d1b7dSMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 2234f1d1b7dSMingkai Hu 2244f1d1b7dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2254f1d1b7dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 2264f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */ 2274f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */ 2284f1d1b7dSMingkai Hu 2294f1d1b7dSMingkai Hu #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 2304f1d1b7dSMingkai Hu 2314f1d1b7dSMingkai Hu #if defined(CONFIG_RAMBOOT_PBL) 2324f1d1b7dSMingkai Hu #define CONFIG_SYS_RAMBOOT 2334f1d1b7dSMingkai Hu #endif 2344f1d1b7dSMingkai Hu 235c9b2feafSShaohui Xie #define CONFIG_NAND_FSL_ELBC 236c9b2feafSShaohui Xie /* Nand Flash */ 237c9b2feafSShaohui Xie #ifdef CONFIG_NAND_FSL_ELBC 238c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE 0xffa00000 239c9b2feafSShaohui Xie #ifdef CONFIG_PHYS_64BIT 240c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 241c9b2feafSShaohui Xie #else 242c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 243c9b2feafSShaohui Xie #endif 244c9b2feafSShaohui Xie 245c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 246c9b2feafSShaohui Xie #define CONFIG_SYS_MAX_NAND_DEVICE 1 247c9b2feafSShaohui Xie #define CONFIG_MTD_NAND_VERIFY_WRITE 248c9b2feafSShaohui Xie #define CONFIG_CMD_NAND 249c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 250c9b2feafSShaohui Xie 251c9b2feafSShaohui Xie /* NAND flash config */ 252c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 253c9b2feafSShaohui Xie | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 254c9b2feafSShaohui Xie | BR_PS_8 /* Port Size = 8 bit */ \ 255c9b2feafSShaohui Xie | BR_MS_FCM /* MSEL = FCM */ \ 256c9b2feafSShaohui Xie | BR_V) /* valid */ 257c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 258c9b2feafSShaohui Xie | OR_FCM_PGS /* Large Page*/ \ 259c9b2feafSShaohui Xie | OR_FCM_CSCT \ 260c9b2feafSShaohui Xie | OR_FCM_CST \ 261c9b2feafSShaohui Xie | OR_FCM_CHT \ 262c9b2feafSShaohui Xie | OR_FCM_SCY_1 \ 263c9b2feafSShaohui Xie | OR_FCM_TRLX \ 264c9b2feafSShaohui Xie | OR_FCM_EHTR) 265c9b2feafSShaohui Xie 266c9b2feafSShaohui Xie #ifdef CONFIG_NAND 267c9b2feafSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 268c9b2feafSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 269c9b2feafSShaohui Xie #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 270c9b2feafSShaohui Xie #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 271c9b2feafSShaohui Xie #else 272c9b2feafSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 273c9b2feafSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 274c9b2feafSShaohui Xie #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 275c9b2feafSShaohui Xie #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 276c9b2feafSShaohui Xie #endif 277c9b2feafSShaohui Xie #else 278c9b2feafSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 279c9b2feafSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 280c9b2feafSShaohui Xie #endif /* CONFIG_NAND_FSL_ELBC */ 281c9b2feafSShaohui Xie 2824f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_EMPTY_INFO 2834f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 2844f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 2854f1d1b7dSMingkai Hu 2864f1d1b7dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_F 2874f1d1b7dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 2884f1d1b7dSMingkai Hu #define CONFIG_MISC_INIT_R 2894f1d1b7dSMingkai Hu 2904f1d1b7dSMingkai Hu #define CONFIG_HWCONFIG 2914f1d1b7dSMingkai Hu 2924f1d1b7dSMingkai Hu /* define to use L1 as initial stack */ 2934f1d1b7dSMingkai Hu #define CONFIG_L1_INIT_RAM 2944f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_LOCK 2954f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 2964f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 2974f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 2984f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 2994f1d1b7dSMingkai Hu /* The assembler doesn't like typecast */ 3004f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 3014f1d1b7dSMingkai Hu ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 3024f1d1b7dSMingkai Hu CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 3034f1d1b7dSMingkai Hu #else 3044f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR 3054f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 3064f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 3074f1d1b7dSMingkai Hu #endif 3084f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 3094f1d1b7dSMingkai Hu 3104f1d1b7dSMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 3114f1d1b7dSMingkai Hu GENERATED_GBL_DATA_SIZE) 3124f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 3134f1d1b7dSMingkai Hu 3144f1d1b7dSMingkai Hu #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 3154f1d1b7dSMingkai Hu #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) 3164f1d1b7dSMingkai Hu 3174f1d1b7dSMingkai Hu /* Serial Port - controlled on board with jumper J8 3184f1d1b7dSMingkai Hu * open - index 2 3194f1d1b7dSMingkai Hu * shorted - index 1 3204f1d1b7dSMingkai Hu */ 3214f1d1b7dSMingkai Hu #define CONFIG_CONS_INDEX 1 3224f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550 3234f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_SERIAL 3244f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE 1 3254f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 3264f1d1b7dSMingkai Hu 3274f1d1b7dSMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE \ 3284f1d1b7dSMingkai Hu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 3294f1d1b7dSMingkai Hu 3304f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 3314f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 3324f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 3334f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 3344f1d1b7dSMingkai Hu 3354f1d1b7dSMingkai Hu /* Use the HUSH parser */ 3364f1d1b7dSMingkai Hu #define CONFIG_SYS_HUSH_PARSER 3374f1d1b7dSMingkai Hu 3384f1d1b7dSMingkai Hu /* pass open firmware flat tree */ 3394f1d1b7dSMingkai Hu #define CONFIG_OF_LIBFDT 3404f1d1b7dSMingkai Hu #define CONFIG_OF_BOARD_SETUP 3414f1d1b7dSMingkai Hu #define CONFIG_OF_STDOUT_VIA_ALIAS 3424f1d1b7dSMingkai Hu 3434f1d1b7dSMingkai Hu /* new uImage format support */ 3444f1d1b7dSMingkai Hu #define CONFIG_FIT 3454f1d1b7dSMingkai Hu #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 3464f1d1b7dSMingkai Hu 3474f1d1b7dSMingkai Hu /* I2C */ 3484f1d1b7dSMingkai Hu #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 3494f1d1b7dSMingkai Hu #define CONFIG_HARD_I2C /* I2C with hardware support */ 3504f1d1b7dSMingkai Hu #define CONFIG_I2C_MULTI_BUS 3514f1d1b7dSMingkai Hu #define CONFIG_I2C_CMD_TREE 3524f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_SPEED 400000 3534f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_SLAVE 0x7F 3544f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_OFFSET 0x118000 3554f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C2_OFFSET 0x118100 3564f1d1b7dSMingkai Hu 3574f1d1b7dSMingkai Hu /* 3584f1d1b7dSMingkai Hu * RapidIO 3594f1d1b7dSMingkai Hu */ 3604f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 3614f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 3624f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 3634f1d1b7dSMingkai Hu #else 3644f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 3654f1d1b7dSMingkai Hu #endif 3664f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 3674f1d1b7dSMingkai Hu 3684f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 3694f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 3704f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 3714f1d1b7dSMingkai Hu #else 3724f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 3734f1d1b7dSMingkai Hu #endif 3744f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 3754f1d1b7dSMingkai Hu 3764f1d1b7dSMingkai Hu /* 3774f1d1b7dSMingkai Hu * eSPI - Enhanced SPI 3784f1d1b7dSMingkai Hu */ 3794f1d1b7dSMingkai Hu #define CONFIG_FSL_ESPI 3804f1d1b7dSMingkai Hu #define CONFIG_SPI_FLASH 3814f1d1b7dSMingkai Hu #define CONFIG_SPI_FLASH_SPANSION 3824f1d1b7dSMingkai Hu #define CONFIG_CMD_SF 3834f1d1b7dSMingkai Hu #define CONFIG_SF_DEFAULT_SPEED 10000000 3844f1d1b7dSMingkai Hu #define CONFIG_SF_DEFAULT_MODE 0 3854f1d1b7dSMingkai Hu 3864f1d1b7dSMingkai Hu /* 3874f1d1b7dSMingkai Hu * General PCI 3884f1d1b7dSMingkai Hu * Memory space is mapped 1-1, but I/O space must start from 0. 3894f1d1b7dSMingkai Hu */ 3904f1d1b7dSMingkai Hu 3914f1d1b7dSMingkai Hu /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 3924f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 3934f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 3944f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 3954f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 3964f1d1b7dSMingkai Hu #else 3974f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 3984f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 3994f1d1b7dSMingkai Hu #endif 4004f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 4014f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 4024f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 4034f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 4044f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 4054f1d1b7dSMingkai Hu #else 4064f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 4074f1d1b7dSMingkai Hu #endif 4084f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 4094f1d1b7dSMingkai Hu 4104f1d1b7dSMingkai Hu /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 4114f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 4124f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 4134f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 4144f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 4154f1d1b7dSMingkai Hu #else 4164f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 4174f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 4184f1d1b7dSMingkai Hu #endif 4194f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 4204f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 4214f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 4224f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 4234f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 4244f1d1b7dSMingkai Hu #else 4254f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 4264f1d1b7dSMingkai Hu #endif 4274f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 4284f1d1b7dSMingkai Hu 4294f1d1b7dSMingkai Hu /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 4304f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 4314f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 4324f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 4334f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 4344f1d1b7dSMingkai Hu #else 4354f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 4364f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 4374f1d1b7dSMingkai Hu #endif 4384f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 4394f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 4404f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 4414f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 4424f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 4434f1d1b7dSMingkai Hu #else 4444f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 4454f1d1b7dSMingkai Hu #endif 4464f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 4474f1d1b7dSMingkai Hu 4484f1d1b7dSMingkai Hu /* Qman/Bman */ 4494f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 4504f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_NUM_PORTALS 10 4514f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 4524f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 4534f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 4544f1d1b7dSMingkai Hu #else 4554f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 4564f1d1b7dSMingkai Hu #endif 4574f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 4584f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_NUM_PORTALS 10 4594f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 4604f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 4614f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 4624f1d1b7dSMingkai Hu #else 4634f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 4644f1d1b7dSMingkai Hu #endif 4654f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 4664f1d1b7dSMingkai Hu 4674f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_FMAN 4684f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_PME 4694f1d1b7dSMingkai Hu /* Default address of microcode for the Linux Fman driver */ 4704f1d1b7dSMingkai Hu #if defined(CONFIG_SPIFLASH) 4714f1d1b7dSMingkai Hu /* 4724f1d1b7dSMingkai Hu * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 4734f1d1b7dSMingkai Hu * env, so we got 0x110000. 4744f1d1b7dSMingkai Hu */ 475f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH 476f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000 4774f1d1b7dSMingkai Hu #elif defined(CONFIG_SDCARD) 4784f1d1b7dSMingkai Hu /* 4794f1d1b7dSMingkai Hu * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 4804f1d1b7dSMingkai Hu * about 545KB (1089 blocks), Env is stored after the image, and the env size is 4814f1d1b7dSMingkai Hu * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130. 4824f1d1b7dSMingkai Hu */ 483f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 484f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130) 4854f1d1b7dSMingkai Hu #elif defined(CONFIG_NAND) 486f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 487f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE) 4884f1d1b7dSMingkai Hu #else 489f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 490f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEF000000 4914f1d1b7dSMingkai Hu #endif 492f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 493f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 4944f1d1b7dSMingkai Hu 4954f1d1b7dSMingkai Hu #ifdef CONFIG_SYS_DPAA_FMAN 4964f1d1b7dSMingkai Hu #define CONFIG_FMAN_ENET 4970787ecc0SMingkai Hu #define CONFIG_PHYLIB_10G 4980787ecc0SMingkai Hu #define CONFIG_PHY_VITESSE 4990787ecc0SMingkai Hu #define CONFIG_PHY_TERANETICS 5004f1d1b7dSMingkai Hu #endif 5014f1d1b7dSMingkai Hu 5024f1d1b7dSMingkai Hu #ifdef CONFIG_PCI 5034f1d1b7dSMingkai Hu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 5044f1d1b7dSMingkai Hu #define CONFIG_E1000 5054f1d1b7dSMingkai Hu 5064f1d1b7dSMingkai Hu #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 5074f1d1b7dSMingkai Hu #define CONFIG_DOS_PARTITION 5084f1d1b7dSMingkai Hu #endif /* CONFIG_PCI */ 5094f1d1b7dSMingkai Hu 510aa7f281cSMingkai Hu /* SATA */ 511aa7f281cSMingkai Hu #define CONFIG_FSL_SATA 5123e0529f7STimur Tabi #ifdef CONFIG_FSL_SATA 5133e0529f7STimur Tabi #define CONFIG_LIBATA 514aa7f281cSMingkai Hu 515aa7f281cSMingkai Hu #define CONFIG_SYS_SATA_MAX_DEVICE 2 516aa7f281cSMingkai Hu #define CONFIG_SATA1 517aa7f281cSMingkai Hu #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 518aa7f281cSMingkai Hu #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 519aa7f281cSMingkai Hu #define CONFIG_SATA2 520aa7f281cSMingkai Hu #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 521aa7f281cSMingkai Hu #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 522aa7f281cSMingkai Hu 523aa7f281cSMingkai Hu #define CONFIG_LBA48 524aa7f281cSMingkai Hu #define CONFIG_CMD_SATA 525aa7f281cSMingkai Hu #define CONFIG_DOS_PARTITION 526aa7f281cSMingkai Hu #define CONFIG_CMD_EXT2 527aa7f281cSMingkai Hu #endif 528aa7f281cSMingkai Hu 5294f1d1b7dSMingkai Hu #ifdef CONFIG_FMAN_ENET 5304f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2 5314f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3 5324f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4 5334f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1 5344f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0 5354f1d1b7dSMingkai Hu 5364f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c 5374f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d 5384f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e 5394f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f 5404f1d1b7dSMingkai Hu 5410787ecc0SMingkai Hu #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0 5420787ecc0SMingkai Hu 5434f1d1b7dSMingkai Hu #define CONFIG_SYS_TBIPA_VALUE 8 5444f1d1b7dSMingkai Hu #define CONFIG_MII /* MII PHY management */ 5454f1d1b7dSMingkai Hu #define CONFIG_ETHPRIME "FM1@DTSEC1" 5464f1d1b7dSMingkai Hu #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 5474f1d1b7dSMingkai Hu #endif 5484f1d1b7dSMingkai Hu 5494f1d1b7dSMingkai Hu /* 5504f1d1b7dSMingkai Hu * Environment 5514f1d1b7dSMingkai Hu */ 5524f1d1b7dSMingkai Hu #define CONFIG_LOADS_ECHO /* echo on for serial download */ 5534f1d1b7dSMingkai Hu #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 5544f1d1b7dSMingkai Hu 5554f1d1b7dSMingkai Hu /* 5564f1d1b7dSMingkai Hu * Command line configuration. 5574f1d1b7dSMingkai Hu */ 5584f1d1b7dSMingkai Hu #include <config_cmd_default.h> 5594f1d1b7dSMingkai Hu 5604f1d1b7dSMingkai Hu #define CONFIG_CMD_DHCP 5614f1d1b7dSMingkai Hu #define CONFIG_CMD_ELF 5624f1d1b7dSMingkai Hu #define CONFIG_CMD_ERRATA 5634f1d1b7dSMingkai Hu #define CONFIG_CMD_GREPENV 5644f1d1b7dSMingkai Hu #define CONFIG_CMD_IRQ 5654f1d1b7dSMingkai Hu #define CONFIG_CMD_I2C 5664f1d1b7dSMingkai Hu #define CONFIG_CMD_MII 5674f1d1b7dSMingkai Hu #define CONFIG_CMD_PING 5684f1d1b7dSMingkai Hu #define CONFIG_CMD_SETEXPR 5694f1d1b7dSMingkai Hu 5704f1d1b7dSMingkai Hu #ifdef CONFIG_PCI 5714f1d1b7dSMingkai Hu #define CONFIG_CMD_PCI 5724f1d1b7dSMingkai Hu #define CONFIG_CMD_NET 5734f1d1b7dSMingkai Hu #endif 5744f1d1b7dSMingkai Hu 5754f1d1b7dSMingkai Hu /* 5764f1d1b7dSMingkai Hu * USB 5774f1d1b7dSMingkai Hu */ 5783d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB 5793d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB 5803d7506faSramneek mehresh 5813d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) 5824f1d1b7dSMingkai Hu #define CONFIG_CMD_USB 5834f1d1b7dSMingkai Hu #define CONFIG_USB_STORAGE 5844f1d1b7dSMingkai Hu #define CONFIG_USB_EHCI 5854f1d1b7dSMingkai Hu #define CONFIG_USB_EHCI_FSL 5864f1d1b7dSMingkai Hu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 5873d7506faSramneek mehresh #endif 5883d7506faSramneek mehresh 5894f1d1b7dSMingkai Hu #define CONFIG_CMD_EXT2 5904f1d1b7dSMingkai Hu 5914f1d1b7dSMingkai Hu #define CONFIG_MMC 5924f1d1b7dSMingkai Hu 5934f1d1b7dSMingkai Hu #ifdef CONFIG_MMC 5944f1d1b7dSMingkai Hu #define CONFIG_FSL_ESDHC 5954f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 5964f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 5974f1d1b7dSMingkai Hu #define CONFIG_CMD_MMC 5984f1d1b7dSMingkai Hu #define CONFIG_GENERIC_MMC 5994f1d1b7dSMingkai Hu #define CONFIG_CMD_EXT2 6004f1d1b7dSMingkai Hu #define CONFIG_CMD_FAT 6014f1d1b7dSMingkai Hu #define CONFIG_DOS_PARTITION 6024f1d1b7dSMingkai Hu #endif 6034f1d1b7dSMingkai Hu 6044f1d1b7dSMingkai Hu /* 6054f1d1b7dSMingkai Hu * Miscellaneous configurable options 6064f1d1b7dSMingkai Hu */ 6074f1d1b7dSMingkai Hu #define CONFIG_SYS_LONGHELP /* undef to save memory */ 6084f1d1b7dSMingkai Hu #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 6094f1d1b7dSMingkai Hu #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 6104f1d1b7dSMingkai Hu #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 6114f1d1b7dSMingkai Hu #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 6124f1d1b7dSMingkai Hu #ifdef CONFIG_CMD_KGDB 6134f1d1b7dSMingkai Hu #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 6144f1d1b7dSMingkai Hu #else 6154f1d1b7dSMingkai Hu #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 6164f1d1b7dSMingkai Hu #endif 6174f1d1b7dSMingkai Hu /* Print Buffer Size */ 6184f1d1b7dSMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 6194f1d1b7dSMingkai Hu sizeof(CONFIG_SYS_PROMPT)+16) 6204f1d1b7dSMingkai Hu #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 6214f1d1b7dSMingkai Hu /* Boot Argument Buffer Size */ 6224f1d1b7dSMingkai Hu #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 6234f1d1b7dSMingkai Hu #define CONFIG_SYS_HZ 1000 /* decrementer freq 1ms ticks */ 6244f1d1b7dSMingkai Hu 6254f1d1b7dSMingkai Hu /* 6264f1d1b7dSMingkai Hu * For booting Linux, the board info and command line data 6274f1d1b7dSMingkai Hu * have to be in the first 64 MB of memory, since this is 6284f1d1b7dSMingkai Hu * the maximum mapped by the Linux kernel during initialization. 6294f1d1b7dSMingkai Hu */ 6304f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */ 6314f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 6324f1d1b7dSMingkai Hu 6334f1d1b7dSMingkai Hu #ifdef CONFIG_CMD_KGDB 6344f1d1b7dSMingkai Hu #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 6354f1d1b7dSMingkai Hu #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 6364f1d1b7dSMingkai Hu #endif 6374f1d1b7dSMingkai Hu 6384f1d1b7dSMingkai Hu /* 6394f1d1b7dSMingkai Hu * Environment Configuration 6404f1d1b7dSMingkai Hu */ 6418b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 642b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 6434f1d1b7dSMingkai Hu #define CONFIG_UBOOTPATH u-boot.bin 6444f1d1b7dSMingkai Hu 6454f1d1b7dSMingkai Hu /* default location for tftp and bootm */ 6464f1d1b7dSMingkai Hu #define CONFIG_LOADADDR 1000000 6474f1d1b7dSMingkai Hu 6484f1d1b7dSMingkai Hu #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 6494f1d1b7dSMingkai Hu 6504f1d1b7dSMingkai Hu #define CONFIG_BAUDRATE 115200 6514f1d1b7dSMingkai Hu 6524f1d1b7dSMingkai Hu #define __USB_PHY_TYPE utmi 6534f1d1b7dSMingkai Hu 6544f1d1b7dSMingkai Hu #define CONFIG_EXTRA_ENV_SETTINGS \ 6554f1d1b7dSMingkai Hu "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 6564f1d1b7dSMingkai Hu "bank_intlv=cs0_cs1\0" \ 6574f1d1b7dSMingkai Hu "netdev=eth0\0" \ 6584f1d1b7dSMingkai Hu "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 6594f1d1b7dSMingkai Hu "ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0" \ 6604f1d1b7dSMingkai Hu "tftpflash=tftpboot $loadaddr $uboot && " \ 6614f1d1b7dSMingkai Hu "protect off $ubootaddr +$filesize && " \ 6624f1d1b7dSMingkai Hu "erase $ubootaddr +$filesize && " \ 6634f1d1b7dSMingkai Hu "cp.b $loadaddr $ubootaddr $filesize && " \ 6644f1d1b7dSMingkai Hu "protect on $ubootaddr +$filesize && " \ 6654f1d1b7dSMingkai Hu "cmp.b $loadaddr $ubootaddr $filesize\0" \ 6664f1d1b7dSMingkai Hu "consoledev=ttyS0\0" \ 6674f1d1b7dSMingkai Hu "usb_phy_type=" MK_STR(__USB_PHY_TYPE) "\0" \ 6684f1d1b7dSMingkai Hu "usb_dr_mode=host\0" \ 6694f1d1b7dSMingkai Hu "ramdiskaddr=2000000\0" \ 6704f1d1b7dSMingkai Hu "ramdiskfile=p2041rdb/ramdisk.uboot\0" \ 6714f1d1b7dSMingkai Hu "fdtaddr=c00000\0" \ 6724f1d1b7dSMingkai Hu "fdtfile=p2041rdb/p2041rdb.dtb\0" \ 6734f1d1b7dSMingkai Hu "bdev=sda3\0" \ 6744f1d1b7dSMingkai Hu "c=ffe\0" 6754f1d1b7dSMingkai Hu 6764f1d1b7dSMingkai Hu #define CONFIG_HDBOOT \ 6774f1d1b7dSMingkai Hu "setenv bootargs root=/dev/$bdev rw " \ 6784f1d1b7dSMingkai Hu "console=$consoledev,$baudrate $othbootargs;" \ 6794f1d1b7dSMingkai Hu "tftp $loadaddr $bootfile;" \ 6804f1d1b7dSMingkai Hu "tftp $fdtaddr $fdtfile;" \ 6814f1d1b7dSMingkai Hu "bootm $loadaddr - $fdtaddr" 6824f1d1b7dSMingkai Hu 6834f1d1b7dSMingkai Hu #define CONFIG_NFSBOOTCOMMAND \ 6844f1d1b7dSMingkai Hu "setenv bootargs root=/dev/nfs rw " \ 6854f1d1b7dSMingkai Hu "nfsroot=$serverip:$rootpath " \ 6864f1d1b7dSMingkai Hu "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 6874f1d1b7dSMingkai Hu "console=$consoledev,$baudrate $othbootargs;" \ 6884f1d1b7dSMingkai Hu "tftp $loadaddr $bootfile;" \ 6894f1d1b7dSMingkai Hu "tftp $fdtaddr $fdtfile;" \ 6904f1d1b7dSMingkai Hu "bootm $loadaddr - $fdtaddr" 6914f1d1b7dSMingkai Hu 6924f1d1b7dSMingkai Hu #define CONFIG_RAMBOOTCOMMAND \ 6934f1d1b7dSMingkai Hu "setenv bootargs root=/dev/ram rw " \ 6944f1d1b7dSMingkai Hu "console=$consoledev,$baudrate $othbootargs;" \ 6954f1d1b7dSMingkai Hu "tftp $ramdiskaddr $ramdiskfile;" \ 6964f1d1b7dSMingkai Hu "tftp $loadaddr $bootfile;" \ 6974f1d1b7dSMingkai Hu "tftp $fdtaddr $fdtfile;" \ 6984f1d1b7dSMingkai Hu "bootm $loadaddr $ramdiskaddr $fdtaddr" 6994f1d1b7dSMingkai Hu 7004f1d1b7dSMingkai Hu #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 7014f1d1b7dSMingkai Hu 7024f1d1b7dSMingkai Hu #ifdef CONFIG_SECURE_BOOT 7034f1d1b7dSMingkai Hu #include <asm/fsl_secure_boot.h> 7044f1d1b7dSMingkai Hu #endif 7054f1d1b7dSMingkai Hu 7064f1d1b7dSMingkai Hu #endif /* __CONFIG_H */ 707