xref: /rk3399_rockchip-uboot/include/configs/P2041RDB.h (revision 0e13c182e0b4ee5b7e5efee72614cd23f8a5e6fc)
14f1d1b7dSMingkai Hu /*
23d7506faSramneek mehresh  * Copyright 2011-2012 Freescale Semiconductor, Inc.
34f1d1b7dSMingkai Hu  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
54f1d1b7dSMingkai Hu  */
64f1d1b7dSMingkai Hu 
74f1d1b7dSMingkai Hu /*
84f1d1b7dSMingkai Hu  * P2041 RDB board configuration file
93e978f5dSScott Wood  * Also supports P2040 RDB
104f1d1b7dSMingkai Hu  */
114f1d1b7dSMingkai Hu #ifndef __CONFIG_H
124f1d1b7dSMingkai Hu #define __CONFIG_H
134f1d1b7dSMingkai Hu 
144f1d1b7dSMingkai Hu #ifdef CONFIG_RAMBOOT_PBL
154f1d1b7dSMingkai Hu #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
164f1d1b7dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
17e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
18e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p2041rdb.cfg
194f1d1b7dSMingkai Hu #endif
204f1d1b7dSMingkai Hu 
21461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
22ff65f126SLiu Gang /* Set 1M boot space */
23461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
24461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
25461632bdSLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
26ff65f126SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
27ff65f126SLiu Gang #endif
28ff65f126SLiu Gang 
294f1d1b7dSMingkai Hu /* High Level Configuration Options */
304f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
314f1d1b7dSMingkai Hu #define CONFIG_MP			/* support multiple processors */
324f1d1b7dSMingkai Hu 
334f1d1b7dSMingkai Hu #ifndef CONFIG_SYS_TEXT_BASE
34e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE	0xeff40000
354f1d1b7dSMingkai Hu #endif
364f1d1b7dSMingkai Hu 
374f1d1b7dSMingkai Hu #ifndef CONFIG_RESET_VECTOR_ADDRESS
384f1d1b7dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
394f1d1b7dSMingkai Hu #endif
404f1d1b7dSMingkai Hu 
414f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
4251370d56SYork Sun #define CONFIG_SYS_NUM_CPC		CONFIG_SYS_NUM_DDR_CTLRS
43b38eaec5SRobert P. J. Day #define CONFIG_PCIE1			/* PCIE controller 1 */
44b38eaec5SRobert P. J. Day #define CONFIG_PCIE2			/* PCIE controller 2 */
45b38eaec5SRobert P. J. Day #define CONFIG_PCIE3			/* PCIE controller 3 */
464f1d1b7dSMingkai Hu #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
474f1d1b7dSMingkai Hu #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
484f1d1b7dSMingkai Hu 
494f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO
504f1d1b7dSMingkai Hu #define CONFIG_SRIO1			/* SRIO port 1 */
514f1d1b7dSMingkai Hu #define CONFIG_SRIO2			/* SRIO port 2 */
52c8b28152SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_MASTER
534d28db8aSKumar Gala #define CONFIG_SYS_DPAA_RMAN		/* RMan */
544f1d1b7dSMingkai Hu 
554f1d1b7dSMingkai Hu #define CONFIG_ENV_OVERWRITE
564f1d1b7dSMingkai Hu 
57*e856bdcfSMasahiro Yamada #ifndef CONFIG_MTD_NOR_FLASH
584f1d1b7dSMingkai Hu #else
594f1d1b7dSMingkai Hu #define CONFIG_FLASH_CFI_DRIVER
604f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_CFI
610f57f6a3SShaohui Xie #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
624f1d1b7dSMingkai Hu #endif
634f1d1b7dSMingkai Hu 
644f1d1b7dSMingkai Hu #if defined(CONFIG_SPIFLASH)
654f1d1b7dSMingkai Hu 	#define CONFIG_SYS_EXTRA_ENV_RELOC
664f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SPI_BUS              0
674f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SPI_CS               0
684f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SPI_MAX_HZ           10000000
694f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SPI_MODE             0
704f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
714f1d1b7dSMingkai Hu 	#define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
724f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SECT_SIZE            0x10000
734f1d1b7dSMingkai Hu #elif defined(CONFIG_SDCARD)
744f1d1b7dSMingkai Hu 	#define CONFIG_SYS_EXTRA_ENV_RELOC
754394d0c2SFabio Estevam 	#define CONFIG_FSL_FIXED_MMC_LOCATION
764f1d1b7dSMingkai Hu 	#define CONFIG_SYS_MMC_ENV_DEV          0
774f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SIZE			0x2000
78e222b1f3SPrabhakar Kushwaha 	#define CONFIG_ENV_OFFSET		(512 * 1658)
7915c8c6c2SShaohui Xie #elif defined(CONFIG_NAND)
8015c8c6c2SShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
8115c8c6c2SShaohui Xie #define CONFIG_ENV_SIZE			CONFIG_SYS_NAND_BLOCK_SIZE
82e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
83461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
84ff65f126SLiu Gang #define CONFIG_ENV_ADDR		0xffe20000
85ff65f126SLiu Gang #define CONFIG_ENV_SIZE		0x2000
860f57f6a3SShaohui Xie #elif defined(CONFIG_ENV_IS_NOWHERE)
870f57f6a3SShaohui Xie #define CONFIG_ENV_SIZE		0x2000
884f1d1b7dSMingkai Hu #else
894f1d1b7dSMingkai Hu 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE \
904f1d1b7dSMingkai Hu 			- CONFIG_ENV_SECT_SIZE)
914f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SIZE		0x2000
924f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
934f1d1b7dSMingkai Hu #endif
944f1d1b7dSMingkai Hu 
9544d50f0bSShaohui Xie #ifndef __ASSEMBLY__
9644d50f0bSShaohui Xie unsigned long get_board_sys_clk(unsigned long dummy);
9744d50f0bSShaohui Xie #endif
9844d50f0bSShaohui Xie #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
994f1d1b7dSMingkai Hu 
1004f1d1b7dSMingkai Hu /*
1014f1d1b7dSMingkai Hu  * These can be toggled for performance analysis, otherwise use default.
1024f1d1b7dSMingkai Hu  */
1034f1d1b7dSMingkai Hu #define CONFIG_SYS_CACHE_STASHING
104cd420e0bSMingkai Hu #define CONFIG_BACKSIDE_L2_CACHE
105cd420e0bSMingkai Hu #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
1064f1d1b7dSMingkai Hu #define CONFIG_BTB			/* toggle branch predition */
1074f1d1b7dSMingkai Hu 
1084f1d1b7dSMingkai Hu #define CONFIG_ENABLE_36BIT_PHYS
1094f1d1b7dSMingkai Hu 
1104f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
1114f1d1b7dSMingkai Hu #define CONFIG_ADDR_MAP
1124f1d1b7dSMingkai Hu #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
1134f1d1b7dSMingkai Hu #endif
1144f1d1b7dSMingkai Hu 
1154f1d1b7dSMingkai Hu #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
1164f1d1b7dSMingkai Hu #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
1174f1d1b7dSMingkai Hu #define CONFIG_SYS_MEMTEST_END		0x00400000
1184f1d1b7dSMingkai Hu #define CONFIG_SYS_ALT_MEMTEST
1194f1d1b7dSMingkai Hu 
1204f1d1b7dSMingkai Hu /*
1214f1d1b7dSMingkai Hu  *  Config the L3 Cache as L3 SRAM
1224f1d1b7dSMingkai Hu  */
1234f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
1244f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
1254f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | \
1264f1d1b7dSMingkai Hu 		CONFIG_RAMBOOT_TEXT_BASE)
1274f1d1b7dSMingkai Hu #else
1284f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
1294f1d1b7dSMingkai Hu #endif
1304f1d1b7dSMingkai Hu #define CONFIG_SYS_L3_SIZE		(1024 << 10)
1314f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
1324f1d1b7dSMingkai Hu 
1334f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
1344f1d1b7dSMingkai Hu #define CONFIG_SYS_DCSRBAR		0xf0000000
1354f1d1b7dSMingkai Hu #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
1364f1d1b7dSMingkai Hu #endif
1374f1d1b7dSMingkai Hu 
1384f1d1b7dSMingkai Hu /* EEPROM */
1394f1d1b7dSMingkai Hu #define CONFIG_ID_EEPROM
1404f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_NXID
1414f1d1b7dSMingkai Hu #define CONFIG_SYS_EEPROM_BUS_NUM	0
1424f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
1434f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
1444f1d1b7dSMingkai Hu 
1454f1d1b7dSMingkai Hu /*
1464f1d1b7dSMingkai Hu  * DDR Setup
1474f1d1b7dSMingkai Hu  */
1484f1d1b7dSMingkai Hu #define CONFIG_VERY_BIG_RAM
1494f1d1b7dSMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
1504f1d1b7dSMingkai Hu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1514f1d1b7dSMingkai Hu 
1524f1d1b7dSMingkai Hu #define CONFIG_DIMM_SLOTS_PER_CTLR	1
1534f1d1b7dSMingkai Hu #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
1544f1d1b7dSMingkai Hu 
1554f1d1b7dSMingkai Hu #define CONFIG_DDR_SPD
1564f1d1b7dSMingkai Hu 
1574f1d1b7dSMingkai Hu #define CONFIG_SYS_SPD_BUS_NUM	0
1584f1d1b7dSMingkai Hu #define SPD_EEPROM_ADDRESS	0x52
1594f1d1b7dSMingkai Hu #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
1604f1d1b7dSMingkai Hu 
1614f1d1b7dSMingkai Hu /*
1624f1d1b7dSMingkai Hu  * Local Bus Definitions
1634f1d1b7dSMingkai Hu  */
1644f1d1b7dSMingkai Hu 
1654f1d1b7dSMingkai Hu /* Set the local bus clock 1/8 of platform clock */
1664f1d1b7dSMingkai Hu #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
1674f1d1b7dSMingkai Hu 
168ca1b0b89SYork Sun /*
169ca1b0b89SYork Sun  * This board doesn't have a promjet connector.
170ca1b0b89SYork Sun  * However, it uses commone corenet board LAW and TLB.
171ca1b0b89SYork Sun  * It is necessary to use the same start address with proper offset.
172ca1b0b89SYork Sun  */
173ca1b0b89SYork Sun #define CONFIG_SYS_FLASH_BASE		0xe0000000
1744f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
175ca1b0b89SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
1764f1d1b7dSMingkai Hu #else
1774f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
1784f1d1b7dSMingkai Hu #endif
1794f1d1b7dSMingkai Hu 
180c9b2feafSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \
181ca1b0b89SYork Sun 		(BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
182ca1b0b89SYork Sun 		BR_PS_16 | BR_V)
183c9b2feafSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM \
184c9b2feafSShaohui Xie 		((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
1854f1d1b7dSMingkai Hu 		 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
1864f1d1b7dSMingkai Hu 
1874f1d1b7dSMingkai Hu #define CONFIG_FSL_CPLD
1884f1d1b7dSMingkai Hu #define CPLD_BASE		0xffdf0000	/* CPLD registers */
1894f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
1904f1d1b7dSMingkai Hu #define CPLD_BASE_PHYS		0xfffdf0000ull
1914f1d1b7dSMingkai Hu #else
1924f1d1b7dSMingkai Hu #define CPLD_BASE_PHYS		CPLD_BASE
1934f1d1b7dSMingkai Hu #endif
1944f1d1b7dSMingkai Hu 
1954f1d1b7dSMingkai Hu #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
1964f1d1b7dSMingkai Hu #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
1974f1d1b7dSMingkai Hu 
1984f1d1b7dSMingkai Hu #define PIXIS_LBMAP_SWITCH	7
1994f1d1b7dSMingkai Hu #define PIXIS_LBMAP_MASK	0xf0
2004f1d1b7dSMingkai Hu #define PIXIS_LBMAP_SHIFT	4
2014f1d1b7dSMingkai Hu #define PIXIS_LBMAP_ALTBANK	0x40
2024f1d1b7dSMingkai Hu 
2034f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST
2044f1d1b7dSMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
2054f1d1b7dSMingkai Hu 
2064f1d1b7dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
2074f1d1b7dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
2084f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Erase Timeout (ms) */
2094f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Write Timeout (ms) */
2104f1d1b7dSMingkai Hu 
2114f1d1b7dSMingkai Hu #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
2124f1d1b7dSMingkai Hu 
2134f1d1b7dSMingkai Hu #if defined(CONFIG_RAMBOOT_PBL)
2144f1d1b7dSMingkai Hu #define CONFIG_SYS_RAMBOOT
2154f1d1b7dSMingkai Hu #endif
2164f1d1b7dSMingkai Hu 
217c9b2feafSShaohui Xie #define CONFIG_NAND_FSL_ELBC
218c9b2feafSShaohui Xie /* Nand Flash */
219c9b2feafSShaohui Xie #ifdef CONFIG_NAND_FSL_ELBC
220c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE		0xffa00000
221c9b2feafSShaohui Xie #ifdef CONFIG_PHYS_64BIT
222c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
223c9b2feafSShaohui Xie #else
224c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
225c9b2feafSShaohui Xie #endif
226c9b2feafSShaohui Xie 
227c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
228c9b2feafSShaohui Xie #define CONFIG_SYS_MAX_NAND_DEVICE	1
229c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
230c9b2feafSShaohui Xie 
231c9b2feafSShaohui Xie /* NAND flash config */
232c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
233c9b2feafSShaohui Xie 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
234c9b2feafSShaohui Xie 			       | BR_PS_8	       /* Port Size = 8 bit */ \
235c9b2feafSShaohui Xie 			       | BR_MS_FCM	       /* MSEL = FCM */ \
236c9b2feafSShaohui Xie 			       | BR_V)		       /* valid */
237c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
238c9b2feafSShaohui Xie 			       | OR_FCM_PGS	       /* Large Page*/ \
239c9b2feafSShaohui Xie 			       | OR_FCM_CSCT \
240c9b2feafSShaohui Xie 			       | OR_FCM_CST \
241c9b2feafSShaohui Xie 			       | OR_FCM_CHT \
242c9b2feafSShaohui Xie 			       | OR_FCM_SCY_1 \
243c9b2feafSShaohui Xie 			       | OR_FCM_TRLX \
244c9b2feafSShaohui Xie 			       | OR_FCM_EHTR)
245c9b2feafSShaohui Xie 
246c9b2feafSShaohui Xie #ifdef CONFIG_NAND
247c9b2feafSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
248c9b2feafSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
249c9b2feafSShaohui Xie #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
250c9b2feafSShaohui Xie #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
251c9b2feafSShaohui Xie #else
252c9b2feafSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
253c9b2feafSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
254c9b2feafSShaohui Xie #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
255c9b2feafSShaohui Xie #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
256c9b2feafSShaohui Xie #endif
257c9b2feafSShaohui Xie #else
258c9b2feafSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
259c9b2feafSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
260c9b2feafSShaohui Xie #endif /* CONFIG_NAND_FSL_ELBC */
261c9b2feafSShaohui Xie 
2624f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_EMPTY_INFO
2634f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
264ca1b0b89SYork Sun #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
2654f1d1b7dSMingkai Hu 
2664f1d1b7dSMingkai Hu #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
2674f1d1b7dSMingkai Hu #define CONFIG_MISC_INIT_R
2684f1d1b7dSMingkai Hu 
2694f1d1b7dSMingkai Hu #define CONFIG_HWCONFIG
2704f1d1b7dSMingkai Hu 
2714f1d1b7dSMingkai Hu /* define to use L1 as initial stack */
2724f1d1b7dSMingkai Hu #define CONFIG_L1_INIT_RAM
2734f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_LOCK
2744f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
2754f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
2764f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
2774f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
2784f1d1b7dSMingkai Hu /* The assembler doesn't like typecast */
2794f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
2804f1d1b7dSMingkai Hu 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
2814f1d1b7dSMingkai Hu 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
2824f1d1b7dSMingkai Hu #else
2834f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR
2844f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
2854f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
2864f1d1b7dSMingkai Hu #endif
2874f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
2884f1d1b7dSMingkai Hu 
2894f1d1b7dSMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
2904f1d1b7dSMingkai Hu 					GENERATED_GBL_DATA_SIZE)
2914f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
2924f1d1b7dSMingkai Hu 
2939307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
2944f1d1b7dSMingkai Hu #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)
2954f1d1b7dSMingkai Hu 
2964f1d1b7dSMingkai Hu /* Serial Port - controlled on board with jumper J8
2974f1d1b7dSMingkai Hu  * open - index 2
2984f1d1b7dSMingkai Hu  * shorted - index 1
2994f1d1b7dSMingkai Hu  */
3004f1d1b7dSMingkai Hu #define CONFIG_CONS_INDEX	1
3014f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_SERIAL
3024f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE	1
3034f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
3044f1d1b7dSMingkai Hu 
3054f1d1b7dSMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE	\
3064f1d1b7dSMingkai Hu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
3074f1d1b7dSMingkai Hu 
3084f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
3094f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
3104f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
3114f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
3124f1d1b7dSMingkai Hu 
3134f1d1b7dSMingkai Hu /* I2C */
31400f792e0SHeiko Schocher #define CONFIG_SYS_I2C
31500f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
31600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
31700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
3182bd1aab0SShaohui Xie #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
31900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
32000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
3212bd1aab0SShaohui Xie #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
3224f1d1b7dSMingkai Hu 
3234f1d1b7dSMingkai Hu /*
3244f1d1b7dSMingkai Hu  * RapidIO
3254f1d1b7dSMingkai Hu  */
3264f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
3274f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3284f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
3294f1d1b7dSMingkai Hu #else
3304f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
3314f1d1b7dSMingkai Hu #endif
3324f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
3334f1d1b7dSMingkai Hu 
3344f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
3354f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3364f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
3374f1d1b7dSMingkai Hu #else
3384f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
3394f1d1b7dSMingkai Hu #endif
3404f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
3414f1d1b7dSMingkai Hu 
3424f1d1b7dSMingkai Hu /*
343ff65f126SLiu Gang  * for slave u-boot IMAGE instored in master memory space,
344ff65f126SLiu Gang  * PHYS must be aligned based on the SIZE
345ff65f126SLiu Gang  */
346e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
347e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
348e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000	/* 1M */
349e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
350ff65f126SLiu Gang /*
351ff65f126SLiu Gang  * for slave UCODE and ENV instored in master memory space,
352ff65f126SLiu Gang  * PHYS must be aligned based on the SIZE
353ff65f126SLiu Gang  */
354e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
355b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
356b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000	/* 256K */
357ff65f126SLiu Gang 
358ff65f126SLiu Gang /* slave core release by master*/
359b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
360b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
361ff65f126SLiu Gang 
362ff65f126SLiu Gang /*
363461632bdSLiu Gang  * SRIO_PCIE_BOOT - SLAVE
364ff65f126SLiu Gang  */
365461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
366461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
367461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
368461632bdSLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
369ff65f126SLiu Gang #endif
370ff65f126SLiu Gang 
371ff65f126SLiu Gang /*
3724f1d1b7dSMingkai Hu  * eSPI - Enhanced SPI
3734f1d1b7dSMingkai Hu  */
3744f1d1b7dSMingkai Hu #define CONFIG_SF_DEFAULT_SPEED         10000000
3754f1d1b7dSMingkai Hu #define CONFIG_SF_DEFAULT_MODE          0
3764f1d1b7dSMingkai Hu 
3774f1d1b7dSMingkai Hu /*
3784f1d1b7dSMingkai Hu  * General PCI
3794f1d1b7dSMingkai Hu  * Memory space is mapped 1-1, but I/O space must start from 0.
3804f1d1b7dSMingkai Hu  */
3814f1d1b7dSMingkai Hu 
3824f1d1b7dSMingkai Hu /* controller 1, direct to uli, tgtid 3, Base address 20000 */
3834f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
3844f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3854f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
3864f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
3874f1d1b7dSMingkai Hu #else
3884f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
3894f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
3904f1d1b7dSMingkai Hu #endif
3914f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
3924f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
3934f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
3944f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3954f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
3964f1d1b7dSMingkai Hu #else
3974f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
3984f1d1b7dSMingkai Hu #endif
3994f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
4004f1d1b7dSMingkai Hu 
4014f1d1b7dSMingkai Hu /* controller 2, Slot 2, tgtid 2, Base address 201000 */
4024f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
4034f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4044f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
4054f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
4064f1d1b7dSMingkai Hu #else
4074f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
4084f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
4094f1d1b7dSMingkai Hu #endif
4104f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
4114f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
4124f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
4134f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4144f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
4154f1d1b7dSMingkai Hu #else
4164f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
4174f1d1b7dSMingkai Hu #endif
4184f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
4194f1d1b7dSMingkai Hu 
4204f1d1b7dSMingkai Hu /* controller 3, Slot 1, tgtid 1, Base address 202000 */
4214f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
4224f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4234f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
4244f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
4254f1d1b7dSMingkai Hu #else
4264f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
4274f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
4284f1d1b7dSMingkai Hu #endif
4294f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
4304f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
4314f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
4324f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4334f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
4344f1d1b7dSMingkai Hu #else
4354f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
4364f1d1b7dSMingkai Hu #endif
4374f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
4384f1d1b7dSMingkai Hu 
4394f1d1b7dSMingkai Hu /* Qman/Bman */
4404f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
4414f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_NUM_PORTALS	10
4424f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
4434f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4444f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
4454f1d1b7dSMingkai Hu #else
4464f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
4474f1d1b7dSMingkai Hu #endif
4484f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
4493fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
4503fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
4513fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
4523fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
4533fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
4543fa66db4SJeffrey Ladouceur 					CONFIG_SYS_BMAN_CENA_SIZE)
4553fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
4563fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
4574f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_NUM_PORTALS	10
4584f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
4594f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4604f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
4614f1d1b7dSMingkai Hu #else
4624f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
4634f1d1b7dSMingkai Hu #endif
4644f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
4653fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
4663fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
4673fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
4683fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
4693fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
4703fa66db4SJeffrey Ladouceur 					CONFIG_SYS_QMAN_CENA_SIZE)
4713fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
4723fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
4734f1d1b7dSMingkai Hu 
4744f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_FMAN
4754f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_PME
4764f1d1b7dSMingkai Hu /* Default address of microcode for the Linux Fman driver */
4774f1d1b7dSMingkai Hu #if defined(CONFIG_SPIFLASH)
4784f1d1b7dSMingkai Hu /*
4794f1d1b7dSMingkai Hu  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
4804f1d1b7dSMingkai Hu  * env, so we got 0x110000.
4814f1d1b7dSMingkai Hu  */
482f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH
483dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
4844f1d1b7dSMingkai Hu #elif defined(CONFIG_SDCARD)
4854f1d1b7dSMingkai Hu /*
4864f1d1b7dSMingkai Hu  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
487e222b1f3SPrabhakar Kushwaha  * about 825KB (1650 blocks), Env is stored after the image, and the env size is
488e222b1f3SPrabhakar Kushwaha  * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
4894f1d1b7dSMingkai Hu  */
490f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
491dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1680)
4924f1d1b7dSMingkai Hu #elif defined(CONFIG_NAND)
493f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
494dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	(8 * CONFIG_SYS_NAND_BLOCK_SIZE)
495461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
496ff65f126SLiu Gang /*
497ff65f126SLiu Gang  * Slave has no ucode locally, it can fetch this from remote. When implementing
498ff65f126SLiu Gang  * in two corenet boards, slave's ucode could be stored in master's memory
499ff65f126SLiu Gang  * space, the address can be mapped from slave TLB->slave LAW->
500461632bdSLiu Gang  * slave SRIO or PCIE outbound window->master inbound window->
501461632bdSLiu Gang  * master LAW->the ucode address in master's memory space.
502ff65f126SLiu Gang  */
503ff65f126SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
504dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
5054f1d1b7dSMingkai Hu #else
506f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
507dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0xEFF00000
5084f1d1b7dSMingkai Hu #endif
509f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
510f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
5114f1d1b7dSMingkai Hu 
5124f1d1b7dSMingkai Hu #ifdef CONFIG_SYS_DPAA_FMAN
5134f1d1b7dSMingkai Hu #define CONFIG_FMAN_ENET
5140787ecc0SMingkai Hu #define CONFIG_PHYLIB_10G
5150787ecc0SMingkai Hu #define CONFIG_PHY_VITESSE
5160787ecc0SMingkai Hu #define CONFIG_PHY_TERANETICS
5174f1d1b7dSMingkai Hu #endif
5184f1d1b7dSMingkai Hu 
5194f1d1b7dSMingkai Hu #ifdef CONFIG_PCI
520842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
5214f1d1b7dSMingkai Hu 
5224f1d1b7dSMingkai Hu #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
5234f1d1b7dSMingkai Hu #endif	/* CONFIG_PCI */
5244f1d1b7dSMingkai Hu 
525aa7f281cSMingkai Hu /* SATA */
5269760b274SZang Roy-R61911 #define CONFIG_FSL_SATA_V2
5279760b274SZang Roy-R61911 
5289760b274SZang Roy-R61911 #ifdef CONFIG_FSL_SATA_V2
529aa7f281cSMingkai Hu #define CONFIG_FSL_SATA
5303e0529f7STimur Tabi #define CONFIG_LIBATA
531aa7f281cSMingkai Hu 
532aa7f281cSMingkai Hu #define CONFIG_SYS_SATA_MAX_DEVICE	2
533aa7f281cSMingkai Hu #define CONFIG_SATA1
534aa7f281cSMingkai Hu #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
535aa7f281cSMingkai Hu #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
536aa7f281cSMingkai Hu #define CONFIG_SATA2
537aa7f281cSMingkai Hu #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
538aa7f281cSMingkai Hu #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
539aa7f281cSMingkai Hu 
540aa7f281cSMingkai Hu #define CONFIG_LBA48
541aa7f281cSMingkai Hu #endif
542aa7f281cSMingkai Hu 
5434f1d1b7dSMingkai Hu #ifdef CONFIG_FMAN_ENET
5444f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x2
5454f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x3
5464f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR	0x4
5474f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR	0x1
5484f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR	0x0
5494f1d1b7dSMingkai Hu 
5504f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR	0x1c
5514f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR	0x1d
5524f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR	0x1e
5534f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR	0x1f
5544f1d1b7dSMingkai Hu 
5550787ecc0SMingkai Hu #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR	0
5560787ecc0SMingkai Hu 
5574f1d1b7dSMingkai Hu #define CONFIG_SYS_TBIPA_VALUE	8
5584f1d1b7dSMingkai Hu #define CONFIG_MII		/* MII PHY management */
5594f1d1b7dSMingkai Hu #define CONFIG_ETHPRIME		"FM1@DTSEC1"
5604f1d1b7dSMingkai Hu #endif
5614f1d1b7dSMingkai Hu 
5624f1d1b7dSMingkai Hu /*
5634f1d1b7dSMingkai Hu  * Environment
5644f1d1b7dSMingkai Hu  */
5654f1d1b7dSMingkai Hu #define CONFIG_LOADS_ECHO		/* echo on for serial download */
5664f1d1b7dSMingkai Hu #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
5674f1d1b7dSMingkai Hu 
5684f1d1b7dSMingkai Hu /*
5694f1d1b7dSMingkai Hu  * Command line configuration.
5704f1d1b7dSMingkai Hu  */
5714f1d1b7dSMingkai Hu 
5724f1d1b7dSMingkai Hu /*
5734f1d1b7dSMingkai Hu * USB
5744f1d1b7dSMingkai Hu */
5753d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB
5763d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB
5773d7506faSramneek mehresh 
5783d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
5794f1d1b7dSMingkai Hu #define CONFIG_USB_EHCI_FSL
5804f1d1b7dSMingkai Hu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
5813d7506faSramneek mehresh #endif
5823d7506faSramneek mehresh 
5834f1d1b7dSMingkai Hu #ifdef CONFIG_MMC
5844f1d1b7dSMingkai Hu #define CONFIG_FSL_ESDHC
5854f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
5864f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
5874f1d1b7dSMingkai Hu #endif
5884f1d1b7dSMingkai Hu 
5894f1d1b7dSMingkai Hu /*
5904f1d1b7dSMingkai Hu  * Miscellaneous configurable options
5914f1d1b7dSMingkai Hu  */
5924f1d1b7dSMingkai Hu #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
5934f1d1b7dSMingkai Hu #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
5944f1d1b7dSMingkai Hu #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
5954f1d1b7dSMingkai Hu #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
5964f1d1b7dSMingkai Hu 
5974f1d1b7dSMingkai Hu /*
5984f1d1b7dSMingkai Hu  * For booting Linux, the board info and command line data
5994f1d1b7dSMingkai Hu  * have to be in the first 64 MB of memory, since this is
6004f1d1b7dSMingkai Hu  * the maximum mapped by the Linux kernel during initialization.
6014f1d1b7dSMingkai Hu  */
6024f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux */
6034f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
6044f1d1b7dSMingkai Hu 
6054f1d1b7dSMingkai Hu #ifdef CONFIG_CMD_KGDB
6064f1d1b7dSMingkai Hu #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
6074f1d1b7dSMingkai Hu #endif
6084f1d1b7dSMingkai Hu 
6094f1d1b7dSMingkai Hu /*
6104f1d1b7dSMingkai Hu  * Environment Configuration
6114f1d1b7dSMingkai Hu  */
6128b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
613b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
6144f1d1b7dSMingkai Hu #define CONFIG_UBOOTPATH	u-boot.bin
6154f1d1b7dSMingkai Hu 
6164f1d1b7dSMingkai Hu /* default location for tftp and bootm */
6174f1d1b7dSMingkai Hu #define CONFIG_LOADADDR		1000000
6184f1d1b7dSMingkai Hu 
6194f1d1b7dSMingkai Hu #define __USB_PHY_TYPE	utmi
6204f1d1b7dSMingkai Hu 
6214f1d1b7dSMingkai Hu #define	CONFIG_EXTRA_ENV_SETTINGS				\
6224f1d1b7dSMingkai Hu 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
6234f1d1b7dSMingkai Hu 	"bank_intlv=cs0_cs1\0"					\
6244f1d1b7dSMingkai Hu 	"netdev=eth0\0"						\
6255368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
6265368c55dSMarek Vasut 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"		\
6274f1d1b7dSMingkai Hu 	"tftpflash=tftpboot $loadaddr $uboot && "		\
6284f1d1b7dSMingkai Hu 	"protect off $ubootaddr +$filesize && "			\
6294f1d1b7dSMingkai Hu 	"erase $ubootaddr +$filesize && "			\
6304f1d1b7dSMingkai Hu 	"cp.b $loadaddr $ubootaddr $filesize && "		\
6314f1d1b7dSMingkai Hu 	"protect on $ubootaddr +$filesize && "			\
6324f1d1b7dSMingkai Hu 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
6334f1d1b7dSMingkai Hu 	"consoledev=ttyS0\0"					\
6345368c55dSMarek Vasut 	"usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0"		\
6354f1d1b7dSMingkai Hu 	"usb_dr_mode=host\0"					\
6364f1d1b7dSMingkai Hu 	"ramdiskaddr=2000000\0"					\
6374f1d1b7dSMingkai Hu 	"ramdiskfile=p2041rdb/ramdisk.uboot\0"			\
638b24a4f62SScott Wood 	"fdtaddr=1e00000\0"					\
6394f1d1b7dSMingkai Hu 	"fdtfile=p2041rdb/p2041rdb.dtb\0"			\
6403246584dSKim Phillips 	"bdev=sda3\0"
6414f1d1b7dSMingkai Hu 
6424f1d1b7dSMingkai Hu #define CONFIG_HDBOOT					\
6434f1d1b7dSMingkai Hu 	"setenv bootargs root=/dev/$bdev rw "		\
6444f1d1b7dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs;"	\
6454f1d1b7dSMingkai Hu 	"tftp $loadaddr $bootfile;"			\
6464f1d1b7dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"			\
6474f1d1b7dSMingkai Hu 	"bootm $loadaddr - $fdtaddr"
6484f1d1b7dSMingkai Hu 
6494f1d1b7dSMingkai Hu #define CONFIG_NFSBOOTCOMMAND			\
6504f1d1b7dSMingkai Hu 	"setenv bootargs root=/dev/nfs rw "	\
6514f1d1b7dSMingkai Hu 	"nfsroot=$serverip:$rootpath "		\
6524f1d1b7dSMingkai Hu 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
6534f1d1b7dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs;"	\
6544f1d1b7dSMingkai Hu 	"tftp $loadaddr $bootfile;"		\
6554f1d1b7dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"		\
6564f1d1b7dSMingkai Hu 	"bootm $loadaddr - $fdtaddr"
6574f1d1b7dSMingkai Hu 
6584f1d1b7dSMingkai Hu #define CONFIG_RAMBOOTCOMMAND				\
6594f1d1b7dSMingkai Hu 	"setenv bootargs root=/dev/ram rw "		\
6604f1d1b7dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs;"	\
6614f1d1b7dSMingkai Hu 	"tftp $ramdiskaddr $ramdiskfile;"		\
6624f1d1b7dSMingkai Hu 	"tftp $loadaddr $bootfile;"			\
6634f1d1b7dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"			\
6644f1d1b7dSMingkai Hu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
6654f1d1b7dSMingkai Hu 
6664f1d1b7dSMingkai Hu #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
6674f1d1b7dSMingkai Hu 
6684f1d1b7dSMingkai Hu #include <asm/fsl_secure_boot.h>
6694f1d1b7dSMingkai Hu 
6704f1d1b7dSMingkai Hu #endif	/* __CONFIG_H */
671