xref: /rk3399_rockchip-uboot/include/configs/P1023RDB.h (revision 5707233880090f785c33df32c04549ea1aeef61e)
1*57072338SChunhe Lan /*
2*57072338SChunhe Lan  * Copyright 2013 Freescale Semiconductor, Inc.
3*57072338SChunhe Lan  *
4*57072338SChunhe Lan  * Authors:  Roy Zang <tie-fei.zang@freescale.com>
5*57072338SChunhe Lan  *	     Chunhe Lan <Chunhe.Lan@freescale.com>
6*57072338SChunhe Lan  *
7*57072338SChunhe Lan  * See file CREDITS for list of people who contributed to this
8*57072338SChunhe Lan  * project.
9*57072338SChunhe Lan  *
10*57072338SChunhe Lan  * This program is free software; you can redistribute it and/or
11*57072338SChunhe Lan  * modify it under the terms of the GNU General Public License as
12*57072338SChunhe Lan  * published by the Free Software Foundation; either version 2 of
13*57072338SChunhe Lan  * the License, or (at your option) any later version.
14*57072338SChunhe Lan  *
15*57072338SChunhe Lan  * This program is distributed in the hope that it will be useful,
16*57072338SChunhe Lan  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17*57072338SChunhe Lan  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18*57072338SChunhe Lan  * GNU General Public License for more details.
19*57072338SChunhe Lan  *
20*57072338SChunhe Lan  * You should have received a copy of the GNU General Public License
21*57072338SChunhe Lan  * along with this program; if not, write to the Free Software
22*57072338SChunhe Lan  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23*57072338SChunhe Lan  * MA 02111-1307 USA
24*57072338SChunhe Lan  */
25*57072338SChunhe Lan 
26*57072338SChunhe Lan #ifndef __CONFIG_H
27*57072338SChunhe Lan #define __CONFIG_H
28*57072338SChunhe Lan 
29*57072338SChunhe Lan #ifndef CONFIG_SYS_TEXT_BASE
30*57072338SChunhe Lan #define CONFIG_SYS_TEXT_BASE	0xeff80000
31*57072338SChunhe Lan #endif
32*57072338SChunhe Lan 
33*57072338SChunhe Lan #ifndef CONFIG_SYS_MONITOR_BASE
34*57072338SChunhe Lan #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
35*57072338SChunhe Lan #endif
36*57072338SChunhe Lan 
37*57072338SChunhe Lan #ifndef CONFIG_RESET_VECTOR_ADDRESS
38*57072338SChunhe Lan #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
39*57072338SChunhe Lan #endif
40*57072338SChunhe Lan 
41*57072338SChunhe Lan /* High Level Configuration Options */
42*57072338SChunhe Lan #define CONFIG_BOOKE		/* BOOKE */
43*57072338SChunhe Lan #define CONFIG_E500		/* BOOKE e500 family */
44*57072338SChunhe Lan #define CONFIG_MPC85xx
45*57072338SChunhe Lan #define CONFIG_P1023
46*57072338SChunhe Lan #define CONFIG_MP		/* support multiple processors */
47*57072338SChunhe Lan 
48*57072338SChunhe Lan #define CONFIG_FSL_ELBC		/* Has Enhanced localbus controller */
49*57072338SChunhe Lan #define CONFIG_PCI		/* Enable PCI/PCIE */
50*57072338SChunhe Lan #define CONFIG_PCI_INDIRECT_BRIDGE     /* indirect PCI bridge support */
51*57072338SChunhe Lan #define CONFIG_PCIE1		/* PCIE controler 1 (slot 1) */
52*57072338SChunhe Lan #define CONFIG_PCIE2		/* PCIE controler 2 (slot 2) */
53*57072338SChunhe Lan #define CONFIG_PCIE3		/* PCIE controler 3 (slot 3) */
54*57072338SChunhe Lan #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
55*57072338SChunhe Lan #define CONFIG_FSL_PCIE_RESET	/* need PCIe reset errata */
56*57072338SChunhe Lan #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
57*57072338SChunhe Lan #define CONFIG_FSL_LAW		/* Use common FSL init code */
58*57072338SChunhe Lan 
59*57072338SChunhe Lan #ifndef __ASSEMBLY__
60*57072338SChunhe Lan extern unsigned long get_clock_freq(void);
61*57072338SChunhe Lan #endif
62*57072338SChunhe Lan 
63*57072338SChunhe Lan #define CONFIG_SYS_CLK_FREQ	66666666
64*57072338SChunhe Lan #define CONFIG_DDR_CLK_FREQ	CONFIG_SYS_CLK_FREQ
65*57072338SChunhe Lan 
66*57072338SChunhe Lan /*
67*57072338SChunhe Lan  * These can be toggled for performance analysis, otherwise use default.
68*57072338SChunhe Lan  */
69*57072338SChunhe Lan #define CONFIG_L2_CACHE			/* toggle L2 cache */
70*57072338SChunhe Lan #define CONFIG_BTB			/* toggle branch predition */
71*57072338SChunhe Lan #define CONFIG_HWCONFIG
72*57072338SChunhe Lan 
73*57072338SChunhe Lan #define CONFIG_ENABLE_36BIT_PHYS
74*57072338SChunhe Lan 
75*57072338SChunhe Lan #define CONFIG_SYS_MEMTEST_START	0x01000000	/* memtest works on */
76*57072338SChunhe Lan #define CONFIG_SYS_MEMTEST_END		0x02000000
77*57072338SChunhe Lan 
78*57072338SChunhe Lan #define CONFIG_PANIC_HANG	/* do not reset board on panic */
79*57072338SChunhe Lan 
80*57072338SChunhe Lan /* Implement conversion of addresses in the LBC */
81*57072338SChunhe Lan #define CONFIG_SYS_LBC_LBCR		0x00000000
82*57072338SChunhe Lan #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
83*57072338SChunhe Lan 
84*57072338SChunhe Lan /* DDR Setup */
85*57072338SChunhe Lan #define CONFIG_VERY_BIG_RAM
86*57072338SChunhe Lan #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
87*57072338SChunhe Lan #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
88*57072338SChunhe Lan 
89*57072338SChunhe Lan #define CONFIG_DIMM_SLOTS_PER_CTLR	1
90*57072338SChunhe Lan #define CONFIG_CHIP_SELECTS_PER_CTRL	1
91*57072338SChunhe Lan 
92*57072338SChunhe Lan #define CONFIG_DDR_SPD
93*57072338SChunhe Lan #define CONFIG_FSL_DDR3
94*57072338SChunhe Lan #define CONFIG_FSL_DDR_INTERACTIVE
95*57072338SChunhe Lan #define CONFIG_SYS_SDRAM_SIZE		512u	/* DDR is 512M */
96*57072338SChunhe Lan #define CONFIG_SYS_SPD_BUS_NUM          0
97*57072338SChunhe Lan #define SPD_EEPROM_ADDRESS              0x50
98*57072338SChunhe Lan #define CONFIG_SYS_DDR_RAW_TIMING
99*57072338SChunhe Lan 
100*57072338SChunhe Lan /*
101*57072338SChunhe Lan  * Memory map
102*57072338SChunhe Lan  *
103*57072338SChunhe Lan  * 0x0000_0000	0x1fff_ffff	DDR			512M cacheable
104*57072338SChunhe Lan  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
105*57072338SChunhe Lan  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
106*57072338SChunhe Lan  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
107*57072338SChunhe Lan  * 0xff00_0000	0xff3f_ffff	DPAA_QBMAN		4M cacheable
108*57072338SChunhe Lan  * 0xff60_0000	0xff7f_ffff	CCSR			2M non-cacheable
109*57072338SChunhe Lan  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K cacheable TLB0
110*57072338SChunhe Lan  *
111*57072338SChunhe Lan  * Localbus non-cacheable
112*57072338SChunhe Lan  *
113*57072338SChunhe Lan  * 0xec00_0000	0xefff_ffff	NOR flash		64M non-cacheable
114*57072338SChunhe Lan  * 0xffa0_0000	0xffaf_ffff	NAND			1M non-cacheable
115*57072338SChunhe Lan  */
116*57072338SChunhe Lan 
117*57072338SChunhe Lan /*
118*57072338SChunhe Lan  * Local Bus Definitions
119*57072338SChunhe Lan  */
120*57072338SChunhe Lan #define CONFIG_SYS_FLASH_BASE		0xec000000 /* start of FLASH 64M */
121*57072338SChunhe Lan #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
122*57072338SChunhe Lan 
123*57072338SChunhe Lan #define CONFIG_FLASH_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
124*57072338SChunhe Lan 				| BR_PS_16 | BR_V)
125*57072338SChunhe Lan #define CONFIG_FLASH_OR_PRELIM	0xfc000ff7
126*57072338SChunhe Lan 
127*57072338SChunhe Lan #define CONFIG_FLASH_CFI_DRIVER
128*57072338SChunhe Lan #define CONFIG_SYS_FLASH_CFI
129*57072338SChunhe Lan #define CONFIG_SYS_FLASH_EMPTY_INFO
130*57072338SChunhe Lan #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
131*57072338SChunhe Lan #define CONFIG_SYS_MAX_FLASH_SECT	512	/* sectors per device */
132*57072338SChunhe Lan #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
133*57072338SChunhe Lan #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
134*57072338SChunhe Lan 
135*57072338SChunhe Lan #define CONFIG_BOARD_EARLY_INIT_F	/* call board_early_init_f function */
136*57072338SChunhe Lan #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
137*57072338SChunhe Lan 
138*57072338SChunhe Lan #define CONFIG_SYS_INIT_RAM_LOCK
139*57072338SChunhe Lan #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
140*57072338SChunhe Lan #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000/* Size of used area in RAM */
141*57072338SChunhe Lan #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
142*57072338SChunhe Lan 					GENERATED_GBL_DATA_SIZE)
143*57072338SChunhe Lan #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
144*57072338SChunhe Lan 
145*57072338SChunhe Lan #define CONFIG_SYS_MONITOR_LEN	(512 * 1024)	  /* Reserve 512 kB for Mon */
146*57072338SChunhe Lan #define CONFIG_SYS_MALLOC_LEN	(6 * 1024 * 1024) /* Reserved for malloc */
147*57072338SChunhe Lan 
148*57072338SChunhe Lan #define CONFIG_SYS_NAND_BASE		0xffa00000
149*57072338SChunhe Lan #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
150*57072338SChunhe Lan 
151*57072338SChunhe Lan #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
152*57072338SChunhe Lan #define CONFIG_SYS_MAX_NAND_DEVICE	1
153*57072338SChunhe Lan #define CONFIG_MTD_NAND_VERIFY_WRITE
154*57072338SChunhe Lan #define CONFIG_CMD_NAND
155*57072338SChunhe Lan #define CONFIG_NAND_FSL_ELBC
156*57072338SChunhe Lan #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
157*57072338SChunhe Lan 
158*57072338SChunhe Lan /* NAND flash config */
159*57072338SChunhe Lan #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
160*57072338SChunhe Lan 				| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
161*57072338SChunhe Lan 				| BR_PS_8		/* Port Size = 8bit */ \
162*57072338SChunhe Lan 				| BR_MS_FCM		/* MSEL = FCM */ \
163*57072338SChunhe Lan 				| BR_V)			/* valid */
164*57072338SChunhe Lan #define CONFIG_SYS_NAND_OR_PRELIM  (OR_AM_256KB		/* length 256K */ \
165*57072338SChunhe Lan 				| OR_FCM_PGS \
166*57072338SChunhe Lan 				| OR_FCM_CSCT \
167*57072338SChunhe Lan 				| OR_FCM_CST \
168*57072338SChunhe Lan 				| OR_FCM_CHT \
169*57072338SChunhe Lan 				| OR_FCM_SCY_1 \
170*57072338SChunhe Lan 				| OR_FCM_TRLX \
171*57072338SChunhe Lan 				| OR_FCM_EHTR)
172*57072338SChunhe Lan 
173*57072338SChunhe Lan #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
174*57072338SChunhe Lan #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
175*57072338SChunhe Lan #define CONFIG_SYS_BR1_PRELIM	CONFIG_SYS_NAND_BR_PRELIM
176*57072338SChunhe Lan #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
177*57072338SChunhe Lan 
178*57072338SChunhe Lan /* Serial Port */
179*57072338SChunhe Lan #define CONFIG_CONS_INDEX		1
180*57072338SChunhe Lan #undef	CONFIG_SERIAL_SOFTWARE_FIFO
181*57072338SChunhe Lan #define CONFIG_SYS_NS16550
182*57072338SChunhe Lan #define CONFIG_SYS_NS16550_SERIAL
183*57072338SChunhe Lan #define CONFIG_SYS_NS16550_REG_SIZE	1
184*57072338SChunhe Lan #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
185*57072338SChunhe Lan 
186*57072338SChunhe Lan #define CONFIG_SYS_BAUDRATE_TABLE	\
187*57072338SChunhe Lan 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
188*57072338SChunhe Lan 
189*57072338SChunhe Lan #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR + 0x4500)
190*57072338SChunhe Lan #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR + 0x4600)
191*57072338SChunhe Lan 
192*57072338SChunhe Lan /* Use the HUSH parser */
193*57072338SChunhe Lan #define CONFIG_SYS_HUSH_PARSER
194*57072338SChunhe Lan 
195*57072338SChunhe Lan /*
196*57072338SChunhe Lan  * Pass open firmware flat tree
197*57072338SChunhe Lan  */
198*57072338SChunhe Lan #define CONFIG_OF_LIBFDT
199*57072338SChunhe Lan #define CONFIG_OF_BOARD_SETUP
200*57072338SChunhe Lan #define CONFIG_OF_STDOUT_VIA_ALIAS
201*57072338SChunhe Lan 
202*57072338SChunhe Lan /* new uImage format support */
203*57072338SChunhe Lan #define CONFIG_FIT
204*57072338SChunhe Lan #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
205*57072338SChunhe Lan 
206*57072338SChunhe Lan /* I2C */
207*57072338SChunhe Lan #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
208*57072338SChunhe Lan #define CONFIG_HARD_I2C		/* I2C with hardware support */
209*57072338SChunhe Lan #define CONFIG_I2C_MULTI_BUS
210*57072338SChunhe Lan #define CONFIG_SYS_I2C_SPEED	400000	/* I2C speed and slave address */
211*57072338SChunhe Lan #define CONFIG_SYS_I2C_SLAVE		0x7F
212*57072338SChunhe Lan #define CONFIG_SYS_I2C_OFFSET		0x3000
213*57072338SChunhe Lan #define CONFIG_SYS_I2C2_OFFSET		0x3100
214*57072338SChunhe Lan 
215*57072338SChunhe Lan /*
216*57072338SChunhe Lan  * I2C2 EEPROM
217*57072338SChunhe Lan  */
218*57072338SChunhe Lan #define CONFIG_ID_EEPROM
219*57072338SChunhe Lan #ifdef CONFIG_ID_EEPROM
220*57072338SChunhe Lan #define CONFIG_SYS_I2C_EEPROM_NXID
221*57072338SChunhe Lan #endif
222*57072338SChunhe Lan #define CONFIG_SYS_I2C_EEPROM_ADDR		0x50
223*57072338SChunhe Lan #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
224*57072338SChunhe Lan #define CONFIG_SYS_EEPROM_BUS_NUM		0
225*57072338SChunhe Lan 
226*57072338SChunhe Lan #define CONFIG_CMD_I2C
227*57072338SChunhe Lan 
228*57072338SChunhe Lan /*
229*57072338SChunhe Lan  * General PCI
230*57072338SChunhe Lan  * Memory space is mapped 1-1, but I/O space must start from 0.
231*57072338SChunhe Lan  */
232*57072338SChunhe Lan 
233*57072338SChunhe Lan /* controller 3, Slot 1, tgtid 3, Base address b000 */
234*57072338SChunhe Lan #define CONFIG_SYS_PCIE3_NAME		"Slot 3"
235*57072338SChunhe Lan #define CONFIG_SYS_PCIE3_MEM_VIRT	0x80000000
236*57072338SChunhe Lan #define CONFIG_SYS_PCIE3_MEM_BUS	0x80000000
237*57072338SChunhe Lan #define CONFIG_SYS_PCIE3_MEM_PHYS	0x80000000
238*57072338SChunhe Lan #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
239*57072338SChunhe Lan #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc00000
240*57072338SChunhe Lan #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
241*57072338SChunhe Lan #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc00000
242*57072338SChunhe Lan #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
243*57072338SChunhe Lan 
244*57072338SChunhe Lan /* controller 2, direct to uli, tgtid 2, Base address 9000 */
245*57072338SChunhe Lan #define CONFIG_SYS_PCIE2_NAME		"Slot 2"
246*57072338SChunhe Lan #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
247*57072338SChunhe Lan #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
248*57072338SChunhe Lan #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
249*57072338SChunhe Lan #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
250*57072338SChunhe Lan #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
251*57072338SChunhe Lan #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
252*57072338SChunhe Lan #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
253*57072338SChunhe Lan #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
254*57072338SChunhe Lan 
255*57072338SChunhe Lan /* controller 1, Slot 2, tgtid 1, Base address a000 */
256*57072338SChunhe Lan #define CONFIG_SYS_PCIE1_NAME		"Slot 1"
257*57072338SChunhe Lan #define CONFIG_SYS_PCIE1_MEM_VIRT	0xc0000000
258*57072338SChunhe Lan #define CONFIG_SYS_PCIE1_MEM_BUS	0xc0000000
259*57072338SChunhe Lan #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc0000000
260*57072338SChunhe Lan #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
261*57072338SChunhe Lan #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc20000
262*57072338SChunhe Lan #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
263*57072338SChunhe Lan #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc20000
264*57072338SChunhe Lan #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
265*57072338SChunhe Lan 
266*57072338SChunhe Lan #if defined(CONFIG_PCI)
267*57072338SChunhe Lan #define CONFIG_E1000		/* Defind e1000 pci Ethernet card */
268*57072338SChunhe Lan #define CONFIG_PCI_PNP		/* do pci plug-and-play */
269*57072338SChunhe Lan #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
270*57072338SChunhe Lan #endif	/* CONFIG_PCI */
271*57072338SChunhe Lan 
272*57072338SChunhe Lan /*
273*57072338SChunhe Lan  * Environment
274*57072338SChunhe Lan  */
275*57072338SChunhe Lan #define CONFIG_ENV_OVERWRITE
276*57072338SChunhe Lan 
277*57072338SChunhe Lan #define CONFIG_ENV_IS_IN_FLASH
278*57072338SChunhe Lan #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
279*57072338SChunhe Lan #define CONFIG_ENV_ADDR		0xfff80000
280*57072338SChunhe Lan #else
281*57072338SChunhe Lan #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
282*57072338SChunhe Lan #endif
283*57072338SChunhe Lan #define CONFIG_ENV_SIZE		0x2000
284*57072338SChunhe Lan #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
285*57072338SChunhe Lan 
286*57072338SChunhe Lan #define CONFIG_LOADS_ECHO		/* echo on for serial download */
287*57072338SChunhe Lan #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
288*57072338SChunhe Lan 
289*57072338SChunhe Lan /*
290*57072338SChunhe Lan  * Command line configuration.
291*57072338SChunhe Lan  */
292*57072338SChunhe Lan #include <config_cmd_default.h>
293*57072338SChunhe Lan 
294*57072338SChunhe Lan #define CONFIG_CMD_IRQ
295*57072338SChunhe Lan #define CONFIG_CMD_PING
296*57072338SChunhe Lan #define CONFIG_CMD_MII
297*57072338SChunhe Lan #define CONFIG_CMD_SETEXPR
298*57072338SChunhe Lan #define CONFIG_CMD_REGINFO
299*57072338SChunhe Lan 
300*57072338SChunhe Lan #if defined(CONFIG_PCI)
301*57072338SChunhe Lan #define CONFIG_CMD_PCI
302*57072338SChunhe Lan #define CONFIG_CMD_NET
303*57072338SChunhe Lan #endif
304*57072338SChunhe Lan 
305*57072338SChunhe Lan /*
306*57072338SChunhe Lan  * USB
307*57072338SChunhe Lan  */
308*57072338SChunhe Lan #define CONFIG_HAS_FSL_DR_USB
309*57072338SChunhe Lan #ifdef CONFIG_HAS_FSL_DR_USB
310*57072338SChunhe Lan #define CONFIG_USB_EHCI
311*57072338SChunhe Lan 
312*57072338SChunhe Lan #ifdef CONFIG_USB_EHCI
313*57072338SChunhe Lan #define CONFIG_CMD_USB
314*57072338SChunhe Lan #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
315*57072338SChunhe Lan #define CONFIG_USB_EHCI_FSL
316*57072338SChunhe Lan #define CONFIG_USB_STORAGE
317*57072338SChunhe Lan #define CONFIG_CMD_FAT
318*57072338SChunhe Lan #define CONFIG_CMD_EXT2
319*57072338SChunhe Lan #define CONFIG_CMD_FAT
320*57072338SChunhe Lan #define CONFIG_DOS_PARTITION
321*57072338SChunhe Lan #endif
322*57072338SChunhe Lan #endif
323*57072338SChunhe Lan 
324*57072338SChunhe Lan /*
325*57072338SChunhe Lan  * Miscellaneous configurable options
326*57072338SChunhe Lan  */
327*57072338SChunhe Lan #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
328*57072338SChunhe Lan #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
329*57072338SChunhe Lan #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
330*57072338SChunhe Lan #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
331*57072338SChunhe Lan #if defined(CONFIG_CMD_KGDB)
332*57072338SChunhe Lan #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
333*57072338SChunhe Lan #else
334*57072338SChunhe Lan #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
335*57072338SChunhe Lan #endif
336*57072338SChunhe Lan /* Print Buffer Size */
337*57072338SChunhe Lan #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT)+16)
338*57072338SChunhe Lan #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
339*57072338SChunhe Lan /* Boot Argument Buffer Size */
340*57072338SChunhe Lan #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
341*57072338SChunhe Lan #define CONFIG_SYS_HZ	1000		/* decrementer freq: 1ms ticks */
342*57072338SChunhe Lan 
343*57072338SChunhe Lan /*
344*57072338SChunhe Lan  * For booting Linux, the board info and command line data
345*57072338SChunhe Lan  * have to be in the first 64 MB of memory, since this is
346*57072338SChunhe Lan  * the maximum mapped by the Linux kernel during initialization.
347*57072338SChunhe Lan  */
348*57072338SChunhe Lan #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)   /* Initial Memory map for Linux*/
349*57072338SChunhe Lan #define CONFIG_SYS_BOOTM_LEN	(64 << 20)   /* Increase max gunzip size */
350*57072338SChunhe Lan 
351*57072338SChunhe Lan /*
352*57072338SChunhe Lan  * Environment Configuration
353*57072338SChunhe Lan  */
354*57072338SChunhe Lan #define CONFIG_BOOTFILE		"uImage"
355*57072338SChunhe Lan #define CONFIG_UBOOTPATH	(u-boot.bin) /* U-Boot image on TFTP server */
356*57072338SChunhe Lan 
357*57072338SChunhe Lan /* default location for tftp and bootm */
358*57072338SChunhe Lan #define CONFIG_LOADADDR		1000000
359*57072338SChunhe Lan 
360*57072338SChunhe Lan #define CONFIG_BOOTDELAY -1	/* -1 disables auto-boot */
361*57072338SChunhe Lan 
362*57072338SChunhe Lan #define CONFIG_BAUDRATE	115200
363*57072338SChunhe Lan 
364*57072338SChunhe Lan /* Qman/Bman */
365*57072338SChunhe Lan #define CONFIG_SYS_DPAA_QBMAN		/* support Q/Bman */
366*57072338SChunhe Lan #define CONFIG_SYS_QMAN_MEM_BASE	0xff000000
367*57072338SChunhe Lan #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
368*57072338SChunhe Lan #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
369*57072338SChunhe Lan #define CONFIG_SYS_BMAN_MEM_BASE	0xff200000
370*57072338SChunhe Lan #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
371*57072338SChunhe Lan #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
372*57072338SChunhe Lan 
373*57072338SChunhe Lan /* For FM */
374*57072338SChunhe Lan #define CONFIG_SYS_DPAA_FMAN
375*57072338SChunhe Lan #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
376*57072338SChunhe Lan 
377*57072338SChunhe Lan #ifdef CONFIG_SYS_DPAA_FMAN
378*57072338SChunhe Lan #define CONFIG_FMAN_ENET
379*57072338SChunhe Lan #define CONFIG_PHY_ATHEROS
380*57072338SChunhe Lan #endif
381*57072338SChunhe Lan 
382*57072338SChunhe Lan /* Default address of microcode for the Linux Fman driver */
383*57072338SChunhe Lan /* QE microcode/firmware address */
384*57072338SChunhe Lan #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
385*57072338SChunhe Lan #define CONFIG_SYS_QE_FMAN_FW_ADDR	0xeff40000
386*57072338SChunhe Lan #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
387*57072338SChunhe Lan #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
388*57072338SChunhe Lan 
389*57072338SChunhe Lan #ifdef CONFIG_FMAN_ENET
390*57072338SChunhe Lan #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x1
391*57072338SChunhe Lan #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x2
392*57072338SChunhe Lan 
393*57072338SChunhe Lan #define CONFIG_SYS_TBIPA_VALUE	8
394*57072338SChunhe Lan #define CONFIG_MII		/* MII PHY management */
395*57072338SChunhe Lan #define CONFIG_ETHPRIME		"FM1@DTSEC1"
396*57072338SChunhe Lan #endif
397*57072338SChunhe Lan 
398*57072338SChunhe Lan #define CONFIG_EXTRA_ENV_SETTINGS	\
399*57072338SChunhe Lan 	"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
400*57072338SChunhe Lan 
401*57072338SChunhe Lan #endif	/* __CONFIG_H */
402