1 /* 2 * Copyright 2010-2012 Freescale Semiconductor, Inc. 3 * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com> 4 * Timur Tabi <timur@freescale.com> 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 9 #ifndef __CONFIG_H 10 #define __CONFIG_H 11 12 #include "../board/freescale/common/ics307_clk.h" 13 14 #ifdef CONFIG_SDCARD 15 #define CONFIG_SPL_MMC_MINIMAL 16 #define CONFIG_SPL_FLUSH_IMAGE 17 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 18 #define CONFIG_FSL_LAW /* Use common FSL init code */ 19 #define CONFIG_SYS_TEXT_BASE 0x11001000 20 #define CONFIG_SPL_TEXT_BASE 0xf8f81000 21 #define CONFIG_SPL_PAD_TO 0x20000 22 #define CONFIG_SPL_MAX_SIZE (128 * 1024) 23 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 24 #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000) 25 #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000) 26 #define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10) 27 #define CONFIG_SYS_MPC85XX_NO_RESETVEC 28 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 29 #define CONFIG_SPL_MMC_BOOT 30 #ifdef CONFIG_SPL_BUILD 31 #define CONFIG_SPL_COMMON_INIT_DDR 32 #endif 33 #endif 34 35 #ifdef CONFIG_SPIFLASH 36 #define CONFIG_SPL_SPI_FLASH_MINIMAL 37 #define CONFIG_SPL_FLUSH_IMAGE 38 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 39 #define CONFIG_FSL_LAW /* Use common FSL init code */ 40 #define CONFIG_SYS_TEXT_BASE 0x11001000 41 #define CONFIG_SPL_TEXT_BASE 0xf8f81000 42 #define CONFIG_SPL_PAD_TO 0x20000 43 #define CONFIG_SPL_MAX_SIZE (128 * 1024) 44 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 45 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000) 46 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000) 47 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10) 48 #define CONFIG_SYS_MPC85XX_NO_RESETVEC 49 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 50 #define CONFIG_SPL_SPI_BOOT 51 #ifdef CONFIG_SPL_BUILD 52 #define CONFIG_SPL_COMMON_INIT_DDR 53 #endif 54 #endif 55 56 #define CONFIG_NAND_FSL_ELBC 57 #define CONFIG_SYS_NAND_MAX_ECCPOS 56 58 #define CONFIG_SYS_NAND_MAX_OOBFREE 5 59 60 #ifdef CONFIG_NAND 61 #ifdef CONFIG_TPL_BUILD 62 #define CONFIG_SPL_NAND_BOOT 63 #define CONFIG_SPL_FLUSH_IMAGE 64 #define CONFIG_SPL_NAND_INIT 65 #define CONFIG_SPL_COMMON_INIT_DDR 66 #define CONFIG_SPL_MAX_SIZE (128 << 10) 67 #define CONFIG_SPL_TEXT_BASE 0xf8f81000 68 #define CONFIG_SYS_MPC85XX_NO_RESETVEC 69 #define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10) 70 #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000) 71 #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000) 72 #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10) 73 #elif defined(CONFIG_SPL_BUILD) 74 #define CONFIG_SPL_INIT_MINIMAL 75 #define CONFIG_SPL_FLUSH_IMAGE 76 #define CONFIG_SPL_TEXT_BASE 0xff800000 77 #define CONFIG_SPL_MAX_SIZE 4096 78 #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10) 79 #define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000 80 #define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000 81 #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10) 82 #endif 83 #define CONFIG_SPL_PAD_TO 0x20000 84 #define CONFIG_TPL_PAD_TO 0x20000 85 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 86 #define CONFIG_SYS_TEXT_BASE 0x11001000 87 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 88 #endif 89 90 /* High Level Configuration Options */ 91 #define CONFIG_BOOKE /* BOOKE */ 92 #define CONFIG_E500 /* BOOKE e500 family */ 93 #define CONFIG_P1022 94 #define CONFIG_P1022DS 95 #define CONFIG_MP /* support multiple processors */ 96 97 #ifndef CONFIG_SYS_TEXT_BASE 98 #define CONFIG_SYS_TEXT_BASE 0xeff40000 99 #endif 100 101 #ifndef CONFIG_RESET_VECTOR_ADDRESS 102 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 103 #endif 104 105 #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */ 106 #define CONFIG_PCI /* Enable PCI/PCIE */ 107 #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */ 108 #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */ 109 #define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */ 110 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 111 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 112 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 113 114 #define CONFIG_ENABLE_36BIT_PHYS 115 116 #ifdef CONFIG_PHYS_64BIT 117 #define CONFIG_ADDR_MAP 118 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 119 #endif 120 121 #define CONFIG_FSL_LAW /* Use common FSL init code */ 122 123 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 124 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 125 #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */ 126 127 /* 128 * These can be toggled for performance analysis, otherwise use default. 129 */ 130 #define CONFIG_L2_CACHE 131 #define CONFIG_BTB 132 133 #define CONFIG_SYS_MEMTEST_START 0x00000000 134 #define CONFIG_SYS_MEMTEST_END 0x7fffffff 135 136 #define CONFIG_SYS_CCSRBAR 0xffe00000 137 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 138 139 /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k 140 SPL code*/ 141 #ifdef CONFIG_SPL_BUILD 142 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 143 #endif 144 145 /* DDR Setup */ 146 #define CONFIG_DDR_SPD 147 #define CONFIG_VERY_BIG_RAM 148 #define CONFIG_SYS_FSL_DDR3 149 150 #ifdef CONFIG_DDR_ECC 151 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 152 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 153 #endif 154 155 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 156 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 157 158 #define CONFIG_NUM_DDR_CONTROLLERS 1 159 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 160 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 161 162 /* I2C addresses of SPD EEPROMs */ 163 #define CONFIG_SYS_SPD_BUS_NUM 1 164 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 165 166 /* These are used when DDR doesn't use SPD. */ 167 #define CONFIG_SYS_SDRAM_SIZE 2048 168 #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G 169 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F 170 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202 171 #define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F 172 #define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202 173 #define CONFIG_SYS_DDR_TIMING_3 0x00010000 174 #define CONFIG_SYS_DDR_TIMING_0 0x40110104 175 #define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746 176 #define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca 177 #define CONFIG_SYS_DDR_MODE_1 0x00441221 178 #define CONFIG_SYS_DDR_MODE_2 0x00000000 179 #define CONFIG_SYS_DDR_INTERVAL 0x0a280100 180 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 181 #define CONFIG_SYS_DDR_CLK_CTRL 0x02800000 182 #define CONFIG_SYS_DDR_CONTROL 0xc7000008 183 #define CONFIG_SYS_DDR_CONTROL_2 0x24401041 184 #define CONFIG_SYS_DDR_TIMING_4 0x00220001 185 #define CONFIG_SYS_DDR_TIMING_5 0x02401400 186 #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 187 #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608 188 189 /* 190 * Memory map 191 * 192 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 193 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable 194 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable 195 * 196 * Localbus cacheable (TBD) 197 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable 198 * 199 * Localbus non-cacheable 200 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable 201 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable 202 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable 203 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0 204 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 205 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 206 */ 207 208 /* 209 * Local Bus Definitions 210 */ 211 #define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */ 212 #ifdef CONFIG_PHYS_64BIT 213 #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull 214 #else 215 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 216 #endif 217 218 #define CONFIG_FLASH_BR_PRELIM \ 219 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 220 #define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7) 221 222 #ifdef CONFIG_NAND 223 #define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 224 #define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 225 #else 226 #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 227 #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 228 #endif 229 230 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 231 #define CONFIG_SYS_FLASH_QUIET_TEST 232 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 233 234 #define CONFIG_SYS_MAX_FLASH_BANKS 1 235 #define CONFIG_SYS_MAX_FLASH_SECT 1024 236 237 #ifndef CONFIG_SYS_MONITOR_BASE 238 #ifdef CONFIG_SPL_BUILD 239 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 240 #else 241 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 242 #endif 243 #endif 244 245 #define CONFIG_FLASH_CFI_DRIVER 246 #define CONFIG_SYS_FLASH_CFI 247 #define CONFIG_SYS_FLASH_EMPTY_INFO 248 249 /* Nand Flash */ 250 #if defined(CONFIG_NAND_FSL_ELBC) 251 #define CONFIG_SYS_NAND_BASE 0xff800000 252 #ifdef CONFIG_PHYS_64BIT 253 #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull 254 #else 255 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 256 #endif 257 258 #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 259 #define CONFIG_SYS_MAX_NAND_DEVICE 1 260 #define CONFIG_CMD_NAND 1 261 #define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024) 262 #define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE 263 264 /* NAND flash config */ 265 #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 266 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 267 | BR_PS_8 /* Port Size = 8 bit */ \ 268 | BR_MS_FCM /* MSEL = FCM */ \ 269 | BR_V) /* valid */ 270 #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \ 271 | OR_FCM_PGS /* Large Page*/ \ 272 | OR_FCM_CSCT \ 273 | OR_FCM_CST \ 274 | OR_FCM_CHT \ 275 | OR_FCM_SCY_1 \ 276 | OR_FCM_TRLX \ 277 | OR_FCM_EHTR) 278 #ifdef CONFIG_NAND 279 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 280 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 281 #else 282 #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 283 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 284 #endif 285 286 #endif /* CONFIG_NAND_FSL_ELBC */ 287 288 #define CONFIG_BOARD_EARLY_INIT_F 289 #define CONFIG_BOARD_EARLY_INIT_R 290 #define CONFIG_MISC_INIT_R 291 #define CONFIG_HWCONFIG 292 293 #define CONFIG_FSL_NGPIXIS 294 #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 295 #ifdef CONFIG_PHYS_64BIT 296 #define PIXIS_BASE_PHYS 0xfffdf0000ull 297 #else 298 #define PIXIS_BASE_PHYS PIXIS_BASE 299 #endif 300 301 #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 302 #define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7) 303 304 #define PIXIS_LBMAP_SWITCH 7 305 #define PIXIS_LBMAP_MASK 0xF0 306 #define PIXIS_LBMAP_ALTBANK 0x20 307 #define PIXIS_SPD 0x07 308 #define PIXIS_SPD_SYSCLK_MASK 0x07 309 #define PIXIS_ELBC_SPI_MASK 0xc0 310 #define PIXIS_SPI 0x80 311 312 #define CONFIG_SYS_INIT_RAM_LOCK 313 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 314 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 315 316 #define CONFIG_SYS_GBL_DATA_OFFSET \ 317 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 318 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 319 320 #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 321 #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024) 322 323 /* 324 * Config the L2 Cache as L2 SRAM 325 */ 326 #if defined(CONFIG_SPL_BUILD) 327 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH) 328 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 329 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 330 #define CONFIG_SYS_L2_SIZE (256 << 10) 331 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 332 #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000 333 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024) 334 #define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10) 335 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024) 336 #define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10) 337 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024) 338 #elif defined(CONFIG_NAND) 339 #ifdef CONFIG_TPL_BUILD 340 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 341 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 342 #define CONFIG_SYS_L2_SIZE (256 << 10) 343 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 344 #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000 345 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024) 346 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024) 347 #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10) 348 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024) 349 #else 350 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 351 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 352 #define CONFIG_SYS_L2_SIZE (256 << 10) 353 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 354 #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000) 355 #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 356 #endif 357 #endif 358 #endif 359 360 /* 361 * Serial Port 362 */ 363 #define CONFIG_CONS_INDEX 1 364 #define CONFIG_SYS_NS16550_SERIAL 365 #define CONFIG_SYS_NS16550_REG_SIZE 1 366 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 367 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL) 368 #define CONFIG_NS16550_MIN_FUNCTIONS 369 #endif 370 371 #define CONFIG_SYS_BAUDRATE_TABLE \ 372 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 373 374 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 375 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 376 377 /* Video */ 378 379 #ifdef CONFIG_FSL_DIU_FB 380 #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000) 381 #define CONFIG_CMD_BMP 382 #define CONFIG_VIDEO_SW_CURSOR 383 #define CONFIG_VIDEO_LOGO 384 #define CONFIG_VIDEO_BMP_LOGO 385 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 386 /* 387 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so 388 * disable empty flash sector detection, which is I/O-intensive. 389 */ 390 #undef CONFIG_SYS_FLASH_EMPTY_INFO 391 #endif 392 393 #ifndef CONFIG_FSL_DIU_FB 394 #endif 395 396 #ifdef CONFIG_ATI 397 #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT 398 #define CONFIG_BIOSEMU 399 #define CONFIG_VIDEO_SW_CURSOR 400 #define CONFIG_ATI_RADEON_FB 401 #define CONFIG_VIDEO_LOGO 402 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET 403 #endif 404 405 /* I2C */ 406 #define CONFIG_SYS_I2C 407 #define CONFIG_SYS_I2C_FSL 408 #define CONFIG_SYS_FSL_I2C_SPEED 400000 409 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 410 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 411 #define CONFIG_SYS_FSL_I2C2_SPEED 400000 412 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 413 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 414 #define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} 415 416 /* 417 * I2C2 EEPROM 418 */ 419 #define CONFIG_ID_EEPROM 420 #define CONFIG_SYS_I2C_EEPROM_NXID 421 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 422 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 423 #define CONFIG_SYS_EEPROM_BUS_NUM 1 424 425 /* 426 * eSPI - Enhanced SPI 427 */ 428 429 #define CONFIG_HARD_SPI 430 431 #define CONFIG_SF_DEFAULT_SPEED 10000000 432 #define CONFIG_SF_DEFAULT_MODE 0 433 434 /* 435 * General PCI 436 * Memory space is mapped 1-1, but I/O space must start from 0. 437 */ 438 439 /* controller 1, Slot 2, tgtid 1, Base address a000 */ 440 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000 441 #ifdef CONFIG_PHYS_64BIT 442 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 443 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull 444 #else 445 #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000 446 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000 447 #endif 448 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 449 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000 450 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 451 #ifdef CONFIG_PHYS_64BIT 452 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull 453 #else 454 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000 455 #endif 456 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 457 458 /* controller 2, direct to uli, tgtid 2, Base address 9000 */ 459 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 460 #ifdef CONFIG_PHYS_64BIT 461 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 462 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 463 #else 464 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 465 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 466 #endif 467 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 468 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000 469 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 470 #ifdef CONFIG_PHYS_64BIT 471 #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull 472 #else 473 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000 474 #endif 475 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 476 477 /* controller 3, Slot 1, tgtid 3, Base address b000 */ 478 #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000 479 #ifdef CONFIG_PHYS_64BIT 480 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 481 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull 482 #else 483 #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000 484 #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000 485 #endif 486 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 487 #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000 488 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 489 #ifdef CONFIG_PHYS_64BIT 490 #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull 491 #else 492 #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000 493 #endif 494 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 495 496 #ifdef CONFIG_PCI 497 #define CONFIG_PCI_INDIRECT_BRIDGE 498 #define CONFIG_PCI_PNP /* do pci plug-and-play */ 499 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 500 #endif 501 502 /* SATA */ 503 #define CONFIG_LIBATA 504 #define CONFIG_FSL_SATA 505 #define CONFIG_FSL_SATA_V2 506 507 #define CONFIG_SYS_SATA_MAX_DEVICE 2 508 #define CONFIG_SATA1 509 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 510 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 511 #define CONFIG_SATA2 512 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 513 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 514 515 #ifdef CONFIG_FSL_SATA 516 #define CONFIG_LBA48 517 #define CONFIG_CMD_SATA 518 #define CONFIG_DOS_PARTITION 519 #endif 520 521 #define CONFIG_MMC 522 #ifdef CONFIG_MMC 523 #define CONFIG_FSL_ESDHC 524 #define CONFIG_GENERIC_MMC 525 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 526 #endif 527 528 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) 529 #define CONFIG_DOS_PARTITION 530 #endif 531 532 #define CONFIG_TSEC_ENET 533 #ifdef CONFIG_TSEC_ENET 534 535 #define CONFIG_TSECV2 536 537 #define CONFIG_MII /* MII PHY management */ 538 #define CONFIG_TSEC1 1 539 #define CONFIG_TSEC1_NAME "eTSEC1" 540 #define CONFIG_TSEC2 1 541 #define CONFIG_TSEC2_NAME "eTSEC2" 542 543 #define TSEC1_PHY_ADDR 1 544 #define TSEC2_PHY_ADDR 2 545 546 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 547 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 548 549 #define TSEC1_PHYIDX 0 550 #define TSEC2_PHYIDX 0 551 552 #define CONFIG_ETHPRIME "eTSEC1" 553 554 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 555 #endif 556 557 /* 558 * Dynamic MTD Partition support with mtdparts 559 */ 560 #define CONFIG_MTD_DEVICE 561 #define CONFIG_MTD_PARTITIONS 562 #define CONFIG_CMD_MTDPARTS 563 #define CONFIG_FLASH_CFI_MTD 564 #ifdef CONFIG_PHYS_64BIT 565 #define MTDIDS_DEFAULT "nor0=fe8000000.nor" 566 #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:48m(ramdisk)," \ 567 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \ 568 "512k(dtb),768k(u-boot)" 569 #else 570 #define MTDIDS_DEFAULT "nor0=e8000000.nor" 571 #define MTDPARTS_DEFAULT "mtdparts=e8000000.nor:48m(ramdisk)," \ 572 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \ 573 "512k(dtb),768k(u-boot)" 574 #endif 575 576 /* 577 * Environment 578 */ 579 #ifdef CONFIG_SPIFLASH 580 #define CONFIG_ENV_IS_IN_SPI_FLASH 581 #define CONFIG_ENV_SPI_BUS 0 582 #define CONFIG_ENV_SPI_CS 0 583 #define CONFIG_ENV_SPI_MAX_HZ 10000000 584 #define CONFIG_ENV_SPI_MODE 0 585 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 586 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 587 #define CONFIG_ENV_SECT_SIZE 0x10000 588 #elif defined(CONFIG_SDCARD) 589 #define CONFIG_ENV_IS_IN_MMC 590 #define CONFIG_FSL_FIXED_MMC_LOCATION 591 #define CONFIG_ENV_SIZE 0x2000 592 #define CONFIG_SYS_MMC_ENV_DEV 0 593 #elif defined(CONFIG_NAND) 594 #ifdef CONFIG_TPL_BUILD 595 #define CONFIG_ENV_SIZE 0x2000 596 #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10)) 597 #else 598 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 599 #endif 600 #define CONFIG_ENV_IS_IN_NAND 601 #define CONFIG_ENV_OFFSET (1024 * 1024) 602 #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) 603 #elif defined(CONFIG_SYS_RAMBOOT) 604 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */ 605 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 606 #define CONFIG_ENV_SIZE 0x2000 607 #else 608 #define CONFIG_ENV_IS_IN_FLASH 609 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 610 #define CONFIG_ENV_SIZE 0x2000 611 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 612 #endif 613 614 #define CONFIG_LOADS_ECHO 615 #define CONFIG_SYS_LOADS_BAUD_CHANGE 616 617 /* 618 * Command line configuration. 619 */ 620 #define CONFIG_CMD_ERRATA 621 #define CONFIG_CMD_IRQ 622 #define CONFIG_CMD_REGINFO 623 624 #ifdef CONFIG_PCI 625 #define CONFIG_CMD_PCI 626 #endif 627 628 /* 629 * USB 630 */ 631 #define CONFIG_HAS_FSL_DR_USB 632 #ifdef CONFIG_HAS_FSL_DR_USB 633 #define CONFIG_USB_EHCI 634 635 #ifdef CONFIG_USB_EHCI 636 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 637 #define CONFIG_USB_EHCI_FSL 638 #endif 639 #endif 640 641 /* 642 * Miscellaneous configurable options 643 */ 644 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 645 #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 646 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 647 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 648 #ifdef CONFIG_CMD_KGDB 649 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 650 #else 651 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 652 #endif 653 /* Print Buffer Size */ 654 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 655 #define CONFIG_SYS_MAXARGS 16 656 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 657 658 /* 659 * For booting Linux, the board info and command line data 660 * have to be in the first 64 MB of memory, since this is 661 * the maximum mapped by the Linux kernel during initialization. 662 */ 663 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 664 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 665 666 #ifdef CONFIG_CMD_KGDB 667 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 668 #endif 669 670 /* 671 * Environment Configuration 672 */ 673 674 #define CONFIG_HOSTNAME p1022ds 675 #define CONFIG_ROOTPATH "/opt/nfsroot" 676 #define CONFIG_BOOTFILE "uImage" 677 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 678 679 #define CONFIG_LOADADDR 1000000 680 681 682 #define CONFIG_BAUDRATE 115200 683 684 #define CONFIG_EXTRA_ENV_SETTINGS \ 685 "netdev=eth0\0" \ 686 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 687 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 688 "tftpflash=tftpboot $loadaddr $uboot && " \ 689 "protect off $ubootaddr +$filesize && " \ 690 "erase $ubootaddr +$filesize && " \ 691 "cp.b $loadaddr $ubootaddr $filesize && " \ 692 "protect on $ubootaddr +$filesize && " \ 693 "cmp.b $loadaddr $ubootaddr $filesize\0" \ 694 "consoledev=ttyS0\0" \ 695 "ramdiskaddr=2000000\0" \ 696 "ramdiskfile=rootfs.ext2.gz.uboot\0" \ 697 "fdtaddr=1e00000\0" \ 698 "fdtfile=p1022ds.dtb\0" \ 699 "bdev=sda3\0" \ 700 "hwconfig=esdhc;audclk:12\0" 701 702 #define CONFIG_HDBOOT \ 703 "setenv bootargs root=/dev/$bdev rw " \ 704 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \ 705 "tftp $loadaddr $bootfile;" \ 706 "tftp $fdtaddr $fdtfile;" \ 707 "bootm $loadaddr - $fdtaddr" 708 709 #define CONFIG_NFSBOOTCOMMAND \ 710 "setenv bootargs root=/dev/nfs rw " \ 711 "nfsroot=$serverip:$rootpath " \ 712 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 713 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \ 714 "tftp $loadaddr $bootfile;" \ 715 "tftp $fdtaddr $fdtfile;" \ 716 "bootm $loadaddr - $fdtaddr" 717 718 #define CONFIG_RAMBOOTCOMMAND \ 719 "setenv bootargs root=/dev/ram rw " \ 720 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \ 721 "tftp $ramdiskaddr $ramdiskfile;" \ 722 "tftp $loadaddr $bootfile;" \ 723 "tftp $fdtaddr $fdtfile;" \ 724 "bootm $loadaddr $ramdiskaddr $fdtaddr" 725 726 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 727 728 #endif 729