1c59e1b4dSTimur Tabi /* 27c57f3e8SKumar Gala * Copyright 2010-2011 Freescale Semiconductor, Inc. 3c59e1b4dSTimur Tabi * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com> 4c59e1b4dSTimur Tabi * Timur Tabi <timur@freescale.com> 5c59e1b4dSTimur Tabi * 6c59e1b4dSTimur Tabi * This program is free software; you can redistribute it and/or modify it 7c59e1b4dSTimur Tabi * under the terms of the GNU General Public License as published by the Free 8c59e1b4dSTimur Tabi * Software Foundation; either version 2 of the License, or (at your option) 9c59e1b4dSTimur Tabi * any later version. 10c59e1b4dSTimur Tabi */ 11c59e1b4dSTimur Tabi 12c59e1b4dSTimur Tabi #ifndef __CONFIG_H 13c59e1b4dSTimur Tabi #define __CONFIG_H 14c59e1b4dSTimur Tabi 15c59e1b4dSTimur Tabi #include "../board/freescale/common/ics307_clk.h" 16c59e1b4dSTimur Tabi 17c59e1b4dSTimur Tabi /* High Level Configuration Options */ 18c59e1b4dSTimur Tabi #define CONFIG_BOOKE /* BOOKE */ 19c59e1b4dSTimur Tabi #define CONFIG_E500 /* BOOKE e500 family */ 20c59e1b4dSTimur Tabi #define CONFIG_MPC85xx /* MPC8540/60/55/41/48 */ 21c59e1b4dSTimur Tabi #define CONFIG_P1022 22c59e1b4dSTimur Tabi #define CONFIG_P1022DS 23c59e1b4dSTimur Tabi #define CONFIG_MP /* support multiple processors */ 24c59e1b4dSTimur Tabi 252ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 262ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xeff80000 272ae18241SWolfgang Denk #endif 282ae18241SWolfgang Denk 297a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 307a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 317a577fdaSKumar Gala #endif 327a577fdaSKumar Gala 33c59e1b4dSTimur Tabi #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */ 34c59e1b4dSTimur Tabi #define CONFIG_PCI /* Enable PCI/PCIE */ 35c59e1b4dSTimur Tabi #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */ 36c59e1b4dSTimur Tabi #define CONFIG_PCIE2 /* PCIE controler 2 (slot 2) */ 37c59e1b4dSTimur Tabi #define CONFIG_PCIE3 /* PCIE controler 3 (ULI bridge) */ 38c59e1b4dSTimur Tabi #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 39c59e1b4dSTimur Tabi #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 40c59e1b4dSTimur Tabi #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 41c59e1b4dSTimur Tabi 42c59e1b4dSTimur Tabi #define CONFIG_PHYS_64BIT 43c59e1b4dSTimur Tabi #define CONFIG_ENABLE_36BIT_PHYS 44c59e1b4dSTimur Tabi #define CONFIG_ADDR_MAP 45c59e1b4dSTimur Tabi #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 46c59e1b4dSTimur Tabi 47c59e1b4dSTimur Tabi #define CONFIG_FSL_LAW /* Use common FSL init code */ 48c59e1b4dSTimur Tabi 49c59e1b4dSTimur Tabi #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 50c59e1b4dSTimur Tabi #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 51c59e1b4dSTimur Tabi #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */ 52c59e1b4dSTimur Tabi 53c59e1b4dSTimur Tabi /* 54c59e1b4dSTimur Tabi * These can be toggled for performance analysis, otherwise use default. 55c59e1b4dSTimur Tabi */ 56c59e1b4dSTimur Tabi #define CONFIG_L2_CACHE 57c59e1b4dSTimur Tabi #define CONFIG_BTB 58c59e1b4dSTimur Tabi 59c59e1b4dSTimur Tabi #define CONFIG_SYS_MEMTEST_START 0x00000000 60c59e1b4dSTimur Tabi #define CONFIG_SYS_MEMTEST_END 0x7fffffff 61c59e1b4dSTimur Tabi 62c59e1b4dSTimur Tabi /* 63c59e1b4dSTimur Tabi * Base addresses -- Note these are effective addresses where the 64c59e1b4dSTimur Tabi * actual resources get mapped (not physical addresses) 65c59e1b4dSTimur Tabi */ 66c59e1b4dSTimur Tabi #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 67c59e1b4dSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */ 68c59e1b4dSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull 69c59e1b4dSTimur Tabi #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR 70c59e1b4dSTimur Tabi 71c59e1b4dSTimur Tabi /* DDR Setup */ 72c59e1b4dSTimur Tabi #define CONFIG_DDR_SPD 73c59e1b4dSTimur Tabi #define CONFIG_VERY_BIG_RAM 74c59e1b4dSTimur Tabi #define CONFIG_FSL_DDR3 75c59e1b4dSTimur Tabi 76c59e1b4dSTimur Tabi #ifdef CONFIG_DDR_ECC 77c59e1b4dSTimur Tabi #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 78c59e1b4dSTimur Tabi #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 79c59e1b4dSTimur Tabi #endif 80c59e1b4dSTimur Tabi 81c59e1b4dSTimur Tabi #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 82c59e1b4dSTimur Tabi #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 83c59e1b4dSTimur Tabi 84c59e1b4dSTimur Tabi #define CONFIG_NUM_DDR_CONTROLLERS 1 85c59e1b4dSTimur Tabi #define CONFIG_DIMM_SLOTS_PER_CTLR 1 86c59e1b4dSTimur Tabi #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 87c59e1b4dSTimur Tabi 88c59e1b4dSTimur Tabi /* I2C addresses of SPD EEPROMs */ 89c59e1b4dSTimur Tabi #define CONFIG_SYS_SPD_BUS_NUM 1 90*c39f44dcSKumar Gala #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 91c59e1b4dSTimur Tabi 92c59e1b4dSTimur Tabi /* 93c59e1b4dSTimur Tabi * Memory map 94c59e1b4dSTimur Tabi * 95c59e1b4dSTimur Tabi * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 96c59e1b4dSTimur Tabi * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable 97c59e1b4dSTimur Tabi * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable 98c59e1b4dSTimur Tabi * 99c59e1b4dSTimur Tabi * Localbus cacheable (TBD) 100c59e1b4dSTimur Tabi * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable 101c59e1b4dSTimur Tabi * 102c59e1b4dSTimur Tabi * Localbus non-cacheable 103c59e1b4dSTimur Tabi * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable 104c59e1b4dSTimur Tabi * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable 105c59e1b4dSTimur Tabi * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0 106c59e1b4dSTimur Tabi * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 107c59e1b4dSTimur Tabi * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 108c59e1b4dSTimur Tabi */ 109c59e1b4dSTimur Tabi 110c59e1b4dSTimur Tabi /* 111c59e1b4dSTimur Tabi * Local Bus Definitions 112c59e1b4dSTimur Tabi */ 113c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */ 114c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 115c59e1b4dSTimur Tabi 116c59e1b4dSTimur Tabi #define CONFIG_FLASH_BR_PRELIM \ 117c59e1b4dSTimur Tabi (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | BR_PS_16 | BR_V) 118c59e1b4dSTimur Tabi #define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7) 119c59e1b4dSTimur Tabi 120c59e1b4dSTimur Tabi #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 121c59e1b4dSTimur Tabi #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 122c59e1b4dSTimur Tabi 123c59e1b4dSTimur Tabi #define CONFIG_SYS_BR1_PRELIM \ 124c59e1b4dSTimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 125c59e1b4dSTimur Tabi #define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM 126c59e1b4dSTimur Tabi 127c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_BANKS_LIST \ 128c59e1b4dSTimur Tabi {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 129c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_QUIET_TEST 130c59e1b4dSTimur Tabi #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 131c59e1b4dSTimur Tabi 132c59e1b4dSTimur Tabi #define CONFIG_SYS_MAX_FLASH_BANKS 2 133c59e1b4dSTimur Tabi #define CONFIG_SYS_MAX_FLASH_SECT 1024 134c59e1b4dSTimur Tabi 13514d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 136c59e1b4dSTimur Tabi 137c59e1b4dSTimur Tabi #define CONFIG_FLASH_CFI_DRIVER 138c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_CFI 139c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_EMPTY_INFO 140c59e1b4dSTimur Tabi 141c59e1b4dSTimur Tabi #define CONFIG_BOARD_EARLY_INIT_F 142c59e1b4dSTimur Tabi #define CONFIG_BOARD_EARLY_INIT_R 143c59e1b4dSTimur Tabi #define CONFIG_MISC_INIT_R 144a2d12f88STimur Tabi #define CONFIG_HWCONFIG 145c59e1b4dSTimur Tabi 146c59e1b4dSTimur Tabi #define CONFIG_FSL_NGPIXIS 147c59e1b4dSTimur Tabi #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 148c59e1b4dSTimur Tabi #define PIXIS_BASE_PHYS 0xfffdf0000ull 149c59e1b4dSTimur Tabi 150c59e1b4dSTimur Tabi #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 151c59e1b4dSTimur Tabi #define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7) 152c59e1b4dSTimur Tabi 153c59e1b4dSTimur Tabi #define PIXIS_LBMAP_SWITCH 7 1542906845aSYork Sun #define PIXIS_LBMAP_MASK 0xF0 155c59e1b4dSTimur Tabi #define PIXIS_LBMAP_ALTBANK 0x20 156c59e1b4dSTimur Tabi 157c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_RAM_LOCK 158c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 159553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 160c59e1b4dSTimur Tabi 161c59e1b4dSTimur Tabi #define CONFIG_SYS_GBL_DATA_OFFSET \ 16225ddd1fbSWolfgang Denk (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 163c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 164c59e1b4dSTimur Tabi 165c59e1b4dSTimur Tabi #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 166c59e1b4dSTimur Tabi #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) 167c59e1b4dSTimur Tabi 168c59e1b4dSTimur Tabi /* 169c59e1b4dSTimur Tabi * Serial Port 170c59e1b4dSTimur Tabi */ 171c59e1b4dSTimur Tabi #define CONFIG_CONS_INDEX 1 172c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550 173c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_SERIAL 174c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_REG_SIZE 1 175c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 176c59e1b4dSTimur Tabi 177c59e1b4dSTimur Tabi #define CONFIG_SYS_BAUDRATE_TABLE \ 178c59e1b4dSTimur Tabi {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 179c59e1b4dSTimur Tabi 180c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 181c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 182c59e1b4dSTimur Tabi 183c59e1b4dSTimur Tabi /* Use the HUSH parser */ 184c59e1b4dSTimur Tabi #define CONFIG_SYS_HUSH_PARSER 185c59e1b4dSTimur Tabi #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 186c59e1b4dSTimur Tabi 187c59e1b4dSTimur Tabi /* Video */ 188d5e01e49STimur Tabi #undef CONFIG_FSL_DIU_FB 189d5e01e49STimur Tabi 190d5e01e49STimur Tabi #ifdef CONFIG_FSL_DIU_FB 191d5e01e49STimur Tabi #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000) 192d5e01e49STimur Tabi #define CONFIG_VIDEO 193d5e01e49STimur Tabi #define CONFIG_CMD_BMP 194c59e1b4dSTimur Tabi #define CONFIG_CFB_CONSOLE 195c59e1b4dSTimur Tabi #define CONFIG_VGA_AS_SINGLE_DEVICE 196d5e01e49STimur Tabi #define CONFIG_VIDEO_LOGO 197d5e01e49STimur Tabi #define CONFIG_VIDEO_BMP_LOGO 19855b05237STimur Tabi #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 19955b05237STimur Tabi /* 20055b05237STimur Tabi * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so 20155b05237STimur Tabi * disable empty flash sector detection, which is I/O-intensive. 20255b05237STimur Tabi */ 20355b05237STimur Tabi #undef CONFIG_SYS_FLASH_EMPTY_INFO 204c59e1b4dSTimur Tabi #endif 205c59e1b4dSTimur Tabi 206c59e1b4dSTimur Tabi /* 207c59e1b4dSTimur Tabi * Pass open firmware flat tree 208c59e1b4dSTimur Tabi */ 209c59e1b4dSTimur Tabi #define CONFIG_OF_LIBFDT 210c59e1b4dSTimur Tabi #define CONFIG_OF_BOARD_SETUP 211c59e1b4dSTimur Tabi #define CONFIG_OF_STDOUT_VIA_ALIAS 212c59e1b4dSTimur Tabi 213c59e1b4dSTimur Tabi /* new uImage format support */ 214c59e1b4dSTimur Tabi #define CONFIG_FIT 215c59e1b4dSTimur Tabi #define CONFIG_FIT_VERBOSE 216c59e1b4dSTimur Tabi 217c59e1b4dSTimur Tabi /* I2C */ 218c59e1b4dSTimur Tabi #define CONFIG_FSL_I2C 219c59e1b4dSTimur Tabi #define CONFIG_HARD_I2C 220c59e1b4dSTimur Tabi #define CONFIG_I2C_MULTI_BUS 221c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_SPEED 400000 222c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 223c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_SLAVE 0x7F 224c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} 225c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_OFFSET 0x3000 226c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C2_OFFSET 0x3100 227c59e1b4dSTimur Tabi 228c59e1b4dSTimur Tabi /* 229c59e1b4dSTimur Tabi * I2C2 EEPROM 230c59e1b4dSTimur Tabi */ 231c59e1b4dSTimur Tabi #define CONFIG_ID_EEPROM 232c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_NXID 233c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 234c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 235c59e1b4dSTimur Tabi #define CONFIG_SYS_EEPROM_BUS_NUM 1 236c59e1b4dSTimur Tabi 237c59e1b4dSTimur Tabi /* 238c59e1b4dSTimur Tabi * General PCI 239c59e1b4dSTimur Tabi * Memory space is mapped 1-1, but I/O space must start from 0. 240c59e1b4dSTimur Tabi */ 241c59e1b4dSTimur Tabi 242c59e1b4dSTimur Tabi /* controller 1, Slot 2, tgtid 1, Base address a000 */ 243c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000 244c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 245c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull 246c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 247c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000 248c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 249c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull 250c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 251c59e1b4dSTimur Tabi 252c59e1b4dSTimur Tabi /* controller 2, direct to uli, tgtid 2, Base address 9000 */ 253c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 254c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 255c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 256c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 257c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000 258c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 259c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull 260c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 261c59e1b4dSTimur Tabi 262c59e1b4dSTimur Tabi /* controller 3, Slot 1, tgtid 3, Base address b000 */ 263c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000 264c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 265c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull 266c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 267c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000 268c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 269c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull 270c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 271c59e1b4dSTimur Tabi 272c59e1b4dSTimur Tabi #ifdef CONFIG_PCI 273c59e1b4dSTimur Tabi #define CONFIG_NET_MULTI 274c59e1b4dSTimur Tabi #define CONFIG_PCI_PNP /* do pci plug-and-play */ 275c59e1b4dSTimur Tabi #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 27616855ec1SKumar Gala #define CONFIG_E1000 /* Define e1000 pci Ethernet card */ 277c59e1b4dSTimur Tabi #endif 278c59e1b4dSTimur Tabi 279c59e1b4dSTimur Tabi /* SATA */ 280c59e1b4dSTimur Tabi #define CONFIG_LIBATA 281c59e1b4dSTimur Tabi #define CONFIG_FSL_SATA 2822d7534a3SJiang Yutang #define CONFIG_FSL_SATA_V2 283c59e1b4dSTimur Tabi 284c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA_MAX_DEVICE 2 285c59e1b4dSTimur Tabi #define CONFIG_SATA1 286c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 287c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 288c59e1b4dSTimur Tabi #define CONFIG_SATA2 289c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 290c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 291c59e1b4dSTimur Tabi 292c59e1b4dSTimur Tabi #ifdef CONFIG_FSL_SATA 293c59e1b4dSTimur Tabi #define CONFIG_LBA48 294c59e1b4dSTimur Tabi #define CONFIG_CMD_SATA 295c59e1b4dSTimur Tabi #define CONFIG_DOS_PARTITION 296c59e1b4dSTimur Tabi #define CONFIG_CMD_EXT2 297c59e1b4dSTimur Tabi #endif 298c59e1b4dSTimur Tabi 299c59e1b4dSTimur Tabi #define CONFIG_MMC 300c59e1b4dSTimur Tabi #ifdef CONFIG_MMC 301c59e1b4dSTimur Tabi #define CONFIG_CMD_MMC 302c59e1b4dSTimur Tabi #define CONFIG_FSL_ESDHC 303c59e1b4dSTimur Tabi #define CONFIG_GENERIC_MMC 304c59e1b4dSTimur Tabi #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 305c59e1b4dSTimur Tabi #endif 306c59e1b4dSTimur Tabi 307c59e1b4dSTimur Tabi #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) 308c59e1b4dSTimur Tabi #define CONFIG_CMD_EXT2 309c59e1b4dSTimur Tabi #define CONFIG_CMD_FAT 310c59e1b4dSTimur Tabi #define CONFIG_DOS_PARTITION 311c59e1b4dSTimur Tabi #endif 312c59e1b4dSTimur Tabi 313c59e1b4dSTimur Tabi #define CONFIG_TSEC_ENET 314c59e1b4dSTimur Tabi #ifdef CONFIG_TSEC_ENET 315c59e1b4dSTimur Tabi 316c59e1b4dSTimur Tabi #define CONFIG_TSECV2 317c59e1b4dSTimur Tabi #define CONFIG_NET_MULTI 318c59e1b4dSTimur Tabi 319c59e1b4dSTimur Tabi #define CONFIG_MII /* MII PHY management */ 320c59e1b4dSTimur Tabi #define CONFIG_TSEC1 1 321c59e1b4dSTimur Tabi #define CONFIG_TSEC1_NAME "eTSEC1" 322c59e1b4dSTimur Tabi #define CONFIG_TSEC2 1 323c59e1b4dSTimur Tabi #define CONFIG_TSEC2_NAME "eTSEC2" 324c59e1b4dSTimur Tabi 325c59e1b4dSTimur Tabi #define TSEC1_PHY_ADDR 1 326c59e1b4dSTimur Tabi #define TSEC2_PHY_ADDR 2 327c59e1b4dSTimur Tabi 328c59e1b4dSTimur Tabi #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 329c59e1b4dSTimur Tabi #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 330c59e1b4dSTimur Tabi 331c59e1b4dSTimur Tabi #define TSEC1_PHYIDX 0 332c59e1b4dSTimur Tabi #define TSEC2_PHYIDX 0 333c59e1b4dSTimur Tabi 334c59e1b4dSTimur Tabi #define CONFIG_ETHPRIME "eTSEC1" 335c59e1b4dSTimur Tabi 336c59e1b4dSTimur Tabi #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 337c59e1b4dSTimur Tabi #endif 338c59e1b4dSTimur Tabi 339c59e1b4dSTimur Tabi /* 340c59e1b4dSTimur Tabi * Environment 341c59e1b4dSTimur Tabi */ 342c59e1b4dSTimur Tabi #define CONFIG_ENV_IS_IN_FLASH 343c59e1b4dSTimur Tabi #define CONFIG_ENV_OVERWRITE 344c59e1b4dSTimur Tabi #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 345c59e1b4dSTimur Tabi #define CONFIG_ENV_SIZE 0x2000 346c59e1b4dSTimur Tabi #define CONFIG_ENV_SECT_SIZE 0x20000 347c59e1b4dSTimur Tabi 348c59e1b4dSTimur Tabi #define CONFIG_LOADS_ECHO 349c59e1b4dSTimur Tabi #define CONFIG_SYS_LOADS_BAUD_CHANGE 350c59e1b4dSTimur Tabi 351c59e1b4dSTimur Tabi /* 352c59e1b4dSTimur Tabi * Command line configuration. 353c59e1b4dSTimur Tabi */ 354c59e1b4dSTimur Tabi #include <config_cmd_default.h> 355c59e1b4dSTimur Tabi 35679ee3448SKumar Gala #define CONFIG_CMD_ELF 35779ee3448SKumar Gala #define CONFIG_CMD_ERRATA 358c59e1b4dSTimur Tabi #define CONFIG_CMD_IRQ 359c59e1b4dSTimur Tabi #define CONFIG_CMD_I2C 360c59e1b4dSTimur Tabi #define CONFIG_CMD_MII 36179ee3448SKumar Gala #define CONFIG_CMD_PING 362c59e1b4dSTimur Tabi #define CONFIG_CMD_SETEXPR 363b8339e2bSMatthew McClintock #define CONFIG_CMD_REGINFO 364c59e1b4dSTimur Tabi 365c59e1b4dSTimur Tabi #ifdef CONFIG_PCI 366c59e1b4dSTimur Tabi #define CONFIG_CMD_PCI 367c59e1b4dSTimur Tabi #define CONFIG_CMD_NET 368c59e1b4dSTimur Tabi #endif 369c59e1b4dSTimur Tabi 370c59e1b4dSTimur Tabi /* 371c59e1b4dSTimur Tabi * USB 372c59e1b4dSTimur Tabi */ 373c59e1b4dSTimur Tabi #define CONFIG_USB_EHCI 374c59e1b4dSTimur Tabi 375c59e1b4dSTimur Tabi #ifdef CONFIG_USB_EHCI 376c59e1b4dSTimur Tabi #define CONFIG_CMD_USB 377c59e1b4dSTimur Tabi #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 378c59e1b4dSTimur Tabi #define CONFIG_USB_EHCI_FSL 379c59e1b4dSTimur Tabi #define CONFIG_USB_STORAGE 380c59e1b4dSTimur Tabi #define CONFIG_CMD_FAT 381c59e1b4dSTimur Tabi #endif 382c59e1b4dSTimur Tabi 383c59e1b4dSTimur Tabi /* 384c59e1b4dSTimur Tabi * Miscellaneous configurable options 385c59e1b4dSTimur Tabi */ 386c59e1b4dSTimur Tabi #define CONFIG_SYS_LONGHELP /* undef to save memory */ 387c59e1b4dSTimur Tabi #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 3885be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 389c59e1b4dSTimur Tabi #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 390c59e1b4dSTimur Tabi #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 391c59e1b4dSTimur Tabi #ifdef CONFIG_CMD_KGDB 392c59e1b4dSTimur Tabi #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 393c59e1b4dSTimur Tabi #else 394c59e1b4dSTimur Tabi #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 395c59e1b4dSTimur Tabi #endif 396c59e1b4dSTimur Tabi /* Print Buffer Size */ 397c59e1b4dSTimur Tabi #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 398c59e1b4dSTimur Tabi #define CONFIG_SYS_MAXARGS 16 399c59e1b4dSTimur Tabi #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 400c59e1b4dSTimur Tabi #define CONFIG_SYS_HZ 1000 401c59e1b4dSTimur Tabi 402c59e1b4dSTimur Tabi /* 403c59e1b4dSTimur Tabi * For booting Linux, the board info and command line data 404c59e1b4dSTimur Tabi * have to be in the first 16 MB of memory, since this is 405c59e1b4dSTimur Tabi * the maximum mapped by the Linux kernel during initialization. 406c59e1b4dSTimur Tabi */ 407c59e1b4dSTimur Tabi #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/ 4087c57f3e8SKumar Gala #define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */ 409c59e1b4dSTimur Tabi 410c59e1b4dSTimur Tabi #ifdef CONFIG_CMD_KGDB 411c59e1b4dSTimur Tabi #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 412c59e1b4dSTimur Tabi #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 413c59e1b4dSTimur Tabi #endif 414c59e1b4dSTimur Tabi 415c59e1b4dSTimur Tabi /* 416c59e1b4dSTimur Tabi * Environment Configuration 417c59e1b4dSTimur Tabi */ 418c59e1b4dSTimur Tabi 419c59e1b4dSTimur Tabi #define CONFIG_HOSTNAME p1022ds 420c59e1b4dSTimur Tabi #define CONFIG_ROOTPATH /opt/nfsroot 421c59e1b4dSTimur Tabi #define CONFIG_BOOTFILE uImage 422c59e1b4dSTimur Tabi #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 423c59e1b4dSTimur Tabi 424c59e1b4dSTimur Tabi #define CONFIG_LOADADDR 1000000 425c59e1b4dSTimur Tabi 426c59e1b4dSTimur Tabi #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 427c59e1b4dSTimur Tabi #define CONFIG_BOOTARGS 428c59e1b4dSTimur Tabi 429c59e1b4dSTimur Tabi #define CONFIG_BAUDRATE 115200 430c59e1b4dSTimur Tabi 431c59e1b4dSTimur Tabi #define CONFIG_EXTRA_ENV_SETTINGS \ 432c59e1b4dSTimur Tabi "perf_mode=stable\0" \ 433c59e1b4dSTimur Tabi "memctl_intlv_ctl=2\0" \ 434c59e1b4dSTimur Tabi "netdev=eth0\0" \ 435c59e1b4dSTimur Tabi "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 436c59e1b4dSTimur Tabi "tftpflash=tftpboot $loadaddr $uboot; " \ 43714d0a02aSWolfgang Denk "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 43814d0a02aSWolfgang Denk "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 43914d0a02aSWolfgang Denk "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \ 44014d0a02aSWolfgang Denk "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 44114d0a02aSWolfgang Denk "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \ 442c59e1b4dSTimur Tabi "consoledev=ttyS0\0" \ 443c59e1b4dSTimur Tabi "ramdiskaddr=2000000\0" \ 444c59e1b4dSTimur Tabi "ramdiskfile=uramdisk\0" \ 445c59e1b4dSTimur Tabi "fdtaddr=c00000\0" \ 446c59e1b4dSTimur Tabi "fdtfile=p1022ds.dtb\0" \ 447c59e1b4dSTimur Tabi "bdev=sda3\0" \ 448c59e1b4dSTimur Tabi "diuregs=md e002c000 1d\0" \ 449c59e1b4dSTimur Tabi "dium=mw e002c01c\0" \ 450c59e1b4dSTimur Tabi "diuerr=md e002c014 1\0" \ 451c59e1b4dSTimur Tabi "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0 tty0\0" \ 452c59e1b4dSTimur Tabi "monitor=0-DVI\0" 453c59e1b4dSTimur Tabi 454c59e1b4dSTimur Tabi #define CONFIG_HDBOOT \ 455c59e1b4dSTimur Tabi "setenv bootargs root=/dev/$bdev rw " \ 456c59e1b4dSTimur Tabi "console=$consoledev,$baudrate $othbootargs;" \ 457c59e1b4dSTimur Tabi "tftp $loadaddr $bootfile;" \ 458c59e1b4dSTimur Tabi "tftp $fdtaddr $fdtfile;" \ 459c59e1b4dSTimur Tabi "bootm $loadaddr - $fdtaddr" 460c59e1b4dSTimur Tabi 461c59e1b4dSTimur Tabi #define CONFIG_NFSBOOTCOMMAND \ 462c59e1b4dSTimur Tabi "setenv bootargs root=/dev/nfs rw " \ 463c59e1b4dSTimur Tabi "nfsroot=$serverip:$rootpath " \ 464c59e1b4dSTimur Tabi "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 465c59e1b4dSTimur Tabi "console=$consoledev,$baudrate $othbootargs;" \ 466c59e1b4dSTimur Tabi "tftp $loadaddr $bootfile;" \ 467c59e1b4dSTimur Tabi "tftp $fdtaddr $fdtfile;" \ 468c59e1b4dSTimur Tabi "bootm $loadaddr - $fdtaddr" 469c59e1b4dSTimur Tabi 470c59e1b4dSTimur Tabi #define CONFIG_RAMBOOTCOMMAND \ 471c59e1b4dSTimur Tabi "setenv bootargs root=/dev/ram rw " \ 472c59e1b4dSTimur Tabi "console=$consoledev,$baudrate $othbootargs;" \ 473c59e1b4dSTimur Tabi "tftp $ramdiskaddr $ramdiskfile;" \ 474c59e1b4dSTimur Tabi "tftp $loadaddr $bootfile;" \ 475c59e1b4dSTimur Tabi "tftp $fdtaddr $fdtfile;" \ 476c59e1b4dSTimur Tabi "bootm $loadaddr $ramdiskaddr $fdtaddr" 477c59e1b4dSTimur Tabi 478c59e1b4dSTimur Tabi #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 479c59e1b4dSTimur Tabi 480c59e1b4dSTimur Tabi #endif 481