xref: /rk3399_rockchip-uboot/include/configs/P1022DS.h (revision 989e1ced53c4a8779667312220c5f4d77d7b72df)
1c59e1b4dSTimur Tabi /*
23d7506faSramneek mehresh  * Copyright 2010-2012 Freescale Semiconductor, Inc.
3c59e1b4dSTimur Tabi  * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4c59e1b4dSTimur Tabi  *          Timur Tabi <timur@freescale.com>
5c59e1b4dSTimur Tabi  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7c59e1b4dSTimur Tabi  */
8c59e1b4dSTimur Tabi 
9c59e1b4dSTimur Tabi #ifndef __CONFIG_H
10c59e1b4dSTimur Tabi #define __CONFIG_H
11c59e1b4dSTimur Tabi 
12c59e1b4dSTimur Tabi #include "../board/freescale/common/ics307_clk.h"
13c59e1b4dSTimur Tabi 
14840a5182STang Yuantian #define CONFIG_DISPLAY_BOARDINFO
15840a5182STang Yuantian 
16af253608SMatthew McClintock #ifdef CONFIG_SDCARD
177c8eea59SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
187c8eea59SYing Zhang #define CONFIG_SPL_MMC_MINIMAL
197c8eea59SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
207c8eea59SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
217c8eea59SYing Zhang #define CONFIG_FSL_LAW			/* Use common FSL init code */
227c8eea59SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
237c8eea59SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
24ee4d6511SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
25ee4d6511SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 * 1024)
26e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
277c8eea59SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_DST	(0x11000000)
287c8eea59SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_START	(0x11000000)
29ee4d6511SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_OFFS	(128 << 10)
307c8eea59SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
317c8eea59SYing Zhang #define CONFIG_SYS_LDSCRIPT		"arch/powerpc/cpu/mpc85xx/u-boot.lds"
327c8eea59SYing Zhang #define CONFIG_SPL_MMC_BOOT
337c8eea59SYing Zhang #ifdef CONFIG_SPL_BUILD
347c8eea59SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
357c8eea59SYing Zhang #endif
36af253608SMatthew McClintock #endif
37af253608SMatthew McClintock 
38af253608SMatthew McClintock #ifdef CONFIG_SPIFLASH
39382ce7e9SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
40382ce7e9SYing Zhang #define CONFIG_SPL_SPI_SUPPORT
41382ce7e9SYing Zhang #define CONFIG_SPL_SPI_FLASH_SUPPORT
42382ce7e9SYing Zhang #define CONFIG_SPL_SPI_FLASH_MINIMAL
43382ce7e9SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
44382ce7e9SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
45382ce7e9SYing Zhang #define CONFIG_FSL_LAW		/* Use common FSL init code */
46382ce7e9SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
47382ce7e9SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
48ee4d6511SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
49ee4d6511SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 * 1024)
50e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
51382ce7e9SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x11000000)
52382ce7e9SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x11000000)
53ee4d6511SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(128 << 10)
54382ce7e9SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
55382ce7e9SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
56382ce7e9SYing Zhang #define CONFIG_SPL_SPI_BOOT
57382ce7e9SYing Zhang #ifdef CONFIG_SPL_BUILD
58382ce7e9SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
59382ce7e9SYing Zhang #endif
60af253608SMatthew McClintock #endif
61af253608SMatthew McClintock 
62f45210d6SMatthew McClintock #define CONFIG_NAND_FSL_ELBC
639407c3fcSYork Sun #define CONFIG_SYS_NAND_MAX_ECCPOS	56
649407c3fcSYork Sun #define CONFIG_SYS_NAND_MAX_OOBFREE	5
65f45210d6SMatthew McClintock 
66f45210d6SMatthew McClintock #ifdef CONFIG_NAND
675d97fe2aSYing Zhang #ifdef CONFIG_TPL_BUILD
685d97fe2aSYing Zhang #define CONFIG_SPL_NAND_BOOT
695d97fe2aSYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
70*989e1cedSSimon Glass #define CONFIG_SPL_NAND_INIT
7176f1f388SSimon Glass #define CONFIG_TPL_SERIAL_SUPPORT
7276f1f388SSimon Glass #define CONFIG_TPL_NAND_SUPPORT
735d97fe2aSYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
745d97fe2aSYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 << 10)
755d97fe2aSYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
765d97fe2aSYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
77e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(832 << 10)
785d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	(0x11000000)
795d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	(0x11000000)
805d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	((128 + 128) << 10)
815d97fe2aSYing Zhang #elif defined(CONFIG_SPL_BUILD)
82f45210d6SMatthew McClintock #define CONFIG_SPL_INIT_MINIMAL
83f45210d6SMatthew McClintock #define CONFIG_SPL_SERIAL_SUPPORT
84f45210d6SMatthew McClintock #define CONFIG_SPL_NAND_SUPPORT
85f45210d6SMatthew McClintock #define CONFIG_SPL_FLUSH_IMAGE
865d97fe2aSYing Zhang #define CONFIG_SPL_TEXT_BASE		0xff800000
875ed6f447STom Rini #define CONFIG_SPL_MAX_SIZE		4096
885d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE	(128 << 10)
895d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	0xf8f80000
905d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	0xf8f80000
915d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	(128 << 10)
925d97fe2aSYing Zhang #endif
935d97fe2aSYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
945d97fe2aSYing Zhang #define CONFIG_TPL_PAD_TO		0x20000
955d97fe2aSYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
965d97fe2aSYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
97f45210d6SMatthew McClintock #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
98f45210d6SMatthew McClintock #endif
99f45210d6SMatthew McClintock 
100c59e1b4dSTimur Tabi /* High Level Configuration Options */
101c59e1b4dSTimur Tabi #define CONFIG_BOOKE			/* BOOKE */
102c59e1b4dSTimur Tabi #define CONFIG_E500			/* BOOKE e500 family */
103c59e1b4dSTimur Tabi #define CONFIG_P1022
104c59e1b4dSTimur Tabi #define CONFIG_P1022DS
105c59e1b4dSTimur Tabi #define CONFIG_MP			/* support multiple processors */
106c59e1b4dSTimur Tabi 
1072ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
108e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE	0xeff40000
1092ae18241SWolfgang Denk #endif
1102ae18241SWolfgang Denk 
1117a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS
1127a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
1137a577fdaSKumar Gala #endif
1147a577fdaSKumar Gala 
115c59e1b4dSTimur Tabi #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
116c59e1b4dSTimur Tabi #define CONFIG_PCI			/* Enable PCI/PCIE */
117b38eaec5SRobert P. J. Day #define CONFIG_PCIE1			/* PCIE controller 1 (slot 1) */
118b38eaec5SRobert P. J. Day #define CONFIG_PCIE2			/* PCIE controller 2 (slot 2) */
119b38eaec5SRobert P. J. Day #define CONFIG_PCIE3			/* PCIE controller 3 (ULI bridge) */
120c59e1b4dSTimur Tabi #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
121c59e1b4dSTimur Tabi #define CONFIG_FSL_PCIE_RESET		/* need PCIe reset errata */
122c59e1b4dSTimur Tabi #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
123c59e1b4dSTimur Tabi 
124c59e1b4dSTimur Tabi #define CONFIG_ENABLE_36BIT_PHYS
125babb348cSTimur Tabi 
126babb348cSTimur Tabi #ifdef CONFIG_PHYS_64BIT
127c59e1b4dSTimur Tabi #define CONFIG_ADDR_MAP
128c59e1b4dSTimur Tabi #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
1299899ac19SJiang Yutang #endif
130c59e1b4dSTimur Tabi 
131c59e1b4dSTimur Tabi #define CONFIG_FSL_LAW			/* Use common FSL init code */
132c59e1b4dSTimur Tabi 
133c59e1b4dSTimur Tabi #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
134c59e1b4dSTimur Tabi #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
135c59e1b4dSTimur Tabi #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
136c59e1b4dSTimur Tabi 
137c59e1b4dSTimur Tabi /*
138c59e1b4dSTimur Tabi  * These can be toggled for performance analysis, otherwise use default.
139c59e1b4dSTimur Tabi  */
140c59e1b4dSTimur Tabi #define CONFIG_L2_CACHE
141c59e1b4dSTimur Tabi #define CONFIG_BTB
142c59e1b4dSTimur Tabi 
143c59e1b4dSTimur Tabi #define CONFIG_SYS_MEMTEST_START	0x00000000
144c59e1b4dSTimur Tabi #define CONFIG_SYS_MEMTEST_END		0x7fffffff
145c59e1b4dSTimur Tabi 
146e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xffe00000
147e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
148c59e1b4dSTimur Tabi 
149f45210d6SMatthew McClintock /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
150f45210d6SMatthew McClintock        SPL code*/
151f45210d6SMatthew McClintock #ifdef CONFIG_SPL_BUILD
152f45210d6SMatthew McClintock #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
153f45210d6SMatthew McClintock #endif
154f45210d6SMatthew McClintock 
155c59e1b4dSTimur Tabi /* DDR Setup */
156c59e1b4dSTimur Tabi #define CONFIG_DDR_SPD
157c59e1b4dSTimur Tabi #define CONFIG_VERY_BIG_RAM
1585614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3
159c59e1b4dSTimur Tabi 
160c59e1b4dSTimur Tabi #ifdef CONFIG_DDR_ECC
161c59e1b4dSTimur Tabi #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
162c59e1b4dSTimur Tabi #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
163c59e1b4dSTimur Tabi #endif
164c59e1b4dSTimur Tabi 
165c59e1b4dSTimur Tabi #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
166c59e1b4dSTimur Tabi #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
167c59e1b4dSTimur Tabi 
168c59e1b4dSTimur Tabi #define CONFIG_NUM_DDR_CONTROLLERS	1
169c59e1b4dSTimur Tabi #define CONFIG_DIMM_SLOTS_PER_CTLR	1
170c59e1b4dSTimur Tabi #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
171c59e1b4dSTimur Tabi 
172c59e1b4dSTimur Tabi /* I2C addresses of SPD EEPROMs */
173c59e1b4dSTimur Tabi #define CONFIG_SYS_SPD_BUS_NUM		1
174c39f44dcSKumar Gala #define SPD_EEPROM_ADDRESS		0x51	/* CTLR 0 DIMM 0 */
175c59e1b4dSTimur Tabi 
176f45210d6SMatthew McClintock /* These are used when DDR doesn't use SPD.  */
177f45210d6SMatthew McClintock #define CONFIG_SYS_SDRAM_SIZE		2048
178f45210d6SMatthew McClintock #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_2G
179f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003F
180f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014202
181f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS1_BNDS		0x0040007F
182f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS1_CONFIG	0x80014202
183f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_3		0x00010000
184f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_0		0x40110104
185f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_1		0x5c5bd746
186f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_2		0x0fa8d4ca
187f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_MODE_1		0x00441221
188f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_MODE_2		0x00000000
189f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_INTERVAL		0x0a280100
190f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
191f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CLK_CTRL		0x02800000
192f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CONTROL		0xc7000008
193f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CONTROL_2	0x24401041
194f45210d6SMatthew McClintock #define	CONFIG_SYS_DDR_TIMING_4		0x00220001
195f45210d6SMatthew McClintock #define	CONFIG_SYS_DDR_TIMING_5		0x02401400
196f45210d6SMatthew McClintock #define	CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
197f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_WRLVL_CONTROL	0x8675f608
198f45210d6SMatthew McClintock 
199c59e1b4dSTimur Tabi /*
200c59e1b4dSTimur Tabi  * Memory map
201c59e1b4dSTimur Tabi  *
202c59e1b4dSTimur Tabi  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
203c59e1b4dSTimur Tabi  * 0x8000_0000	0xdfff_ffff	PCI Express Mem		1.5G non-cacheable
204c59e1b4dSTimur Tabi  * 0xffc0_0000	0xffc2_ffff	PCI IO range		192K non-cacheable
205c59e1b4dSTimur Tabi  *
206c59e1b4dSTimur Tabi  * Localbus cacheable (TBD)
207c59e1b4dSTimur Tabi  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
208c59e1b4dSTimur Tabi  *
209c59e1b4dSTimur Tabi  * Localbus non-cacheable
210c59e1b4dSTimur Tabi  * 0xe000_0000	0xe80f_ffff	Promjet/free		128M non-cacheable
211c59e1b4dSTimur Tabi  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
212f45210d6SMatthew McClintock  * 0xff80_0000	0xff80_7fff	NAND			32K non-cacheable
213c59e1b4dSTimur Tabi  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
214c59e1b4dSTimur Tabi  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
215c59e1b4dSTimur Tabi  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
216c59e1b4dSTimur Tabi  */
217c59e1b4dSTimur Tabi 
218c59e1b4dSTimur Tabi /*
219c59e1b4dSTimur Tabi  * Local Bus Definitions
220c59e1b4dSTimur Tabi  */
221f45210d6SMatthew McClintock #define CONFIG_SYS_FLASH_BASE		0xe8000000 /* start of FLASH 128M */
2229899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
223f45210d6SMatthew McClintock #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe8000000ull
2249899ac19SJiang Yutang #else
2259899ac19SJiang Yutang #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
2269899ac19SJiang Yutang #endif
227c59e1b4dSTimur Tabi 
228c59e1b4dSTimur Tabi #define CONFIG_FLASH_BR_PRELIM  \
229f45210d6SMatthew McClintock 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
230c59e1b4dSTimur Tabi #define CONFIG_FLASH_OR_PRELIM	(OR_AM_128MB | 0xff7)
231c59e1b4dSTimur Tabi 
232f45210d6SMatthew McClintock #ifdef CONFIG_NAND
233f45210d6SMatthew McClintock #define CONFIG_SYS_BR1_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
234f45210d6SMatthew McClintock #define CONFIG_SYS_OR1_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
235f45210d6SMatthew McClintock #else
236c59e1b4dSTimur Tabi #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM  /* NOR Base Address */
237c59e1b4dSTimur Tabi #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM  /* NOR Options */
238f45210d6SMatthew McClintock #endif
239c59e1b4dSTimur Tabi 
240f45210d6SMatthew McClintock #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
241c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_QUIET_TEST
242c59e1b4dSTimur Tabi #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
243c59e1b4dSTimur Tabi 
244f45210d6SMatthew McClintock #define CONFIG_SYS_MAX_FLASH_BANKS	1
245c59e1b4dSTimur Tabi #define CONFIG_SYS_MAX_FLASH_SECT	1024
246c59e1b4dSTimur Tabi 
247f45210d6SMatthew McClintock #ifndef CONFIG_SYS_MONITOR_BASE
248f45210d6SMatthew McClintock #ifdef CONFIG_SPL_BUILD
249f45210d6SMatthew McClintock #define CONFIG_SYS_MONITOR_BASE		CONFIG_SPL_TEXT_BASE
250f45210d6SMatthew McClintock #else
25114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
252f45210d6SMatthew McClintock #endif
253f45210d6SMatthew McClintock #endif
254c59e1b4dSTimur Tabi 
255c59e1b4dSTimur Tabi #define CONFIG_FLASH_CFI_DRIVER
256c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_CFI
257c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_EMPTY_INFO
258c59e1b4dSTimur Tabi 
259f45210d6SMatthew McClintock /* Nand Flash */
260f45210d6SMatthew McClintock #if defined(CONFIG_NAND_FSL_ELBC)
261f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BASE		0xff800000
262f45210d6SMatthew McClintock #ifdef CONFIG_PHYS_64BIT
263f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
264f45210d6SMatthew McClintock #else
265f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
266f45210d6SMatthew McClintock #endif
267f45210d6SMatthew McClintock 
2685d97fe2aSYing Zhang #define CONFIG_SYS_NAND_BASE_LIST	{CONFIG_SYS_NAND_BASE}
269f45210d6SMatthew McClintock #define CONFIG_SYS_MAX_NAND_DEVICE	1
270f45210d6SMatthew McClintock #define CONFIG_CMD_NAND			1
271f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BLOCK_SIZE	(256 * 1024)
272f45210d6SMatthew McClintock #define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
273f45210d6SMatthew McClintock 
274f45210d6SMatthew McClintock /* NAND flash config */
275f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
276f45210d6SMatthew McClintock 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
277f45210d6SMatthew McClintock 			       | BR_PS_8	       /* Port Size = 8 bit */ \
278f45210d6SMatthew McClintock 			       | BR_MS_FCM	       /* MSEL = FCM */ \
279f45210d6SMatthew McClintock 			       | BR_V)		       /* valid */
280f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_OR_PRELIM  (OR_AM_32KB	       /* length 256K */ \
281f45210d6SMatthew McClintock 			       | OR_FCM_PGS	       /* Large Page*/ \
282f45210d6SMatthew McClintock 			       | OR_FCM_CSCT \
283f45210d6SMatthew McClintock 			       | OR_FCM_CST \
284f45210d6SMatthew McClintock 			       | OR_FCM_CHT \
285f45210d6SMatthew McClintock 			       | OR_FCM_SCY_1 \
286f45210d6SMatthew McClintock 			       | OR_FCM_TRLX \
287f45210d6SMatthew McClintock 			       | OR_FCM_EHTR)
288f45210d6SMatthew McClintock #ifdef CONFIG_NAND
289f45210d6SMatthew McClintock #define CONFIG_SYS_BR0_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
290f45210d6SMatthew McClintock #define CONFIG_SYS_OR0_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
291f45210d6SMatthew McClintock #else
292f45210d6SMatthew McClintock #define CONFIG_SYS_BR1_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
293f45210d6SMatthew McClintock #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
294f45210d6SMatthew McClintock #endif
295f45210d6SMatthew McClintock 
296f45210d6SMatthew McClintock #endif /* CONFIG_NAND_FSL_ELBC */
297f45210d6SMatthew McClintock 
298c59e1b4dSTimur Tabi #define CONFIG_BOARD_EARLY_INIT_F
299c59e1b4dSTimur Tabi #define CONFIG_BOARD_EARLY_INIT_R
300c59e1b4dSTimur Tabi #define CONFIG_MISC_INIT_R
301a2d12f88STimur Tabi #define CONFIG_HWCONFIG
302c59e1b4dSTimur Tabi 
303c59e1b4dSTimur Tabi #define CONFIG_FSL_NGPIXIS
304c59e1b4dSTimur Tabi #define PIXIS_BASE		0xffdf0000	/* PIXIS registers */
3059899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
306c59e1b4dSTimur Tabi #define PIXIS_BASE_PHYS		0xfffdf0000ull
3079899ac19SJiang Yutang #else
3089899ac19SJiang Yutang #define PIXIS_BASE_PHYS		PIXIS_BASE
3099899ac19SJiang Yutang #endif
310c59e1b4dSTimur Tabi 
311c59e1b4dSTimur Tabi #define CONFIG_SYS_BR2_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
312c59e1b4dSTimur Tabi #define CONFIG_SYS_OR2_PRELIM	(OR_AM_32KB | 0x6ff7)
313c59e1b4dSTimur Tabi 
314c59e1b4dSTimur Tabi #define PIXIS_LBMAP_SWITCH	7
3152906845aSYork Sun #define PIXIS_LBMAP_MASK	0xF0
316c59e1b4dSTimur Tabi #define PIXIS_LBMAP_ALTBANK	0x20
317f45210d6SMatthew McClintock #define PIXIS_SPD		0x07
318f45210d6SMatthew McClintock #define PIXIS_SPD_SYSCLK_MASK	0x07
3199b6e9d1cSJiang Yutang #define PIXIS_ELBC_SPI_MASK	0xc0
3209b6e9d1cSJiang Yutang #define PIXIS_SPI		0x80
321c59e1b4dSTimur Tabi 
322c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_RAM_LOCK
323c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000 /* Initial L1 address */
324553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000 /* Size of used area in RAM */
325c59e1b4dSTimur Tabi 
326c59e1b4dSTimur Tabi #define CONFIG_SYS_GBL_DATA_OFFSET	\
32725ddd1fbSWolfgang Denk 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
328c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
329c59e1b4dSTimur Tabi 
3309307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
33107b5edc2SJerry Huang #define CONFIG_SYS_MALLOC_LEN		(10 * 1024 * 1024)
332c59e1b4dSTimur Tabi 
333c59e1b4dSTimur Tabi /*
3347c8eea59SYing Zhang  * Config the L2 Cache as L2 SRAM
3357c8eea59SYing Zhang */
3367c8eea59SYing Zhang #if defined(CONFIG_SPL_BUILD)
337382ce7e9SYing Zhang #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
3387c8eea59SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR	0xf8f80000
3397c8eea59SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
3407c8eea59SYing Zhang #define CONFIG_SYS_L2_SIZE		(256 << 10)
3417c8eea59SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
3427c8eea59SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
34327585bd3SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
3447c8eea59SYing Zhang #define CONFIG_SPL_RELOC_STACK_SIZE	(32 << 10)
34527585bd3SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
34627585bd3SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(108 << 10)
3477c8eea59SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
3485d97fe2aSYing Zhang #elif defined(CONFIG_NAND)
3495d97fe2aSYing Zhang #ifdef CONFIG_TPL_BUILD
3505d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
3515d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
3525d97fe2aSYing Zhang #define CONFIG_SYS_L2_SIZE		(256 << 10)
3535d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
3545d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
3555d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
3565d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
3575d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(48 << 10)
3585d97fe2aSYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
3595d97fe2aSYing Zhang #else
3605d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
3615d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
3625d97fe2aSYing Zhang #define CONFIG_SYS_L2_SIZE		(256 << 10)
3635d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
3645d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	(CONFIG_SYS_INIT_L2_END - 0x2000)
3655d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_STACK		((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
3665d97fe2aSYing Zhang #endif
3677c8eea59SYing Zhang #endif
3687c8eea59SYing Zhang #endif
3697c8eea59SYing Zhang 
3707c8eea59SYing Zhang /*
371c59e1b4dSTimur Tabi  * Serial Port
372c59e1b4dSTimur Tabi  */
373c59e1b4dSTimur Tabi #define CONFIG_CONS_INDEX		1
374c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_SERIAL
375c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_REG_SIZE	1
376c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
3777c8eea59SYing Zhang #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
378f45210d6SMatthew McClintock #define CONFIG_NS16550_MIN_FUNCTIONS
379f45210d6SMatthew McClintock #endif
380c59e1b4dSTimur Tabi 
381c59e1b4dSTimur Tabi #define CONFIG_SYS_BAUDRATE_TABLE	\
382c59e1b4dSTimur Tabi 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
383c59e1b4dSTimur Tabi 
384c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
385c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
386c59e1b4dSTimur Tabi 
387c59e1b4dSTimur Tabi /* Video */
388ba8e76bdSTimur Tabi 
389d5e01e49STimur Tabi #ifdef CONFIG_FSL_DIU_FB
390d5e01e49STimur Tabi #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x10000)
391d5e01e49STimur Tabi #define CONFIG_VIDEO
392d5e01e49STimur Tabi #define CONFIG_CMD_BMP
393c59e1b4dSTimur Tabi #define CONFIG_CFB_CONSOLE
3947d3053fbSTimur Tabi #define CONFIG_VIDEO_SW_CURSOR
395c59e1b4dSTimur Tabi #define CONFIG_VGA_AS_SINGLE_DEVICE
396d5e01e49STimur Tabi #define CONFIG_VIDEO_LOGO
397d5e01e49STimur Tabi #define CONFIG_VIDEO_BMP_LOGO
39855b05237STimur Tabi #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
39955b05237STimur Tabi /*
40055b05237STimur Tabi  * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
40155b05237STimur Tabi  * disable empty flash sector detection, which is I/O-intensive.
40255b05237STimur Tabi  */
40355b05237STimur Tabi #undef CONFIG_SYS_FLASH_EMPTY_INFO
404c59e1b4dSTimur Tabi #endif
405c59e1b4dSTimur Tabi 
406ba8e76bdSTimur Tabi #ifndef CONFIG_FSL_DIU_FB
407218a758fSJiang Yutang #endif
408218a758fSJiang Yutang 
409218a758fSJiang Yutang #ifdef CONFIG_ATI
410218a758fSJiang Yutang #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE1_IO_VIRT
411218a758fSJiang Yutang #define CONFIG_VIDEO
412218a758fSJiang Yutang #define CONFIG_BIOSEMU
413218a758fSJiang Yutang #define CONFIG_VIDEO_SW_CURSOR
414218a758fSJiang Yutang #define CONFIG_ATI_RADEON_FB
415218a758fSJiang Yutang #define CONFIG_VIDEO_LOGO
416218a758fSJiang Yutang #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
417218a758fSJiang Yutang #define CONFIG_CFB_CONSOLE
418218a758fSJiang Yutang #define CONFIG_VGA_AS_SINGLE_DEVICE
419218a758fSJiang Yutang #endif
420218a758fSJiang Yutang 
421c59e1b4dSTimur Tabi /* I2C */
42200f792e0SHeiko Schocher #define CONFIG_SYS_I2C
42300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
42400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
42500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
42600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
42700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
42800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
42900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
430c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_NOPROBES		{{0, 0x29}}
431c59e1b4dSTimur Tabi 
432c59e1b4dSTimur Tabi /*
433c59e1b4dSTimur Tabi  * I2C2 EEPROM
434c59e1b4dSTimur Tabi  */
435c59e1b4dSTimur Tabi #define CONFIG_ID_EEPROM
436c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_NXID
437c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
438c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
439c59e1b4dSTimur Tabi #define CONFIG_SYS_EEPROM_BUS_NUM	1
440c59e1b4dSTimur Tabi 
441c59e1b4dSTimur Tabi /*
4429b6e9d1cSJiang Yutang  * eSPI - Enhanced SPI
4439b6e9d1cSJiang Yutang  */
4449b6e9d1cSJiang Yutang 
4459b6e9d1cSJiang Yutang #define CONFIG_HARD_SPI
4469b6e9d1cSJiang Yutang 
4479b6e9d1cSJiang Yutang #define CONFIG_SF_DEFAULT_SPEED		10000000
4489b6e9d1cSJiang Yutang #define CONFIG_SF_DEFAULT_MODE		0
4499b6e9d1cSJiang Yutang 
4509b6e9d1cSJiang Yutang /*
451c59e1b4dSTimur Tabi  * General PCI
452c59e1b4dSTimur Tabi  * Memory space is mapped 1-1, but I/O space must start from 0.
453c59e1b4dSTimur Tabi  */
454c59e1b4dSTimur Tabi 
455c59e1b4dSTimur Tabi /* controller 1, Slot 2, tgtid 1, Base address a000 */
456c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_VIRT	0xc0000000
4579899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
458c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
459c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc40000000ull
4609899ac19SJiang Yutang #else
4619899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_MEM_BUS	0xc0000000
4629899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc0000000
4639899ac19SJiang Yutang #endif
464c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
465c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc20000
466c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
4679899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
468c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc20000ull
4699899ac19SJiang Yutang #else
4709899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc20000
4719899ac19SJiang Yutang #endif
472c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
473c59e1b4dSTimur Tabi 
474c59e1b4dSTimur Tabi /* controller 2, direct to uli, tgtid 2, Base address 9000 */
475c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
4769899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
477c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
478c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
4799899ac19SJiang Yutang #else
4809899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
4819899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
4829899ac19SJiang Yutang #endif
483c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
484c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
485c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
4869899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
487c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
4889899ac19SJiang Yutang #else
4899899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
4909899ac19SJiang Yutang #endif
491c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
492c59e1b4dSTimur Tabi 
493c59e1b4dSTimur Tabi /* controller 3, Slot 1, tgtid 3, Base address b000 */
494c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_VIRT	0x80000000
4959899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
496c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
497c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc00000000ull
4989899ac19SJiang Yutang #else
4999899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_MEM_BUS	0x80000000
5009899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_MEM_PHYS	0x80000000
5019899ac19SJiang Yutang #endif
502c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
503c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc00000
504c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
5059899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
506c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc00000ull
5079899ac19SJiang Yutang #else
5089899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc00000
5099899ac19SJiang Yutang #endif
510c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
511c59e1b4dSTimur Tabi 
512c59e1b4dSTimur Tabi #ifdef CONFIG_PCI
513842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
514c59e1b4dSTimur Tabi #define CONFIG_PCI_PNP			/* do pci plug-and-play */
515c59e1b4dSTimur Tabi #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
516c59e1b4dSTimur Tabi #endif
517c59e1b4dSTimur Tabi 
518c59e1b4dSTimur Tabi /* SATA */
519c59e1b4dSTimur Tabi #define CONFIG_LIBATA
520c59e1b4dSTimur Tabi #define CONFIG_FSL_SATA
5219760b274SZang Roy-R61911 #define CONFIG_FSL_SATA_V2
522c59e1b4dSTimur Tabi 
523c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA_MAX_DEVICE	2
524c59e1b4dSTimur Tabi #define CONFIG_SATA1
525c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
526c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
527c59e1b4dSTimur Tabi #define CONFIG_SATA2
528c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
529c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
530c59e1b4dSTimur Tabi 
531c59e1b4dSTimur Tabi #ifdef CONFIG_FSL_SATA
532c59e1b4dSTimur Tabi #define CONFIG_LBA48
533c59e1b4dSTimur Tabi #define CONFIG_CMD_SATA
534c59e1b4dSTimur Tabi #define CONFIG_DOS_PARTITION
535c59e1b4dSTimur Tabi #endif
536c59e1b4dSTimur Tabi 
537c59e1b4dSTimur Tabi #define CONFIG_MMC
538c59e1b4dSTimur Tabi #ifdef CONFIG_MMC
539c59e1b4dSTimur Tabi #define CONFIG_FSL_ESDHC
540c59e1b4dSTimur Tabi #define CONFIG_GENERIC_MMC
541c59e1b4dSTimur Tabi #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
542c59e1b4dSTimur Tabi #endif
543c59e1b4dSTimur Tabi 
544c59e1b4dSTimur Tabi #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
545c59e1b4dSTimur Tabi #define CONFIG_DOS_PARTITION
546c59e1b4dSTimur Tabi #endif
547c59e1b4dSTimur Tabi 
548c59e1b4dSTimur Tabi #define CONFIG_TSEC_ENET
549c59e1b4dSTimur Tabi #ifdef CONFIG_TSEC_ENET
550c59e1b4dSTimur Tabi 
551c59e1b4dSTimur Tabi #define CONFIG_TSECV2
552c59e1b4dSTimur Tabi 
553c59e1b4dSTimur Tabi #define CONFIG_MII			/* MII PHY management */
554c59e1b4dSTimur Tabi #define CONFIG_TSEC1		1
555c59e1b4dSTimur Tabi #define CONFIG_TSEC1_NAME	"eTSEC1"
556c59e1b4dSTimur Tabi #define CONFIG_TSEC2		1
557c59e1b4dSTimur Tabi #define CONFIG_TSEC2_NAME	"eTSEC2"
558c59e1b4dSTimur Tabi 
559c59e1b4dSTimur Tabi #define TSEC1_PHY_ADDR		1
560c59e1b4dSTimur Tabi #define TSEC2_PHY_ADDR		2
561c59e1b4dSTimur Tabi 
562c59e1b4dSTimur Tabi #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
563c59e1b4dSTimur Tabi #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
564c59e1b4dSTimur Tabi 
565c59e1b4dSTimur Tabi #define TSEC1_PHYIDX		0
566c59e1b4dSTimur Tabi #define TSEC2_PHYIDX		0
567c59e1b4dSTimur Tabi 
568c59e1b4dSTimur Tabi #define CONFIG_ETHPRIME		"eTSEC1"
569c59e1b4dSTimur Tabi 
570c59e1b4dSTimur Tabi #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
571c59e1b4dSTimur Tabi #endif
572c59e1b4dSTimur Tabi 
573c59e1b4dSTimur Tabi /*
57494b383e7SYangbo Lu  * Dynamic MTD Partition support with mtdparts
57594b383e7SYangbo Lu  */
57694b383e7SYangbo Lu #define CONFIG_MTD_DEVICE
57794b383e7SYangbo Lu #define CONFIG_MTD_PARTITIONS
57894b383e7SYangbo Lu #define CONFIG_CMD_MTDPARTS
57994b383e7SYangbo Lu #define CONFIG_FLASH_CFI_MTD
58094b383e7SYangbo Lu #ifdef CONFIG_PHYS_64BIT
58194b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=fe8000000.nor"
58294b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:48m(ramdisk)," \
58394b383e7SYangbo Lu 			"14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
58494b383e7SYangbo Lu 			"512k(dtb),768k(u-boot)"
58594b383e7SYangbo Lu #else
58694b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=e8000000.nor"
58794b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=e8000000.nor:48m(ramdisk)," \
58894b383e7SYangbo Lu 			"14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
58994b383e7SYangbo Lu 			"512k(dtb),768k(u-boot)"
59094b383e7SYangbo Lu #endif
59194b383e7SYangbo Lu 
59294b383e7SYangbo Lu /*
593c59e1b4dSTimur Tabi  * Environment
594c59e1b4dSTimur Tabi  */
595382ce7e9SYing Zhang #ifdef CONFIG_SPIFLASH
596af253608SMatthew McClintock #define CONFIG_ENV_IS_IN_SPI_FLASH
597af253608SMatthew McClintock #define CONFIG_ENV_SPI_BUS	0
598af253608SMatthew McClintock #define CONFIG_ENV_SPI_CS	0
599af253608SMatthew McClintock #define CONFIG_ENV_SPI_MAX_HZ	10000000
600af253608SMatthew McClintock #define CONFIG_ENV_SPI_MODE	0
601af253608SMatthew McClintock #define CONFIG_ENV_SIZE		0x2000	/* 8KB */
602af253608SMatthew McClintock #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
603af253608SMatthew McClintock #define CONFIG_ENV_SECT_SIZE	0x10000
6047c8eea59SYing Zhang #elif defined(CONFIG_SDCARD)
605af253608SMatthew McClintock #define CONFIG_ENV_IS_IN_MMC
6067c8eea59SYing Zhang #define CONFIG_FSL_FIXED_MMC_LOCATION
607c59e1b4dSTimur Tabi #define CONFIG_ENV_SIZE		0x2000
608af253608SMatthew McClintock #define CONFIG_SYS_MMC_ENV_DEV	0
609f45210d6SMatthew McClintock #elif defined(CONFIG_NAND)
6105d97fe2aSYing Zhang #ifdef CONFIG_TPL_BUILD
6115d97fe2aSYing Zhang #define CONFIG_ENV_SIZE		0x2000
6125d97fe2aSYing Zhang #define CONFIG_ENV_ADDR		(CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
6135d97fe2aSYing Zhang #else
614af253608SMatthew McClintock #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
6155d97fe2aSYing Zhang #endif
6165d97fe2aSYing Zhang #define CONFIG_ENV_IS_IN_NAND
6175d97fe2aSYing Zhang #define CONFIG_ENV_OFFSET	(1024 * 1024)
618af253608SMatthew McClintock #define CONFIG_ENV_RANGE	(3 * CONFIG_ENV_SIZE)
619f45210d6SMatthew McClintock #elif defined(CONFIG_SYS_RAMBOOT)
620af253608SMatthew McClintock #define CONFIG_ENV_IS_NOWHERE	/* Store ENV in memory only */
621af253608SMatthew McClintock #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
622af253608SMatthew McClintock #define CONFIG_ENV_SIZE		0x2000
623af253608SMatthew McClintock #else
624af253608SMatthew McClintock #define CONFIG_ENV_IS_IN_FLASH
625af253608SMatthew McClintock #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
626af253608SMatthew McClintock #define CONFIG_ENV_SIZE		0x2000
627af253608SMatthew McClintock #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
628af253608SMatthew McClintock #endif
629c59e1b4dSTimur Tabi 
630c59e1b4dSTimur Tabi #define CONFIG_LOADS_ECHO
631c59e1b4dSTimur Tabi #define CONFIG_SYS_LOADS_BAUD_CHANGE
632c59e1b4dSTimur Tabi 
633c59e1b4dSTimur Tabi /*
634c59e1b4dSTimur Tabi  * Command line configuration.
635c59e1b4dSTimur Tabi  */
63679ee3448SKumar Gala #define CONFIG_CMD_ERRATA
637c59e1b4dSTimur Tabi #define CONFIG_CMD_IRQ
638b8339e2bSMatthew McClintock #define CONFIG_CMD_REGINFO
639c59e1b4dSTimur Tabi 
640c59e1b4dSTimur Tabi #ifdef CONFIG_PCI
641c59e1b4dSTimur Tabi #define CONFIG_CMD_PCI
642c59e1b4dSTimur Tabi #endif
643c59e1b4dSTimur Tabi 
644c59e1b4dSTimur Tabi /*
645c59e1b4dSTimur Tabi  * USB
646c59e1b4dSTimur Tabi  */
6473d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB
6483d7506faSramneek mehresh #ifdef CONFIG_HAS_FSL_DR_USB
649c59e1b4dSTimur Tabi #define CONFIG_USB_EHCI
650c59e1b4dSTimur Tabi 
651c59e1b4dSTimur Tabi #ifdef CONFIG_USB_EHCI
652c59e1b4dSTimur Tabi #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
653c59e1b4dSTimur Tabi #define CONFIG_USB_EHCI_FSL
654c59e1b4dSTimur Tabi #endif
6553d7506faSramneek mehresh #endif
656c59e1b4dSTimur Tabi 
657c59e1b4dSTimur Tabi /*
658c59e1b4dSTimur Tabi  * Miscellaneous configurable options
659c59e1b4dSTimur Tabi  */
660c59e1b4dSTimur Tabi #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
661c59e1b4dSTimur Tabi #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
6625be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
663c59e1b4dSTimur Tabi #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
664c59e1b4dSTimur Tabi #ifdef CONFIG_CMD_KGDB
665c59e1b4dSTimur Tabi #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
666c59e1b4dSTimur Tabi #else
667c59e1b4dSTimur Tabi #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
668c59e1b4dSTimur Tabi #endif
669c59e1b4dSTimur Tabi /* Print Buffer Size */
670c59e1b4dSTimur Tabi #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
671c59e1b4dSTimur Tabi #define CONFIG_SYS_MAXARGS	16
672c59e1b4dSTimur Tabi #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
673c59e1b4dSTimur Tabi 
674c59e1b4dSTimur Tabi /*
675c59e1b4dSTimur Tabi  * For booting Linux, the board info and command line data
676a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
677c59e1b4dSTimur Tabi  * the maximum mapped by the Linux kernel during initialization.
678c59e1b4dSTimur Tabi  */
679a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
680a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
681c59e1b4dSTimur Tabi 
682c59e1b4dSTimur Tabi #ifdef CONFIG_CMD_KGDB
683c59e1b4dSTimur Tabi #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
684c59e1b4dSTimur Tabi #endif
685c59e1b4dSTimur Tabi 
686c59e1b4dSTimur Tabi /*
687c59e1b4dSTimur Tabi  * Environment Configuration
688c59e1b4dSTimur Tabi  */
689c59e1b4dSTimur Tabi 
690c59e1b4dSTimur Tabi #define CONFIG_HOSTNAME		p1022ds
6918b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
692b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
693c59e1b4dSTimur Tabi #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
694c59e1b4dSTimur Tabi 
695c59e1b4dSTimur Tabi #define CONFIG_LOADADDR		1000000
696c59e1b4dSTimur Tabi 
697c59e1b4dSTimur Tabi 
698c59e1b4dSTimur Tabi #define CONFIG_BAUDRATE	115200
699c59e1b4dSTimur Tabi 
700c59e1b4dSTimur Tabi #define	CONFIG_EXTRA_ENV_SETTINGS				\
701c59e1b4dSTimur Tabi 	"netdev=eth0\0"						\
7025368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
7035368c55dSMarek Vasut 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
70484e34b65STimur Tabi 	"tftpflash=tftpboot $loadaddr $uboot && "		\
70584e34b65STimur Tabi 		"protect off $ubootaddr +$filesize && "		\
70684e34b65STimur Tabi 		"erase $ubootaddr +$filesize && "		\
70784e34b65STimur Tabi 		"cp.b $loadaddr $ubootaddr $filesize && "	\
70884e34b65STimur Tabi 		"protect on $ubootaddr +$filesize && "		\
70984e34b65STimur Tabi 		"cmp.b $loadaddr $ubootaddr $filesize\0"	\
710c59e1b4dSTimur Tabi 	"consoledev=ttyS0\0"					\
711c59e1b4dSTimur Tabi 	"ramdiskaddr=2000000\0"					\
71284e34b65STimur Tabi 	"ramdiskfile=rootfs.ext2.gz.uboot\0"			\
713b24a4f62SScott Wood 	"fdtaddr=1e00000\0"	  			      	\
714c59e1b4dSTimur Tabi 	"fdtfile=p1022ds.dtb\0"	  				\
715c59e1b4dSTimur Tabi 	"bdev=sda3\0"		  			      	\
716ba8e76bdSTimur Tabi 	"hwconfig=esdhc;audclk:12\0"
717c59e1b4dSTimur Tabi 
718c59e1b4dSTimur Tabi #define CONFIG_HDBOOT					\
719c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/$bdev rw "		\
72084e34b65STimur Tabi 	"console=$consoledev,$baudrate $othbootargs $videobootargs;"	\
721c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"			\
722c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"			\
723c59e1b4dSTimur Tabi 	"bootm $loadaddr - $fdtaddr"
724c59e1b4dSTimur Tabi 
725c59e1b4dSTimur Tabi #define CONFIG_NFSBOOTCOMMAND						\
726c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/nfs rw "				\
727c59e1b4dSTimur Tabi 	"nfsroot=$serverip:$rootpath "					\
728c59e1b4dSTimur Tabi 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
72984e34b65STimur Tabi 	"console=$consoledev,$baudrate $othbootargs $videobootargs;"	\
730c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"					\
731c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"					\
732c59e1b4dSTimur Tabi 	"bootm $loadaddr - $fdtaddr"
733c59e1b4dSTimur Tabi 
734c59e1b4dSTimur Tabi #define CONFIG_RAMBOOTCOMMAND						\
735c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/ram rw "				\
73684e34b65STimur Tabi 	"console=$consoledev,$baudrate $othbootargs $videobootargs;"	\
737c59e1b4dSTimur Tabi 	"tftp $ramdiskaddr $ramdiskfile;"				\
738c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"					\
739c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"					\
740c59e1b4dSTimur Tabi 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
741c59e1b4dSTimur Tabi 
742c59e1b4dSTimur Tabi #define CONFIG_BOOTCOMMAND		CONFIG_RAMBOOTCOMMAND
743c59e1b4dSTimur Tabi 
744c59e1b4dSTimur Tabi #endif
745