1c59e1b4dSTimur Tabi /* 23d7506faSramneek mehresh * Copyright 2010-2012 Freescale Semiconductor, Inc. 3c59e1b4dSTimur Tabi * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com> 4c59e1b4dSTimur Tabi * Timur Tabi <timur@freescale.com> 5c59e1b4dSTimur Tabi * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 7c59e1b4dSTimur Tabi */ 8c59e1b4dSTimur Tabi 9c59e1b4dSTimur Tabi #ifndef __CONFIG_H 10c59e1b4dSTimur Tabi #define __CONFIG_H 11c59e1b4dSTimur Tabi 12c59e1b4dSTimur Tabi #include "../board/freescale/common/ics307_clk.h" 13c59e1b4dSTimur Tabi 149899ac19SJiang Yutang #ifdef CONFIG_36BIT 159899ac19SJiang Yutang #define CONFIG_PHYS_64BIT 169899ac19SJiang Yutang #endif 179899ac19SJiang Yutang 18af253608SMatthew McClintock #ifdef CONFIG_SDCARD 197c8eea59SYing Zhang #define CONFIG_SPL 207c8eea59SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 217c8eea59SYing Zhang #define CONFIG_SPL_ENV_SUPPORT 227c8eea59SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT 237c8eea59SYing Zhang #define CONFIG_SPL_MMC_SUPPORT 247c8eea59SYing Zhang #define CONFIG_SPL_MMC_MINIMAL 257c8eea59SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE 267c8eea59SYing Zhang #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 277c8eea59SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT 287c8eea59SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT 297c8eea59SYing Zhang #define CONFIG_SPL_I2C_SUPPORT 307c8eea59SYing Zhang #define CONFIG_FSL_LAW /* Use common FSL init code */ 317c8eea59SYing Zhang #define CONFIG_SYS_TEXT_BASE 0x11001000 327c8eea59SYing Zhang #define CONFIG_SPL_TEXT_BASE 0xf8f81000 337c8eea59SYing Zhang #define CONFIG_SPL_PAD_TO 0x18000 347c8eea59SYing Zhang #define CONFIG_SPL_MAX_SIZE (96 * 1024) 357c8eea59SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_SIZE (512 << 10) 367c8eea59SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000) 377c8eea59SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000) 387c8eea59SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_OFFS (96 << 10) 397c8eea59SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC 407c8eea59SYing Zhang #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 417c8eea59SYing Zhang #define CONFIG_SPL_MMC_BOOT 427c8eea59SYing Zhang #ifdef CONFIG_SPL_BUILD 437c8eea59SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR 447c8eea59SYing Zhang #endif 45af253608SMatthew McClintock #endif 46af253608SMatthew McClintock 47af253608SMatthew McClintock #ifdef CONFIG_SPIFLASH 48382ce7e9SYing Zhang #define CONFIG_SPL 49382ce7e9SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 50382ce7e9SYing Zhang #define CONFIG_SPL_ENV_SUPPORT 51382ce7e9SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT 52382ce7e9SYing Zhang #define CONFIG_SPL_SPI_SUPPORT 53382ce7e9SYing Zhang #define CONFIG_SPL_SPI_FLASH_SUPPORT 54382ce7e9SYing Zhang #define CONFIG_SPL_SPI_FLASH_MINIMAL 55382ce7e9SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE 56382ce7e9SYing Zhang #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 57382ce7e9SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT 58382ce7e9SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT 59382ce7e9SYing Zhang #define CONFIG_SPL_I2C_SUPPORT 60382ce7e9SYing Zhang #define CONFIG_FSL_LAW /* Use common FSL init code */ 61382ce7e9SYing Zhang #define CONFIG_SYS_TEXT_BASE 0x11001000 62382ce7e9SYing Zhang #define CONFIG_SPL_TEXT_BASE 0xf8f81000 63382ce7e9SYing Zhang #define CONFIG_SPL_PAD_TO 0x18000 64382ce7e9SYing Zhang #define CONFIG_SPL_MAX_SIZE (96 * 1024) 65382ce7e9SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (512 << 10) 66382ce7e9SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000) 67382ce7e9SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000) 68382ce7e9SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (96 << 10) 69382ce7e9SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC 70382ce7e9SYing Zhang #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 71382ce7e9SYing Zhang #define CONFIG_SPL_SPI_BOOT 72382ce7e9SYing Zhang #ifdef CONFIG_SPL_BUILD 73382ce7e9SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR 74382ce7e9SYing Zhang #endif 75af253608SMatthew McClintock #endif 76af253608SMatthew McClintock 77f45210d6SMatthew McClintock #define CONFIG_NAND_FSL_ELBC 78*9407c3fcSYork Sun #define CONFIG_SYS_NAND_MAX_ECCPOS 56 79*9407c3fcSYork Sun #define CONFIG_SYS_NAND_MAX_OOBFREE 5 80f45210d6SMatthew McClintock 81f45210d6SMatthew McClintock #ifdef CONFIG_NAND 82f45210d6SMatthew McClintock #define CONFIG_SPL 835d97fe2aSYing Zhang #define CONFIG_TPL 845d97fe2aSYing Zhang #ifdef CONFIG_TPL_BUILD 855d97fe2aSYing Zhang #define CONFIG_SPL_NAND_BOOT 865d97fe2aSYing Zhang #define CONFIG_SPL_FLUSH_IMAGE 875d97fe2aSYing Zhang #define CONFIG_SPL_ENV_SUPPORT 885d97fe2aSYing Zhang #define CONFIG_SPL_NAND_INIT 895d97fe2aSYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT 905d97fe2aSYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT 915d97fe2aSYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT 925d97fe2aSYing Zhang #define CONFIG_SPL_I2C_SUPPORT 935d97fe2aSYing Zhang #define CONFIG_SPL_NAND_SUPPORT 945d97fe2aSYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 955d97fe2aSYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR 965d97fe2aSYing Zhang #define CONFIG_SPL_MAX_SIZE (128 << 10) 975d97fe2aSYing Zhang #define CONFIG_SPL_TEXT_BASE 0xf8f81000 985d97fe2aSYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC 995d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE (576 << 10) 1005d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000) 1015d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000) 1025d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10) 1035d97fe2aSYing Zhang #elif defined(CONFIG_SPL_BUILD) 104f45210d6SMatthew McClintock #define CONFIG_SPL_INIT_MINIMAL 105f45210d6SMatthew McClintock #define CONFIG_SPL_SERIAL_SUPPORT 106f45210d6SMatthew McClintock #define CONFIG_SPL_NAND_SUPPORT 107f45210d6SMatthew McClintock #define CONFIG_SPL_FLUSH_IMAGE 1085d97fe2aSYing Zhang #define CONFIG_SPL_TEXT_BASE 0xff800000 1095ed6f447STom Rini #define CONFIG_SPL_MAX_SIZE 4096 1105d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10) 1115d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000 1125d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000 1135d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10) 1145d97fe2aSYing Zhang #endif 1155d97fe2aSYing Zhang #define CONFIG_SPL_PAD_TO 0x20000 1165d97fe2aSYing Zhang #define CONFIG_TPL_PAD_TO 0x20000 1175d97fe2aSYing Zhang #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 1185d97fe2aSYing Zhang #define CONFIG_SYS_TEXT_BASE 0x11001000 119f45210d6SMatthew McClintock #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 120f45210d6SMatthew McClintock #endif 121f45210d6SMatthew McClintock 122c59e1b4dSTimur Tabi /* High Level Configuration Options */ 123c59e1b4dSTimur Tabi #define CONFIG_BOOKE /* BOOKE */ 124c59e1b4dSTimur Tabi #define CONFIG_E500 /* BOOKE e500 family */ 125c59e1b4dSTimur Tabi #define CONFIG_MPC85xx /* MPC8540/60/55/41/48 */ 126c59e1b4dSTimur Tabi #define CONFIG_P1022 127c59e1b4dSTimur Tabi #define CONFIG_P1022DS 128c59e1b4dSTimur Tabi #define CONFIG_MP /* support multiple processors */ 129c59e1b4dSTimur Tabi 1302ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 1312ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xeff80000 1322ae18241SWolfgang Denk #endif 1332ae18241SWolfgang Denk 1347a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 1357a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 1367a577fdaSKumar Gala #endif 1377a577fdaSKumar Gala 138c59e1b4dSTimur Tabi #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */ 139c59e1b4dSTimur Tabi #define CONFIG_PCI /* Enable PCI/PCIE */ 140c59e1b4dSTimur Tabi #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */ 141c59e1b4dSTimur Tabi #define CONFIG_PCIE2 /* PCIE controler 2 (slot 2) */ 142c59e1b4dSTimur Tabi #define CONFIG_PCIE3 /* PCIE controler 3 (ULI bridge) */ 143c59e1b4dSTimur Tabi #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 144c59e1b4dSTimur Tabi #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 145c59e1b4dSTimur Tabi #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 146c59e1b4dSTimur Tabi 147c59e1b4dSTimur Tabi #define CONFIG_ENABLE_36BIT_PHYS 148babb348cSTimur Tabi 149babb348cSTimur Tabi #ifdef CONFIG_PHYS_64BIT 150c59e1b4dSTimur Tabi #define CONFIG_ADDR_MAP 151c59e1b4dSTimur Tabi #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 1529899ac19SJiang Yutang #endif 153c59e1b4dSTimur Tabi 154c59e1b4dSTimur Tabi #define CONFIG_FSL_LAW /* Use common FSL init code */ 155c59e1b4dSTimur Tabi 156c59e1b4dSTimur Tabi #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 157c59e1b4dSTimur Tabi #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 158c59e1b4dSTimur Tabi #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */ 159c59e1b4dSTimur Tabi 160c59e1b4dSTimur Tabi /* 161c59e1b4dSTimur Tabi * These can be toggled for performance analysis, otherwise use default. 162c59e1b4dSTimur Tabi */ 163c59e1b4dSTimur Tabi #define CONFIG_L2_CACHE 164c59e1b4dSTimur Tabi #define CONFIG_BTB 165c59e1b4dSTimur Tabi 166c59e1b4dSTimur Tabi #define CONFIG_SYS_MEMTEST_START 0x00000000 167c59e1b4dSTimur Tabi #define CONFIG_SYS_MEMTEST_END 0x7fffffff 168c59e1b4dSTimur Tabi 169e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xffe00000 170e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 171c59e1b4dSTimur Tabi 172f45210d6SMatthew McClintock /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k 173f45210d6SMatthew McClintock SPL code*/ 174f45210d6SMatthew McClintock #ifdef CONFIG_SPL_BUILD 175f45210d6SMatthew McClintock #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 176f45210d6SMatthew McClintock #endif 177f45210d6SMatthew McClintock 178f45210d6SMatthew McClintock 179c59e1b4dSTimur Tabi /* DDR Setup */ 180c59e1b4dSTimur Tabi #define CONFIG_DDR_SPD 181c59e1b4dSTimur Tabi #define CONFIG_VERY_BIG_RAM 1825614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3 183c59e1b4dSTimur Tabi 184c59e1b4dSTimur Tabi #ifdef CONFIG_DDR_ECC 185c59e1b4dSTimur Tabi #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 186c59e1b4dSTimur Tabi #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 187c59e1b4dSTimur Tabi #endif 188c59e1b4dSTimur Tabi 189c59e1b4dSTimur Tabi #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 190c59e1b4dSTimur Tabi #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 191c59e1b4dSTimur Tabi 192c59e1b4dSTimur Tabi #define CONFIG_NUM_DDR_CONTROLLERS 1 193c59e1b4dSTimur Tabi #define CONFIG_DIMM_SLOTS_PER_CTLR 1 194c59e1b4dSTimur Tabi #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 195c59e1b4dSTimur Tabi 196c59e1b4dSTimur Tabi /* I2C addresses of SPD EEPROMs */ 197c59e1b4dSTimur Tabi #define CONFIG_SYS_SPD_BUS_NUM 1 198c39f44dcSKumar Gala #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 199c59e1b4dSTimur Tabi 200f45210d6SMatthew McClintock /* These are used when DDR doesn't use SPD. */ 201f45210d6SMatthew McClintock #define CONFIG_SYS_SDRAM_SIZE 2048 202f45210d6SMatthew McClintock #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G 203f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F 204f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202 205f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F 206f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202 207f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_3 0x00010000 208f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_0 0x40110104 209f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746 210f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca 211f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_MODE_1 0x00441221 212f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_MODE_2 0x00000000 213f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_INTERVAL 0x0a280100 214f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 215f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CLK_CTRL 0x02800000 216f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CONTROL 0xc7000008 217f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CONTROL_2 0x24401041 218f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_4 0x00220001 219f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_5 0x02401400 220f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 221f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608 222f45210d6SMatthew McClintock 223f45210d6SMatthew McClintock 224c59e1b4dSTimur Tabi /* 225c59e1b4dSTimur Tabi * Memory map 226c59e1b4dSTimur Tabi * 227c59e1b4dSTimur Tabi * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 228c59e1b4dSTimur Tabi * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable 229c59e1b4dSTimur Tabi * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable 230c59e1b4dSTimur Tabi * 231c59e1b4dSTimur Tabi * Localbus cacheable (TBD) 232c59e1b4dSTimur Tabi * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable 233c59e1b4dSTimur Tabi * 234c59e1b4dSTimur Tabi * Localbus non-cacheable 235c59e1b4dSTimur Tabi * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable 236c59e1b4dSTimur Tabi * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable 237f45210d6SMatthew McClintock * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable 238c59e1b4dSTimur Tabi * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0 239c59e1b4dSTimur Tabi * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 240c59e1b4dSTimur Tabi * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 241c59e1b4dSTimur Tabi */ 242c59e1b4dSTimur Tabi 243c59e1b4dSTimur Tabi /* 244c59e1b4dSTimur Tabi * Local Bus Definitions 245c59e1b4dSTimur Tabi */ 246f45210d6SMatthew McClintock #define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */ 2479899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT 248f45210d6SMatthew McClintock #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull 2499899ac19SJiang Yutang #else 2509899ac19SJiang Yutang #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 2519899ac19SJiang Yutang #endif 252c59e1b4dSTimur Tabi 253c59e1b4dSTimur Tabi #define CONFIG_FLASH_BR_PRELIM \ 254f45210d6SMatthew McClintock (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 255c59e1b4dSTimur Tabi #define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7) 256c59e1b4dSTimur Tabi 257f45210d6SMatthew McClintock #ifdef CONFIG_NAND 258f45210d6SMatthew McClintock #define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 259f45210d6SMatthew McClintock #define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 260f45210d6SMatthew McClintock #else 261c59e1b4dSTimur Tabi #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 262c59e1b4dSTimur Tabi #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 263f45210d6SMatthew McClintock #endif 264c59e1b4dSTimur Tabi 265f45210d6SMatthew McClintock #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 266c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_QUIET_TEST 267c59e1b4dSTimur Tabi #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 268c59e1b4dSTimur Tabi 269f45210d6SMatthew McClintock #define CONFIG_SYS_MAX_FLASH_BANKS 1 270c59e1b4dSTimur Tabi #define CONFIG_SYS_MAX_FLASH_SECT 1024 271c59e1b4dSTimur Tabi 272f45210d6SMatthew McClintock #ifndef CONFIG_SYS_MONITOR_BASE 273f45210d6SMatthew McClintock #ifdef CONFIG_SPL_BUILD 274f45210d6SMatthew McClintock #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 275f45210d6SMatthew McClintock #else 27614d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 277f45210d6SMatthew McClintock #endif 278f45210d6SMatthew McClintock #endif 279c59e1b4dSTimur Tabi 280c59e1b4dSTimur Tabi #define CONFIG_FLASH_CFI_DRIVER 281c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_CFI 282c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_EMPTY_INFO 283c59e1b4dSTimur Tabi 284f45210d6SMatthew McClintock /* Nand Flash */ 285f45210d6SMatthew McClintock #if defined(CONFIG_NAND_FSL_ELBC) 286f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BASE 0xff800000 287f45210d6SMatthew McClintock #ifdef CONFIG_PHYS_64BIT 288f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull 289f45210d6SMatthew McClintock #else 290f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 291f45210d6SMatthew McClintock #endif 292f45210d6SMatthew McClintock 2935d97fe2aSYing Zhang #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 294f45210d6SMatthew McClintock #define CONFIG_SYS_MAX_NAND_DEVICE 1 295f45210d6SMatthew McClintock #define CONFIG_MTD_NAND_VERIFY_WRITE 296f45210d6SMatthew McClintock #define CONFIG_CMD_NAND 1 297f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024) 298f45210d6SMatthew McClintock #define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE 299f45210d6SMatthew McClintock 300f45210d6SMatthew McClintock /* NAND flash config */ 301f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 302f45210d6SMatthew McClintock | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 303f45210d6SMatthew McClintock | BR_PS_8 /* Port Size = 8 bit */ \ 304f45210d6SMatthew McClintock | BR_MS_FCM /* MSEL = FCM */ \ 305f45210d6SMatthew McClintock | BR_V) /* valid */ 306f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \ 307f45210d6SMatthew McClintock | OR_FCM_PGS /* Large Page*/ \ 308f45210d6SMatthew McClintock | OR_FCM_CSCT \ 309f45210d6SMatthew McClintock | OR_FCM_CST \ 310f45210d6SMatthew McClintock | OR_FCM_CHT \ 311f45210d6SMatthew McClintock | OR_FCM_SCY_1 \ 312f45210d6SMatthew McClintock | OR_FCM_TRLX \ 313f45210d6SMatthew McClintock | OR_FCM_EHTR) 314f45210d6SMatthew McClintock #ifdef CONFIG_NAND 315f45210d6SMatthew McClintock #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 316f45210d6SMatthew McClintock #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 317f45210d6SMatthew McClintock #else 318f45210d6SMatthew McClintock #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 319f45210d6SMatthew McClintock #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 320f45210d6SMatthew McClintock #endif 321f45210d6SMatthew McClintock 322f45210d6SMatthew McClintock #endif /* CONFIG_NAND_FSL_ELBC */ 323f45210d6SMatthew McClintock 324c59e1b4dSTimur Tabi #define CONFIG_BOARD_EARLY_INIT_F 325c59e1b4dSTimur Tabi #define CONFIG_BOARD_EARLY_INIT_R 326c59e1b4dSTimur Tabi #define CONFIG_MISC_INIT_R 327a2d12f88STimur Tabi #define CONFIG_HWCONFIG 328c59e1b4dSTimur Tabi 329c59e1b4dSTimur Tabi #define CONFIG_FSL_NGPIXIS 330c59e1b4dSTimur Tabi #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 3319899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT 332c59e1b4dSTimur Tabi #define PIXIS_BASE_PHYS 0xfffdf0000ull 3339899ac19SJiang Yutang #else 3349899ac19SJiang Yutang #define PIXIS_BASE_PHYS PIXIS_BASE 3359899ac19SJiang Yutang #endif 336c59e1b4dSTimur Tabi 337c59e1b4dSTimur Tabi #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 338c59e1b4dSTimur Tabi #define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7) 339c59e1b4dSTimur Tabi 340c59e1b4dSTimur Tabi #define PIXIS_LBMAP_SWITCH 7 3412906845aSYork Sun #define PIXIS_LBMAP_MASK 0xF0 342c59e1b4dSTimur Tabi #define PIXIS_LBMAP_ALTBANK 0x20 343f45210d6SMatthew McClintock #define PIXIS_SPD 0x07 344f45210d6SMatthew McClintock #define PIXIS_SPD_SYSCLK_MASK 0x07 3459b6e9d1cSJiang Yutang #define PIXIS_ELBC_SPI_MASK 0xc0 3469b6e9d1cSJiang Yutang #define PIXIS_SPI 0x80 347c59e1b4dSTimur Tabi 348c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_RAM_LOCK 349c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 350553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 351c59e1b4dSTimur Tabi 352c59e1b4dSTimur Tabi #define CONFIG_SYS_GBL_DATA_OFFSET \ 35325ddd1fbSWolfgang Denk (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 354c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 355c59e1b4dSTimur Tabi 356c59e1b4dSTimur Tabi #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 35707b5edc2SJerry Huang #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024) 358c59e1b4dSTimur Tabi 359c59e1b4dSTimur Tabi /* 3607c8eea59SYing Zhang * Config the L2 Cache as L2 SRAM 3617c8eea59SYing Zhang */ 3627c8eea59SYing Zhang #if defined(CONFIG_SPL_BUILD) 363382ce7e9SYing Zhang #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH) 3647c8eea59SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 3657c8eea59SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 3667c8eea59SYing Zhang #define CONFIG_SYS_L2_SIZE (256 << 10) 3677c8eea59SYing Zhang #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 3687c8eea59SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000 3697c8eea59SYing Zhang #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024) 3707c8eea59SYing Zhang #define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10) 3717c8eea59SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 160 * 1024) 3727c8eea59SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE (96 << 10) 3737c8eea59SYing Zhang #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024) 3745d97fe2aSYing Zhang #elif defined(CONFIG_NAND) 3755d97fe2aSYing Zhang #ifdef CONFIG_TPL_BUILD 3765d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 3775d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 3785d97fe2aSYing Zhang #define CONFIG_SYS_L2_SIZE (256 << 10) 3795d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 3805d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000 3815d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024) 3825d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024) 3835d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10) 3845d97fe2aSYing Zhang #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024) 3855d97fe2aSYing Zhang #else 3865d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 3875d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 3885d97fe2aSYing Zhang #define CONFIG_SYS_L2_SIZE (256 << 10) 3895d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 3905d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000) 3915d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 3925d97fe2aSYing Zhang #endif 3937c8eea59SYing Zhang #endif 3947c8eea59SYing Zhang #endif 3957c8eea59SYing Zhang 3967c8eea59SYing Zhang /* 397c59e1b4dSTimur Tabi * Serial Port 398c59e1b4dSTimur Tabi */ 399c59e1b4dSTimur Tabi #define CONFIG_CONS_INDEX 1 400c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550 401c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_SERIAL 402c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_REG_SIZE 1 403c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 4047c8eea59SYing Zhang #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL) 405f45210d6SMatthew McClintock #define CONFIG_NS16550_MIN_FUNCTIONS 406f45210d6SMatthew McClintock #endif 407c59e1b4dSTimur Tabi 408c59e1b4dSTimur Tabi #define CONFIG_SYS_BAUDRATE_TABLE \ 409c59e1b4dSTimur Tabi {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 410c59e1b4dSTimur Tabi 411c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 412c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 413c59e1b4dSTimur Tabi 414c59e1b4dSTimur Tabi /* Use the HUSH parser */ 415c59e1b4dSTimur Tabi #define CONFIG_SYS_HUSH_PARSER 416c59e1b4dSTimur Tabi 417c59e1b4dSTimur Tabi /* Video */ 418ba8e76bdSTimur Tabi 419d5e01e49STimur Tabi #ifdef CONFIG_FSL_DIU_FB 420d5e01e49STimur Tabi #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000) 421d5e01e49STimur Tabi #define CONFIG_VIDEO 422d5e01e49STimur Tabi #define CONFIG_CMD_BMP 423c59e1b4dSTimur Tabi #define CONFIG_CFB_CONSOLE 4247d3053fbSTimur Tabi #define CONFIG_VIDEO_SW_CURSOR 425c59e1b4dSTimur Tabi #define CONFIG_VGA_AS_SINGLE_DEVICE 426d5e01e49STimur Tabi #define CONFIG_VIDEO_LOGO 427d5e01e49STimur Tabi #define CONFIG_VIDEO_BMP_LOGO 42855b05237STimur Tabi #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 42955b05237STimur Tabi /* 43055b05237STimur Tabi * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so 43155b05237STimur Tabi * disable empty flash sector detection, which is I/O-intensive. 43255b05237STimur Tabi */ 43355b05237STimur Tabi #undef CONFIG_SYS_FLASH_EMPTY_INFO 434c59e1b4dSTimur Tabi #endif 435c59e1b4dSTimur Tabi 436ba8e76bdSTimur Tabi #ifndef CONFIG_FSL_DIU_FB 437218a758fSJiang Yutang #endif 438218a758fSJiang Yutang 439218a758fSJiang Yutang #ifdef CONFIG_ATI 440218a758fSJiang Yutang #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT 441218a758fSJiang Yutang #define CONFIG_VIDEO 442218a758fSJiang Yutang #define CONFIG_BIOSEMU 443218a758fSJiang Yutang #define CONFIG_VIDEO_SW_CURSOR 444218a758fSJiang Yutang #define CONFIG_ATI_RADEON_FB 445218a758fSJiang Yutang #define CONFIG_VIDEO_LOGO 446218a758fSJiang Yutang #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET 447218a758fSJiang Yutang #define CONFIG_CFB_CONSOLE 448218a758fSJiang Yutang #define CONFIG_VGA_AS_SINGLE_DEVICE 449218a758fSJiang Yutang #endif 450218a758fSJiang Yutang 451c59e1b4dSTimur Tabi /* 452c59e1b4dSTimur Tabi * Pass open firmware flat tree 453c59e1b4dSTimur Tabi */ 454c59e1b4dSTimur Tabi #define CONFIG_OF_LIBFDT 455c59e1b4dSTimur Tabi #define CONFIG_OF_BOARD_SETUP 456c59e1b4dSTimur Tabi #define CONFIG_OF_STDOUT_VIA_ALIAS 457c59e1b4dSTimur Tabi 458c59e1b4dSTimur Tabi /* new uImage format support */ 459c59e1b4dSTimur Tabi #define CONFIG_FIT 460c59e1b4dSTimur Tabi #define CONFIG_FIT_VERBOSE 461c59e1b4dSTimur Tabi 462c59e1b4dSTimur Tabi /* I2C */ 46300f792e0SHeiko Schocher #define CONFIG_SYS_I2C 46400f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 46500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 46600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 46700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 46800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 46900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 47000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 471c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} 472c59e1b4dSTimur Tabi 473c59e1b4dSTimur Tabi /* 474c59e1b4dSTimur Tabi * I2C2 EEPROM 475c59e1b4dSTimur Tabi */ 476c59e1b4dSTimur Tabi #define CONFIG_ID_EEPROM 477c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_NXID 478c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 479c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 480c59e1b4dSTimur Tabi #define CONFIG_SYS_EEPROM_BUS_NUM 1 481c59e1b4dSTimur Tabi 482c59e1b4dSTimur Tabi /* 4839b6e9d1cSJiang Yutang * eSPI - Enhanced SPI 4849b6e9d1cSJiang Yutang */ 4859b6e9d1cSJiang Yutang #define CONFIG_SPI_FLASH 4869b6e9d1cSJiang Yutang #define CONFIG_SPI_FLASH_SPANSION 4879b6e9d1cSJiang Yutang 4889b6e9d1cSJiang Yutang #define CONFIG_HARD_SPI 4899b6e9d1cSJiang Yutang #define CONFIG_FSL_ESPI 4909b6e9d1cSJiang Yutang 4919b6e9d1cSJiang Yutang #define CONFIG_CMD_SF 4929b6e9d1cSJiang Yutang #define CONFIG_SF_DEFAULT_SPEED 10000000 4939b6e9d1cSJiang Yutang #define CONFIG_SF_DEFAULT_MODE 0 4949b6e9d1cSJiang Yutang 4959b6e9d1cSJiang Yutang /* 496c59e1b4dSTimur Tabi * General PCI 497c59e1b4dSTimur Tabi * Memory space is mapped 1-1, but I/O space must start from 0. 498c59e1b4dSTimur Tabi */ 499c59e1b4dSTimur Tabi 500c59e1b4dSTimur Tabi /* controller 1, Slot 2, tgtid 1, Base address a000 */ 501c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000 5029899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT 503c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 504c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull 5059899ac19SJiang Yutang #else 5069899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000 5079899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000 5089899ac19SJiang Yutang #endif 509c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 510c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000 511c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 5129899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT 513c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull 5149899ac19SJiang Yutang #else 5159899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000 5169899ac19SJiang Yutang #endif 517c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 518c59e1b4dSTimur Tabi 519c59e1b4dSTimur Tabi /* controller 2, direct to uli, tgtid 2, Base address 9000 */ 520c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 5219899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT 522c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 523c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 5249899ac19SJiang Yutang #else 5259899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 5269899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 5279899ac19SJiang Yutang #endif 528c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 529c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000 530c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 5319899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT 532c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull 5339899ac19SJiang Yutang #else 5349899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000 5359899ac19SJiang Yutang #endif 536c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 537c59e1b4dSTimur Tabi 538c59e1b4dSTimur Tabi /* controller 3, Slot 1, tgtid 3, Base address b000 */ 539c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000 5409899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT 541c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 542c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull 5439899ac19SJiang Yutang #else 5449899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000 5459899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000 5469899ac19SJiang Yutang #endif 547c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 548c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000 549c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 5509899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT 551c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull 5529899ac19SJiang Yutang #else 5539899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000 5549899ac19SJiang Yutang #endif 555c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 556c59e1b4dSTimur Tabi 557c59e1b4dSTimur Tabi #ifdef CONFIG_PCI 558842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 559c59e1b4dSTimur Tabi #define CONFIG_PCI_PNP /* do pci plug-and-play */ 560c59e1b4dSTimur Tabi #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 56116855ec1SKumar Gala #define CONFIG_E1000 /* Define e1000 pci Ethernet card */ 562c59e1b4dSTimur Tabi #endif 563c59e1b4dSTimur Tabi 564c59e1b4dSTimur Tabi /* SATA */ 565c59e1b4dSTimur Tabi #define CONFIG_LIBATA 566c59e1b4dSTimur Tabi #define CONFIG_FSL_SATA 5679760b274SZang Roy-R61911 #define CONFIG_FSL_SATA_V2 568c59e1b4dSTimur Tabi 569c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA_MAX_DEVICE 2 570c59e1b4dSTimur Tabi #define CONFIG_SATA1 571c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 572c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 573c59e1b4dSTimur Tabi #define CONFIG_SATA2 574c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 575c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 576c59e1b4dSTimur Tabi 577c59e1b4dSTimur Tabi #ifdef CONFIG_FSL_SATA 578c59e1b4dSTimur Tabi #define CONFIG_LBA48 579c59e1b4dSTimur Tabi #define CONFIG_CMD_SATA 580c59e1b4dSTimur Tabi #define CONFIG_DOS_PARTITION 581c59e1b4dSTimur Tabi #define CONFIG_CMD_EXT2 582c59e1b4dSTimur Tabi #endif 583c59e1b4dSTimur Tabi 584c59e1b4dSTimur Tabi #define CONFIG_MMC 585c59e1b4dSTimur Tabi #ifdef CONFIG_MMC 586c59e1b4dSTimur Tabi #define CONFIG_CMD_MMC 587c59e1b4dSTimur Tabi #define CONFIG_FSL_ESDHC 588c59e1b4dSTimur Tabi #define CONFIG_GENERIC_MMC 589c59e1b4dSTimur Tabi #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 590c59e1b4dSTimur Tabi #endif 591c59e1b4dSTimur Tabi 592c59e1b4dSTimur Tabi #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) 593c59e1b4dSTimur Tabi #define CONFIG_CMD_EXT2 594c59e1b4dSTimur Tabi #define CONFIG_CMD_FAT 595c59e1b4dSTimur Tabi #define CONFIG_DOS_PARTITION 596c59e1b4dSTimur Tabi #endif 597c59e1b4dSTimur Tabi 598c59e1b4dSTimur Tabi #define CONFIG_TSEC_ENET 599c59e1b4dSTimur Tabi #ifdef CONFIG_TSEC_ENET 600c59e1b4dSTimur Tabi 601c59e1b4dSTimur Tabi #define CONFIG_TSECV2 602c59e1b4dSTimur Tabi 603c59e1b4dSTimur Tabi #define CONFIG_MII /* MII PHY management */ 604c59e1b4dSTimur Tabi #define CONFIG_TSEC1 1 605c59e1b4dSTimur Tabi #define CONFIG_TSEC1_NAME "eTSEC1" 606c59e1b4dSTimur Tabi #define CONFIG_TSEC2 1 607c59e1b4dSTimur Tabi #define CONFIG_TSEC2_NAME "eTSEC2" 608c59e1b4dSTimur Tabi 609c59e1b4dSTimur Tabi #define TSEC1_PHY_ADDR 1 610c59e1b4dSTimur Tabi #define TSEC2_PHY_ADDR 2 611c59e1b4dSTimur Tabi 612c59e1b4dSTimur Tabi #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 613c59e1b4dSTimur Tabi #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 614c59e1b4dSTimur Tabi 615c59e1b4dSTimur Tabi #define TSEC1_PHYIDX 0 616c59e1b4dSTimur Tabi #define TSEC2_PHYIDX 0 617c59e1b4dSTimur Tabi 618c59e1b4dSTimur Tabi #define CONFIG_ETHPRIME "eTSEC1" 619c59e1b4dSTimur Tabi 620c59e1b4dSTimur Tabi #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 621c59e1b4dSTimur Tabi #endif 622c59e1b4dSTimur Tabi 623c59e1b4dSTimur Tabi /* 624c59e1b4dSTimur Tabi * Environment 625c59e1b4dSTimur Tabi */ 626382ce7e9SYing Zhang #ifdef CONFIG_SPIFLASH 627af253608SMatthew McClintock #define CONFIG_ENV_IS_IN_SPI_FLASH 628af253608SMatthew McClintock #define CONFIG_ENV_SPI_BUS 0 629af253608SMatthew McClintock #define CONFIG_ENV_SPI_CS 0 630af253608SMatthew McClintock #define CONFIG_ENV_SPI_MAX_HZ 10000000 631af253608SMatthew McClintock #define CONFIG_ENV_SPI_MODE 0 632af253608SMatthew McClintock #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 633af253608SMatthew McClintock #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 634af253608SMatthew McClintock #define CONFIG_ENV_SECT_SIZE 0x10000 6357c8eea59SYing Zhang #elif defined(CONFIG_SDCARD) 636af253608SMatthew McClintock #define CONFIG_ENV_IS_IN_MMC 6377c8eea59SYing Zhang #define CONFIG_FSL_FIXED_MMC_LOCATION 638c59e1b4dSTimur Tabi #define CONFIG_ENV_SIZE 0x2000 639af253608SMatthew McClintock #define CONFIG_SYS_MMC_ENV_DEV 0 640f45210d6SMatthew McClintock #elif defined(CONFIG_NAND) 6415d97fe2aSYing Zhang #ifdef CONFIG_TPL_BUILD 6425d97fe2aSYing Zhang #define CONFIG_ENV_SIZE 0x2000 6435d97fe2aSYing Zhang #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10)) 6445d97fe2aSYing Zhang #else 645af253608SMatthew McClintock #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 6465d97fe2aSYing Zhang #endif 6475d97fe2aSYing Zhang #define CONFIG_ENV_IS_IN_NAND 6485d97fe2aSYing Zhang #define CONFIG_ENV_OFFSET (1024 * 1024) 649af253608SMatthew McClintock #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) 650f45210d6SMatthew McClintock #elif defined(CONFIG_SYS_RAMBOOT) 651af253608SMatthew McClintock #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */ 652af253608SMatthew McClintock #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 653af253608SMatthew McClintock #define CONFIG_ENV_SIZE 0x2000 654af253608SMatthew McClintock #else 655af253608SMatthew McClintock #define CONFIG_ENV_IS_IN_FLASH 656af253608SMatthew McClintock #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 657af253608SMatthew McClintock #define CONFIG_ENV_ADDR 0xfff80000 658af253608SMatthew McClintock #else 659af253608SMatthew McClintock #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 660af253608SMatthew McClintock #endif 661af253608SMatthew McClintock #define CONFIG_ENV_SIZE 0x2000 662af253608SMatthew McClintock #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 663af253608SMatthew McClintock #endif 664c59e1b4dSTimur Tabi 665c59e1b4dSTimur Tabi #define CONFIG_LOADS_ECHO 666c59e1b4dSTimur Tabi #define CONFIG_SYS_LOADS_BAUD_CHANGE 667c59e1b4dSTimur Tabi 668c59e1b4dSTimur Tabi /* 669c59e1b4dSTimur Tabi * Command line configuration. 670c59e1b4dSTimur Tabi */ 671c59e1b4dSTimur Tabi #include <config_cmd_default.h> 672c59e1b4dSTimur Tabi 67379ee3448SKumar Gala #define CONFIG_CMD_ELF 67479ee3448SKumar Gala #define CONFIG_CMD_ERRATA 675c59e1b4dSTimur Tabi #define CONFIG_CMD_IRQ 676c59e1b4dSTimur Tabi #define CONFIG_CMD_I2C 677c59e1b4dSTimur Tabi #define CONFIG_CMD_MII 67879ee3448SKumar Gala #define CONFIG_CMD_PING 679c59e1b4dSTimur Tabi #define CONFIG_CMD_SETEXPR 680b8339e2bSMatthew McClintock #define CONFIG_CMD_REGINFO 681c59e1b4dSTimur Tabi 682c59e1b4dSTimur Tabi #ifdef CONFIG_PCI 683c59e1b4dSTimur Tabi #define CONFIG_CMD_PCI 684c59e1b4dSTimur Tabi #define CONFIG_CMD_NET 685c59e1b4dSTimur Tabi #endif 686c59e1b4dSTimur Tabi 687c59e1b4dSTimur Tabi /* 688c59e1b4dSTimur Tabi * USB 689c59e1b4dSTimur Tabi */ 6903d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB 6913d7506faSramneek mehresh #ifdef CONFIG_HAS_FSL_DR_USB 692c59e1b4dSTimur Tabi #define CONFIG_USB_EHCI 693c59e1b4dSTimur Tabi 694c59e1b4dSTimur Tabi #ifdef CONFIG_USB_EHCI 695c59e1b4dSTimur Tabi #define CONFIG_CMD_USB 696c59e1b4dSTimur Tabi #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 697c59e1b4dSTimur Tabi #define CONFIG_USB_EHCI_FSL 698c59e1b4dSTimur Tabi #define CONFIG_USB_STORAGE 699c59e1b4dSTimur Tabi #define CONFIG_CMD_FAT 700c59e1b4dSTimur Tabi #endif 7013d7506faSramneek mehresh #endif 702c59e1b4dSTimur Tabi 703c59e1b4dSTimur Tabi /* 704c59e1b4dSTimur Tabi * Miscellaneous configurable options 705c59e1b4dSTimur Tabi */ 706c59e1b4dSTimur Tabi #define CONFIG_SYS_LONGHELP /* undef to save memory */ 707c59e1b4dSTimur Tabi #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 7085be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 709c59e1b4dSTimur Tabi #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 710c59e1b4dSTimur Tabi #ifdef CONFIG_CMD_KGDB 711c59e1b4dSTimur Tabi #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 712c59e1b4dSTimur Tabi #else 713c59e1b4dSTimur Tabi #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 714c59e1b4dSTimur Tabi #endif 715c59e1b4dSTimur Tabi /* Print Buffer Size */ 716c59e1b4dSTimur Tabi #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 717c59e1b4dSTimur Tabi #define CONFIG_SYS_MAXARGS 16 718c59e1b4dSTimur Tabi #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 719c59e1b4dSTimur Tabi 720c59e1b4dSTimur Tabi /* 721c59e1b4dSTimur Tabi * For booting Linux, the board info and command line data 722a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 723c59e1b4dSTimur Tabi * the maximum mapped by the Linux kernel during initialization. 724c59e1b4dSTimur Tabi */ 725a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 726a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 727c59e1b4dSTimur Tabi 728c59e1b4dSTimur Tabi #ifdef CONFIG_CMD_KGDB 729c59e1b4dSTimur Tabi #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 730c59e1b4dSTimur Tabi #endif 731c59e1b4dSTimur Tabi 732c59e1b4dSTimur Tabi /* 733c59e1b4dSTimur Tabi * Environment Configuration 734c59e1b4dSTimur Tabi */ 735c59e1b4dSTimur Tabi 736c59e1b4dSTimur Tabi #define CONFIG_HOSTNAME p1022ds 7378b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 738b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 739c59e1b4dSTimur Tabi #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 740c59e1b4dSTimur Tabi 741c59e1b4dSTimur Tabi #define CONFIG_LOADADDR 1000000 742c59e1b4dSTimur Tabi 743c59e1b4dSTimur Tabi #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 744c59e1b4dSTimur Tabi 745c59e1b4dSTimur Tabi #define CONFIG_BAUDRATE 115200 746c59e1b4dSTimur Tabi 747c59e1b4dSTimur Tabi #define CONFIG_EXTRA_ENV_SETTINGS \ 748c59e1b4dSTimur Tabi "netdev=eth0\0" \ 7495368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 7505368c55dSMarek Vasut "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 75184e34b65STimur Tabi "tftpflash=tftpboot $loadaddr $uboot && " \ 75284e34b65STimur Tabi "protect off $ubootaddr +$filesize && " \ 75384e34b65STimur Tabi "erase $ubootaddr +$filesize && " \ 75484e34b65STimur Tabi "cp.b $loadaddr $ubootaddr $filesize && " \ 75584e34b65STimur Tabi "protect on $ubootaddr +$filesize && " \ 75684e34b65STimur Tabi "cmp.b $loadaddr $ubootaddr $filesize\0" \ 757c59e1b4dSTimur Tabi "consoledev=ttyS0\0" \ 758c59e1b4dSTimur Tabi "ramdiskaddr=2000000\0" \ 75984e34b65STimur Tabi "ramdiskfile=rootfs.ext2.gz.uboot\0" \ 760c59e1b4dSTimur Tabi "fdtaddr=c00000\0" \ 761c59e1b4dSTimur Tabi "fdtfile=p1022ds.dtb\0" \ 762c59e1b4dSTimur Tabi "bdev=sda3\0" \ 763ba8e76bdSTimur Tabi "hwconfig=esdhc;audclk:12\0" 764c59e1b4dSTimur Tabi 765c59e1b4dSTimur Tabi #define CONFIG_HDBOOT \ 766c59e1b4dSTimur Tabi "setenv bootargs root=/dev/$bdev rw " \ 76784e34b65STimur Tabi "console=$consoledev,$baudrate $othbootargs $videobootargs;" \ 768c59e1b4dSTimur Tabi "tftp $loadaddr $bootfile;" \ 769c59e1b4dSTimur Tabi "tftp $fdtaddr $fdtfile;" \ 770c59e1b4dSTimur Tabi "bootm $loadaddr - $fdtaddr" 771c59e1b4dSTimur Tabi 772c59e1b4dSTimur Tabi #define CONFIG_NFSBOOTCOMMAND \ 773c59e1b4dSTimur Tabi "setenv bootargs root=/dev/nfs rw " \ 774c59e1b4dSTimur Tabi "nfsroot=$serverip:$rootpath " \ 775c59e1b4dSTimur Tabi "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 77684e34b65STimur Tabi "console=$consoledev,$baudrate $othbootargs $videobootargs;" \ 777c59e1b4dSTimur Tabi "tftp $loadaddr $bootfile;" \ 778c59e1b4dSTimur Tabi "tftp $fdtaddr $fdtfile;" \ 779c59e1b4dSTimur Tabi "bootm $loadaddr - $fdtaddr" 780c59e1b4dSTimur Tabi 781c59e1b4dSTimur Tabi #define CONFIG_RAMBOOTCOMMAND \ 782c59e1b4dSTimur Tabi "setenv bootargs root=/dev/ram rw " \ 78384e34b65STimur Tabi "console=$consoledev,$baudrate $othbootargs $videobootargs;" \ 784c59e1b4dSTimur Tabi "tftp $ramdiskaddr $ramdiskfile;" \ 785c59e1b4dSTimur Tabi "tftp $loadaddr $bootfile;" \ 786c59e1b4dSTimur Tabi "tftp $fdtaddr $fdtfile;" \ 787c59e1b4dSTimur Tabi "bootm $loadaddr $ramdiskaddr $fdtaddr" 788c59e1b4dSTimur Tabi 789c59e1b4dSTimur Tabi #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 790c59e1b4dSTimur Tabi 791c59e1b4dSTimur Tabi #endif 792