xref: /rk3399_rockchip-uboot/include/configs/P1022DS.h (revision 8b3637c662e8a322f542942e5ee76b95ed9d9e39)
1c59e1b4dSTimur Tabi /*
27c57f3e8SKumar Gala  * Copyright 2010-2011 Freescale Semiconductor, Inc.
3c59e1b4dSTimur Tabi  * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4c59e1b4dSTimur Tabi  *          Timur Tabi <timur@freescale.com>
5c59e1b4dSTimur Tabi  *
6c59e1b4dSTimur Tabi  * This program is free software; you can redistribute it and/or modify it
7c59e1b4dSTimur Tabi  * under the terms of the GNU General Public License as published by the Free
8c59e1b4dSTimur Tabi  * Software Foundation; either version 2 of the License, or (at your option)
9c59e1b4dSTimur Tabi  * any later version.
10c59e1b4dSTimur Tabi  */
11c59e1b4dSTimur Tabi 
12c59e1b4dSTimur Tabi #ifndef __CONFIG_H
13c59e1b4dSTimur Tabi #define __CONFIG_H
14c59e1b4dSTimur Tabi 
15c59e1b4dSTimur Tabi #include "../board/freescale/common/ics307_clk.h"
16c59e1b4dSTimur Tabi 
179899ac19SJiang Yutang #ifdef CONFIG_36BIT
189899ac19SJiang Yutang #define CONFIG_PHYS_64BIT
199899ac19SJiang Yutang #endif
209899ac19SJiang Yutang 
21c59e1b4dSTimur Tabi /* High Level Configuration Options */
22c59e1b4dSTimur Tabi #define CONFIG_BOOKE			/* BOOKE */
23c59e1b4dSTimur Tabi #define CONFIG_E500			/* BOOKE e500 family */
24c59e1b4dSTimur Tabi #define CONFIG_MPC85xx			/* MPC8540/60/55/41/48 */
25c59e1b4dSTimur Tabi #define CONFIG_P1022
26c59e1b4dSTimur Tabi #define CONFIG_P1022DS
27c59e1b4dSTimur Tabi #define CONFIG_MP			/* support multiple processors */
28c59e1b4dSTimur Tabi 
292ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
302ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xeff80000
312ae18241SWolfgang Denk #endif
322ae18241SWolfgang Denk 
337a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS
347a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
357a577fdaSKumar Gala #endif
367a577fdaSKumar Gala 
37c59e1b4dSTimur Tabi #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
38c59e1b4dSTimur Tabi #define CONFIG_PCI			/* Enable PCI/PCIE */
39c59e1b4dSTimur Tabi #define CONFIG_PCIE1			/* PCIE controler 1 (slot 1) */
40c59e1b4dSTimur Tabi #define CONFIG_PCIE2			/* PCIE controler 2 (slot 2) */
41c59e1b4dSTimur Tabi #define CONFIG_PCIE3			/* PCIE controler 3 (ULI bridge) */
42c59e1b4dSTimur Tabi #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
43c59e1b4dSTimur Tabi #define CONFIG_FSL_PCIE_RESET		/* need PCIe reset errata */
44c59e1b4dSTimur Tabi #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
45c59e1b4dSTimur Tabi 
46c59e1b4dSTimur Tabi #define CONFIG_ENABLE_36BIT_PHYS
47babb348cSTimur Tabi 
48babb348cSTimur Tabi #ifdef CONFIG_PHYS_64BIT
49c59e1b4dSTimur Tabi #define CONFIG_ADDR_MAP
50c59e1b4dSTimur Tabi #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
519899ac19SJiang Yutang #endif
52c59e1b4dSTimur Tabi 
53c59e1b4dSTimur Tabi #define CONFIG_FSL_LAW			/* Use common FSL init code */
54c59e1b4dSTimur Tabi 
55c59e1b4dSTimur Tabi #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
56c59e1b4dSTimur Tabi #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
57c59e1b4dSTimur Tabi #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
58c59e1b4dSTimur Tabi 
59c59e1b4dSTimur Tabi /*
60c59e1b4dSTimur Tabi  * These can be toggled for performance analysis, otherwise use default.
61c59e1b4dSTimur Tabi  */
62c59e1b4dSTimur Tabi #define CONFIG_L2_CACHE
63c59e1b4dSTimur Tabi #define CONFIG_BTB
64c59e1b4dSTimur Tabi 
65c59e1b4dSTimur Tabi #define CONFIG_SYS_MEMTEST_START	0x00000000
66c59e1b4dSTimur Tabi #define CONFIG_SYS_MEMTEST_END		0x7fffffff
67c59e1b4dSTimur Tabi 
68e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xffe00000
69e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
70c59e1b4dSTimur Tabi 
71c59e1b4dSTimur Tabi /* DDR Setup */
72c59e1b4dSTimur Tabi #define CONFIG_DDR_SPD
73c59e1b4dSTimur Tabi #define CONFIG_VERY_BIG_RAM
74c59e1b4dSTimur Tabi #define CONFIG_FSL_DDR3
75c59e1b4dSTimur Tabi 
76c59e1b4dSTimur Tabi #ifdef CONFIG_DDR_ECC
77c59e1b4dSTimur Tabi #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
78c59e1b4dSTimur Tabi #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
79c59e1b4dSTimur Tabi #endif
80c59e1b4dSTimur Tabi 
81c59e1b4dSTimur Tabi #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
82c59e1b4dSTimur Tabi #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
83c59e1b4dSTimur Tabi 
84c59e1b4dSTimur Tabi #define CONFIG_NUM_DDR_CONTROLLERS	1
85c59e1b4dSTimur Tabi #define CONFIG_DIMM_SLOTS_PER_CTLR	1
86c59e1b4dSTimur Tabi #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
87c59e1b4dSTimur Tabi 
88c59e1b4dSTimur Tabi /* I2C addresses of SPD EEPROMs */
89c59e1b4dSTimur Tabi #define CONFIG_SYS_SPD_BUS_NUM		1
90c39f44dcSKumar Gala #define SPD_EEPROM_ADDRESS		0x51	/* CTLR 0 DIMM 0 */
91c59e1b4dSTimur Tabi 
92c59e1b4dSTimur Tabi /*
93c59e1b4dSTimur Tabi  * Memory map
94c59e1b4dSTimur Tabi  *
95c59e1b4dSTimur Tabi  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
96c59e1b4dSTimur Tabi  * 0x8000_0000	0xdfff_ffff	PCI Express Mem		1.5G non-cacheable
97c59e1b4dSTimur Tabi  * 0xffc0_0000	0xffc2_ffff	PCI IO range		192K non-cacheable
98c59e1b4dSTimur Tabi  *
99c59e1b4dSTimur Tabi  * Localbus cacheable (TBD)
100c59e1b4dSTimur Tabi  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
101c59e1b4dSTimur Tabi  *
102c59e1b4dSTimur Tabi  * Localbus non-cacheable
103c59e1b4dSTimur Tabi  * 0xe000_0000	0xe80f_ffff	Promjet/free		128M non-cacheable
104c59e1b4dSTimur Tabi  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
105c59e1b4dSTimur Tabi  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
106c59e1b4dSTimur Tabi  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
107c59e1b4dSTimur Tabi  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
108c59e1b4dSTimur Tabi  */
109c59e1b4dSTimur Tabi 
110c59e1b4dSTimur Tabi /*
111c59e1b4dSTimur Tabi  * Local Bus Definitions
112c59e1b4dSTimur Tabi  */
113c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_BASE		0xe0000000 /* start of FLASH 128M */
1149899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
115c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
1169899ac19SJiang Yutang #else
1179899ac19SJiang Yutang #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
1189899ac19SJiang Yutang #endif
119c59e1b4dSTimur Tabi 
120c59e1b4dSTimur Tabi #define CONFIG_FLASH_BR_PRELIM  \
121c59e1b4dSTimur Tabi 	(BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | BR_PS_16 | BR_V)
122c59e1b4dSTimur Tabi #define CONFIG_FLASH_OR_PRELIM	(OR_AM_128MB | 0xff7)
123c59e1b4dSTimur Tabi 
124c59e1b4dSTimur Tabi #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM  /* NOR Base Address */
125c59e1b4dSTimur Tabi #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM  /* NOR Options */
126c59e1b4dSTimur Tabi 
127c59e1b4dSTimur Tabi #define CONFIG_SYS_BR1_PRELIM	\
128c59e1b4dSTimur Tabi 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
129c59e1b4dSTimur Tabi #define CONFIG_SYS_OR1_PRELIM	CONFIG_FLASH_OR_PRELIM
130c59e1b4dSTimur Tabi 
131c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_BANKS_LIST	\
132c59e1b4dSTimur Tabi 	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
133c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_QUIET_TEST
134c59e1b4dSTimur Tabi #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
135c59e1b4dSTimur Tabi 
136c59e1b4dSTimur Tabi #define CONFIG_SYS_MAX_FLASH_BANKS	2
137c59e1b4dSTimur Tabi #define CONFIG_SYS_MAX_FLASH_SECT	1024
138c59e1b4dSTimur Tabi 
13914d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
140c59e1b4dSTimur Tabi 
141c59e1b4dSTimur Tabi #define CONFIG_FLASH_CFI_DRIVER
142c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_CFI
143c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_EMPTY_INFO
144c59e1b4dSTimur Tabi 
145c59e1b4dSTimur Tabi #define CONFIG_BOARD_EARLY_INIT_F
146c59e1b4dSTimur Tabi #define CONFIG_BOARD_EARLY_INIT_R
147c59e1b4dSTimur Tabi #define CONFIG_MISC_INIT_R
148a2d12f88STimur Tabi #define CONFIG_HWCONFIG
149c59e1b4dSTimur Tabi 
150c59e1b4dSTimur Tabi #define CONFIG_FSL_NGPIXIS
151c59e1b4dSTimur Tabi #define PIXIS_BASE		0xffdf0000	/* PIXIS registers */
1529899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
153c59e1b4dSTimur Tabi #define PIXIS_BASE_PHYS		0xfffdf0000ull
1549899ac19SJiang Yutang #else
1559899ac19SJiang Yutang #define PIXIS_BASE_PHYS		PIXIS_BASE
1569899ac19SJiang Yutang #endif
157c59e1b4dSTimur Tabi 
158c59e1b4dSTimur Tabi #define CONFIG_SYS_BR2_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
159c59e1b4dSTimur Tabi #define CONFIG_SYS_OR2_PRELIM	(OR_AM_32KB | 0x6ff7)
160c59e1b4dSTimur Tabi 
161c59e1b4dSTimur Tabi #define PIXIS_LBMAP_SWITCH	7
1622906845aSYork Sun #define PIXIS_LBMAP_MASK	0xF0
163c59e1b4dSTimur Tabi #define PIXIS_LBMAP_ALTBANK	0x20
1649b6e9d1cSJiang Yutang #define PIXIS_ELBC_SPI_MASK	0xc0
1659b6e9d1cSJiang Yutang #define PIXIS_SPI		0x80
166c59e1b4dSTimur Tabi 
167c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_RAM_LOCK
168c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000 /* Initial L1 address */
169553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000 /* Size of used area in RAM */
170c59e1b4dSTimur Tabi 
171c59e1b4dSTimur Tabi #define CONFIG_SYS_GBL_DATA_OFFSET	\
17225ddd1fbSWolfgang Denk 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
173c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
174c59e1b4dSTimur Tabi 
175c59e1b4dSTimur Tabi #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
176c59e1b4dSTimur Tabi #define CONFIG_SYS_MALLOC_LEN		(6 * 1024 * 1024)
177c59e1b4dSTimur Tabi 
178c59e1b4dSTimur Tabi /*
179c59e1b4dSTimur Tabi  * Serial Port
180c59e1b4dSTimur Tabi  */
181c59e1b4dSTimur Tabi #define CONFIG_CONS_INDEX		1
182c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550
183c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_SERIAL
184c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_REG_SIZE	1
185c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
186c59e1b4dSTimur Tabi 
187c59e1b4dSTimur Tabi #define CONFIG_SYS_BAUDRATE_TABLE	\
188c59e1b4dSTimur Tabi 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
189c59e1b4dSTimur Tabi 
190c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
191c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
192c59e1b4dSTimur Tabi 
193c59e1b4dSTimur Tabi /* Use the HUSH parser */
194c59e1b4dSTimur Tabi #define CONFIG_SYS_HUSH_PARSER
195c59e1b4dSTimur Tabi #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
196c59e1b4dSTimur Tabi 
197c59e1b4dSTimur Tabi /* Video */
198ba8e76bdSTimur Tabi #define CONFIG_FSL_DIU_FB
199ba8e76bdSTimur Tabi 
200d5e01e49STimur Tabi #ifdef CONFIG_FSL_DIU_FB
201d5e01e49STimur Tabi #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x10000)
202d5e01e49STimur Tabi #define CONFIG_VIDEO
203d5e01e49STimur Tabi #define CONFIG_CMD_BMP
204c59e1b4dSTimur Tabi #define CONFIG_CFB_CONSOLE
2057d3053fbSTimur Tabi #define CONFIG_VIDEO_SW_CURSOR
206c59e1b4dSTimur Tabi #define CONFIG_VGA_AS_SINGLE_DEVICE
207d5e01e49STimur Tabi #define CONFIG_VIDEO_LOGO
208d5e01e49STimur Tabi #define CONFIG_VIDEO_BMP_LOGO
20955b05237STimur Tabi #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
21055b05237STimur Tabi /*
21155b05237STimur Tabi  * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
21255b05237STimur Tabi  * disable empty flash sector detection, which is I/O-intensive.
21355b05237STimur Tabi  */
21455b05237STimur Tabi #undef CONFIG_SYS_FLASH_EMPTY_INFO
215c59e1b4dSTimur Tabi #endif
216c59e1b4dSTimur Tabi 
217ba8e76bdSTimur Tabi #ifndef CONFIG_FSL_DIU_FB
218218a758fSJiang Yutang #define CONFIG_ATI
219218a758fSJiang Yutang #endif
220218a758fSJiang Yutang 
221218a758fSJiang Yutang #ifdef CONFIG_ATI
222218a758fSJiang Yutang #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE1_IO_VIRT
223218a758fSJiang Yutang #define CONFIG_VIDEO
224218a758fSJiang Yutang #define CONFIG_BIOSEMU
225218a758fSJiang Yutang #define CONFIG_VIDEO_SW_CURSOR
226218a758fSJiang Yutang #define CONFIG_ATI_RADEON_FB
227218a758fSJiang Yutang #define CONFIG_VIDEO_LOGO
228218a758fSJiang Yutang #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
229218a758fSJiang Yutang #define CONFIG_CFB_CONSOLE
230218a758fSJiang Yutang #define CONFIG_VGA_AS_SINGLE_DEVICE
231218a758fSJiang Yutang #endif
232218a758fSJiang Yutang 
233c59e1b4dSTimur Tabi /*
234c59e1b4dSTimur Tabi  * Pass open firmware flat tree
235c59e1b4dSTimur Tabi  */
236c59e1b4dSTimur Tabi #define CONFIG_OF_LIBFDT
237c59e1b4dSTimur Tabi #define CONFIG_OF_BOARD_SETUP
238c59e1b4dSTimur Tabi #define CONFIG_OF_STDOUT_VIA_ALIAS
239c59e1b4dSTimur Tabi 
240c59e1b4dSTimur Tabi /* new uImage format support */
241c59e1b4dSTimur Tabi #define CONFIG_FIT
242c59e1b4dSTimur Tabi #define CONFIG_FIT_VERBOSE
243c59e1b4dSTimur Tabi 
244c59e1b4dSTimur Tabi /* I2C */
245c59e1b4dSTimur Tabi #define CONFIG_FSL_I2C
246c59e1b4dSTimur Tabi #define CONFIG_HARD_I2C
247c59e1b4dSTimur Tabi #define CONFIG_I2C_MULTI_BUS
248c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_SPEED		400000
249c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
250c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_SLAVE		0x7F
251c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_NOPROBES		{{0, 0x29}}
252c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_OFFSET		0x3000
253c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C2_OFFSET		0x3100
254c59e1b4dSTimur Tabi 
255c59e1b4dSTimur Tabi /*
256c59e1b4dSTimur Tabi  * I2C2 EEPROM
257c59e1b4dSTimur Tabi  */
258c59e1b4dSTimur Tabi #define CONFIG_ID_EEPROM
259c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_NXID
260c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
261c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
262c59e1b4dSTimur Tabi #define CONFIG_SYS_EEPROM_BUS_NUM	1
263c59e1b4dSTimur Tabi 
264c59e1b4dSTimur Tabi /*
2659b6e9d1cSJiang Yutang  * eSPI - Enhanced SPI
2669b6e9d1cSJiang Yutang  */
2679b6e9d1cSJiang Yutang #define CONFIG_SPI_FLASH
2689b6e9d1cSJiang Yutang #define CONFIG_SPI_FLASH_SPANSION
2699b6e9d1cSJiang Yutang 
2709b6e9d1cSJiang Yutang #define CONFIG_HARD_SPI
2719b6e9d1cSJiang Yutang #define CONFIG_FSL_ESPI
2729b6e9d1cSJiang Yutang 
2739b6e9d1cSJiang Yutang #define CONFIG_CMD_SF
2749b6e9d1cSJiang Yutang #define CONFIG_SF_DEFAULT_SPEED		10000000
2759b6e9d1cSJiang Yutang #define CONFIG_SF_DEFAULT_MODE		0
2769b6e9d1cSJiang Yutang 
2779b6e9d1cSJiang Yutang /*
278c59e1b4dSTimur Tabi  * General PCI
279c59e1b4dSTimur Tabi  * Memory space is mapped 1-1, but I/O space must start from 0.
280c59e1b4dSTimur Tabi  */
281c59e1b4dSTimur Tabi 
282c59e1b4dSTimur Tabi /* controller 1, Slot 2, tgtid 1, Base address a000 */
283c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_VIRT	0xc0000000
2849899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
285c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
286c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc40000000ull
2879899ac19SJiang Yutang #else
2889899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_MEM_BUS	0xc0000000
2899899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc0000000
2909899ac19SJiang Yutang #endif
291c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
292c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc20000
293c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
2949899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
295c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc20000ull
2969899ac19SJiang Yutang #else
2979899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc20000
2989899ac19SJiang Yutang #endif
299c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
300c59e1b4dSTimur Tabi 
301c59e1b4dSTimur Tabi /* controller 2, direct to uli, tgtid 2, Base address 9000 */
302c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
3039899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
304c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
305c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
3069899ac19SJiang Yutang #else
3079899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
3089899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
3099899ac19SJiang Yutang #endif
310c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
311c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
312c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
3139899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
314c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
3159899ac19SJiang Yutang #else
3169899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
3179899ac19SJiang Yutang #endif
318c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
319c59e1b4dSTimur Tabi 
320c59e1b4dSTimur Tabi /* controller 3, Slot 1, tgtid 3, Base address b000 */
321c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_VIRT	0x80000000
3229899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
323c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
324c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc00000000ull
3259899ac19SJiang Yutang #else
3269899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_MEM_BUS	0x80000000
3279899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_MEM_PHYS	0x80000000
3289899ac19SJiang Yutang #endif
329c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
330c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc00000
331c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
3329899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
333c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc00000ull
3349899ac19SJiang Yutang #else
3359899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc00000
3369899ac19SJiang Yutang #endif
337c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
338c59e1b4dSTimur Tabi 
339c59e1b4dSTimur Tabi #ifdef CONFIG_PCI
340c59e1b4dSTimur Tabi #define CONFIG_PCI_PNP			/* do pci plug-and-play */
341c59e1b4dSTimur Tabi #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
34216855ec1SKumar Gala #define CONFIG_E1000			/* Define e1000 pci Ethernet card */
343c59e1b4dSTimur Tabi #endif
344c59e1b4dSTimur Tabi 
345c59e1b4dSTimur Tabi /* SATA */
346c59e1b4dSTimur Tabi #define CONFIG_LIBATA
347c59e1b4dSTimur Tabi #define CONFIG_FSL_SATA
3482d7534a3SJiang Yutang #define CONFIG_FSL_SATA_V2
349c59e1b4dSTimur Tabi 
350c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA_MAX_DEVICE	2
351c59e1b4dSTimur Tabi #define CONFIG_SATA1
352c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
353c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
354c59e1b4dSTimur Tabi #define CONFIG_SATA2
355c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
356c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
357c59e1b4dSTimur Tabi 
358c59e1b4dSTimur Tabi #ifdef CONFIG_FSL_SATA
359c59e1b4dSTimur Tabi #define CONFIG_LBA48
360c59e1b4dSTimur Tabi #define CONFIG_CMD_SATA
361c59e1b4dSTimur Tabi #define CONFIG_DOS_PARTITION
362c59e1b4dSTimur Tabi #define CONFIG_CMD_EXT2
363c59e1b4dSTimur Tabi #endif
364c59e1b4dSTimur Tabi 
365c59e1b4dSTimur Tabi #define CONFIG_MMC
366c59e1b4dSTimur Tabi #ifdef CONFIG_MMC
367c59e1b4dSTimur Tabi #define CONFIG_CMD_MMC
368c59e1b4dSTimur Tabi #define CONFIG_FSL_ESDHC
369c59e1b4dSTimur Tabi #define CONFIG_GENERIC_MMC
370c59e1b4dSTimur Tabi #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
371c59e1b4dSTimur Tabi #endif
372c59e1b4dSTimur Tabi 
373c59e1b4dSTimur Tabi #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
374c59e1b4dSTimur Tabi #define CONFIG_CMD_EXT2
375c59e1b4dSTimur Tabi #define CONFIG_CMD_FAT
376c59e1b4dSTimur Tabi #define CONFIG_DOS_PARTITION
377c59e1b4dSTimur Tabi #endif
378c59e1b4dSTimur Tabi 
379c59e1b4dSTimur Tabi #define CONFIG_TSEC_ENET
380c59e1b4dSTimur Tabi #ifdef CONFIG_TSEC_ENET
381c59e1b4dSTimur Tabi 
382c59e1b4dSTimur Tabi #define CONFIG_TSECV2
383c59e1b4dSTimur Tabi 
384c59e1b4dSTimur Tabi #define CONFIG_MII			/* MII PHY management */
385c59e1b4dSTimur Tabi #define CONFIG_TSEC1		1
386c59e1b4dSTimur Tabi #define CONFIG_TSEC1_NAME	"eTSEC1"
387c59e1b4dSTimur Tabi #define CONFIG_TSEC2		1
388c59e1b4dSTimur Tabi #define CONFIG_TSEC2_NAME	"eTSEC2"
389c59e1b4dSTimur Tabi 
390c59e1b4dSTimur Tabi #define TSEC1_PHY_ADDR		1
391c59e1b4dSTimur Tabi #define TSEC2_PHY_ADDR		2
392c59e1b4dSTimur Tabi 
393c59e1b4dSTimur Tabi #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
394c59e1b4dSTimur Tabi #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
395c59e1b4dSTimur Tabi 
396c59e1b4dSTimur Tabi #define TSEC1_PHYIDX		0
397c59e1b4dSTimur Tabi #define TSEC2_PHYIDX		0
398c59e1b4dSTimur Tabi 
399c59e1b4dSTimur Tabi #define CONFIG_ETHPRIME		"eTSEC1"
400c59e1b4dSTimur Tabi 
401c59e1b4dSTimur Tabi #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
402c59e1b4dSTimur Tabi #endif
403c59e1b4dSTimur Tabi 
404c59e1b4dSTimur Tabi /*
405c59e1b4dSTimur Tabi  * Environment
406c59e1b4dSTimur Tabi  */
407c59e1b4dSTimur Tabi #define CONFIG_ENV_IS_IN_FLASH
408c59e1b4dSTimur Tabi #define CONFIG_ENV_OVERWRITE
409c59e1b4dSTimur Tabi #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
410c59e1b4dSTimur Tabi #define CONFIG_ENV_SIZE		0x2000
411c59e1b4dSTimur Tabi #define CONFIG_ENV_SECT_SIZE	0x20000
412c59e1b4dSTimur Tabi 
413c59e1b4dSTimur Tabi #define CONFIG_LOADS_ECHO
414c59e1b4dSTimur Tabi #define CONFIG_SYS_LOADS_BAUD_CHANGE
415c59e1b4dSTimur Tabi 
416c59e1b4dSTimur Tabi /*
417c59e1b4dSTimur Tabi  * Command line configuration.
418c59e1b4dSTimur Tabi  */
419c59e1b4dSTimur Tabi #include <config_cmd_default.h>
420c59e1b4dSTimur Tabi 
42179ee3448SKumar Gala #define CONFIG_CMD_ELF
42279ee3448SKumar Gala #define CONFIG_CMD_ERRATA
423c59e1b4dSTimur Tabi #define CONFIG_CMD_IRQ
424c59e1b4dSTimur Tabi #define CONFIG_CMD_I2C
425c59e1b4dSTimur Tabi #define CONFIG_CMD_MII
42679ee3448SKumar Gala #define CONFIG_CMD_PING
427c59e1b4dSTimur Tabi #define CONFIG_CMD_SETEXPR
428b8339e2bSMatthew McClintock #define CONFIG_CMD_REGINFO
429c59e1b4dSTimur Tabi 
430c59e1b4dSTimur Tabi #ifdef CONFIG_PCI
431c59e1b4dSTimur Tabi #define CONFIG_CMD_PCI
432c59e1b4dSTimur Tabi #define CONFIG_CMD_NET
433c59e1b4dSTimur Tabi #endif
434c59e1b4dSTimur Tabi 
435c59e1b4dSTimur Tabi /*
436c59e1b4dSTimur Tabi  * USB
437c59e1b4dSTimur Tabi  */
438c59e1b4dSTimur Tabi #define CONFIG_USB_EHCI
439c59e1b4dSTimur Tabi 
440c59e1b4dSTimur Tabi #ifdef CONFIG_USB_EHCI
441c59e1b4dSTimur Tabi #define CONFIG_CMD_USB
442c59e1b4dSTimur Tabi #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
443c59e1b4dSTimur Tabi #define CONFIG_USB_EHCI_FSL
444c59e1b4dSTimur Tabi #define CONFIG_USB_STORAGE
445c59e1b4dSTimur Tabi #define CONFIG_CMD_FAT
446c59e1b4dSTimur Tabi #endif
447c59e1b4dSTimur Tabi 
448c59e1b4dSTimur Tabi /*
449c59e1b4dSTimur Tabi  * Miscellaneous configurable options
450c59e1b4dSTimur Tabi  */
451c59e1b4dSTimur Tabi #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
452c59e1b4dSTimur Tabi #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
4535be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
454c59e1b4dSTimur Tabi #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
455c59e1b4dSTimur Tabi #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
456c59e1b4dSTimur Tabi #ifdef CONFIG_CMD_KGDB
457c59e1b4dSTimur Tabi #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
458c59e1b4dSTimur Tabi #else
459c59e1b4dSTimur Tabi #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
460c59e1b4dSTimur Tabi #endif
461c59e1b4dSTimur Tabi /* Print Buffer Size */
462c59e1b4dSTimur Tabi #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
463c59e1b4dSTimur Tabi #define CONFIG_SYS_MAXARGS	16
464c59e1b4dSTimur Tabi #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
465c59e1b4dSTimur Tabi #define CONFIG_SYS_HZ		1000
466c59e1b4dSTimur Tabi 
467c59e1b4dSTimur Tabi /*
468c59e1b4dSTimur Tabi  * For booting Linux, the board info and command line data
469a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
470c59e1b4dSTimur Tabi  * the maximum mapped by the Linux kernel during initialization.
471c59e1b4dSTimur Tabi  */
472a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
473a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
474c59e1b4dSTimur Tabi 
475c59e1b4dSTimur Tabi #ifdef CONFIG_CMD_KGDB
476c59e1b4dSTimur Tabi #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
477c59e1b4dSTimur Tabi #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
478c59e1b4dSTimur Tabi #endif
479c59e1b4dSTimur Tabi 
480c59e1b4dSTimur Tabi /*
481c59e1b4dSTimur Tabi  * Environment Configuration
482c59e1b4dSTimur Tabi  */
483c59e1b4dSTimur Tabi 
484c59e1b4dSTimur Tabi #define CONFIG_HOSTNAME		p1022ds
485*8b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
486c59e1b4dSTimur Tabi #define CONFIG_BOOTFILE		uImage
487c59e1b4dSTimur Tabi #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
488c59e1b4dSTimur Tabi 
489c59e1b4dSTimur Tabi #define CONFIG_LOADADDR		1000000
490c59e1b4dSTimur Tabi 
491c59e1b4dSTimur Tabi #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
492c59e1b4dSTimur Tabi #define CONFIG_BOOTARGS
493c59e1b4dSTimur Tabi 
494c59e1b4dSTimur Tabi #define CONFIG_BAUDRATE	115200
495c59e1b4dSTimur Tabi 
496c59e1b4dSTimur Tabi #define	CONFIG_EXTRA_ENV_SETTINGS					\
497c59e1b4dSTimur Tabi 	"perf_mode=stable\0"						\
498c59e1b4dSTimur Tabi 	"memctl_intlv_ctl=2\0"						\
499c59e1b4dSTimur Tabi 	"netdev=eth0\0"							\
500c59e1b4dSTimur Tabi 	"uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
501c59e1b4dSTimur Tabi 	"tftpflash=tftpboot $loadaddr $uboot; "				\
50214d0a02aSWolfgang Denk 		"protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
50314d0a02aSWolfgang Denk 		"erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
50414d0a02aSWolfgang Denk 		"cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "	\
50514d0a02aSWolfgang Denk 		"protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
50614d0a02aSWolfgang Denk 		"cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"	\
507c59e1b4dSTimur Tabi 	"consoledev=ttyS0\0"						\
508c59e1b4dSTimur Tabi 	"ramdiskaddr=2000000\0"						\
509c59e1b4dSTimur Tabi 	"ramdiskfile=uramdisk\0"  		      	        	\
510c59e1b4dSTimur Tabi 	"fdtaddr=c00000\0"	  			      		\
511c59e1b4dSTimur Tabi 	"fdtfile=p1022ds.dtb\0"	  					\
512c59e1b4dSTimur Tabi 	"bdev=sda3\0"		  			      		\
513c59e1b4dSTimur Tabi 	"diuregs=md e002c000 1d\0"			 		\
514c59e1b4dSTimur Tabi 	"dium=mw e002c01c\0" 						\
515c59e1b4dSTimur Tabi 	"diuerr=md e002c014 1\0" 					\
516ba8e76bdSTimur Tabi 	"hwconfig=esdhc;audclk:12\0"
517c59e1b4dSTimur Tabi 
518c59e1b4dSTimur Tabi #define CONFIG_HDBOOT					\
519c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/$bdev rw "		\
520c59e1b4dSTimur Tabi 	"console=$consoledev,$baudrate $othbootargs;"	\
521c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"			\
522c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"			\
523c59e1b4dSTimur Tabi 	"bootm $loadaddr - $fdtaddr"
524c59e1b4dSTimur Tabi 
525c59e1b4dSTimur Tabi #define CONFIG_NFSBOOTCOMMAND						\
526c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/nfs rw "				\
527c59e1b4dSTimur Tabi 	"nfsroot=$serverip:$rootpath "					\
528c59e1b4dSTimur Tabi 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
529c59e1b4dSTimur Tabi 	"console=$consoledev,$baudrate $othbootargs;"			\
530c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"					\
531c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"					\
532c59e1b4dSTimur Tabi 	"bootm $loadaddr - $fdtaddr"
533c59e1b4dSTimur Tabi 
534c59e1b4dSTimur Tabi #define CONFIG_RAMBOOTCOMMAND						\
535c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/ram rw "				\
536c59e1b4dSTimur Tabi 	"console=$consoledev,$baudrate $othbootargs;"			\
537c59e1b4dSTimur Tabi 	"tftp $ramdiskaddr $ramdiskfile;"				\
538c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"					\
539c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"					\
540c59e1b4dSTimur Tabi 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
541c59e1b4dSTimur Tabi 
542c59e1b4dSTimur Tabi #define CONFIG_BOOTCOMMAND		CONFIG_RAMBOOTCOMMAND
543c59e1b4dSTimur Tabi 
544c59e1b4dSTimur Tabi #endif
545