xref: /rk3399_rockchip-uboot/include/configs/P1022DS.h (revision 76f1f38816d8763b51e5f1d6ca099a88aa1fd077)
1c59e1b4dSTimur Tabi /*
23d7506faSramneek mehresh  * Copyright 2010-2012 Freescale Semiconductor, Inc.
3c59e1b4dSTimur Tabi  * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4c59e1b4dSTimur Tabi  *          Timur Tabi <timur@freescale.com>
5c59e1b4dSTimur Tabi  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7c59e1b4dSTimur Tabi  */
8c59e1b4dSTimur Tabi 
9c59e1b4dSTimur Tabi #ifndef __CONFIG_H
10c59e1b4dSTimur Tabi #define __CONFIG_H
11c59e1b4dSTimur Tabi 
12c59e1b4dSTimur Tabi #include "../board/freescale/common/ics307_clk.h"
13c59e1b4dSTimur Tabi 
14840a5182STang Yuantian #define CONFIG_DISPLAY_BOARDINFO
15840a5182STang Yuantian 
16af253608SMatthew McClintock #ifdef CONFIG_SDCARD
177c8eea59SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
187c8eea59SYing Zhang #define CONFIG_SPL_ENV_SUPPORT
197c8eea59SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
207c8eea59SYing Zhang #define CONFIG_SPL_MMC_SUPPORT
217c8eea59SYing Zhang #define CONFIG_SPL_MMC_MINIMAL
227c8eea59SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
237c8eea59SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
247c8eea59SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT
257c8eea59SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT
267c8eea59SYing Zhang #define CONFIG_SPL_I2C_SUPPORT
277c8eea59SYing Zhang #define CONFIG_FSL_LAW			/* Use common FSL init code */
287c8eea59SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
297c8eea59SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
30ee4d6511SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
31ee4d6511SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 * 1024)
32e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
337c8eea59SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_DST	(0x11000000)
347c8eea59SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_START	(0x11000000)
35ee4d6511SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_OFFS	(128 << 10)
367c8eea59SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
377c8eea59SYing Zhang #define CONFIG_SYS_LDSCRIPT		"arch/powerpc/cpu/mpc85xx/u-boot.lds"
387c8eea59SYing Zhang #define CONFIG_SPL_MMC_BOOT
397c8eea59SYing Zhang #ifdef CONFIG_SPL_BUILD
407c8eea59SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
417c8eea59SYing Zhang #endif
42af253608SMatthew McClintock #endif
43af253608SMatthew McClintock 
44af253608SMatthew McClintock #ifdef CONFIG_SPIFLASH
45382ce7e9SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
46382ce7e9SYing Zhang #define CONFIG_SPL_ENV_SUPPORT
47382ce7e9SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
48382ce7e9SYing Zhang #define CONFIG_SPL_SPI_SUPPORT
49382ce7e9SYing Zhang #define CONFIG_SPL_SPI_FLASH_SUPPORT
50382ce7e9SYing Zhang #define CONFIG_SPL_SPI_FLASH_MINIMAL
51382ce7e9SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
52382ce7e9SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
53382ce7e9SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT
54382ce7e9SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT
55382ce7e9SYing Zhang #define CONFIG_SPL_I2C_SUPPORT
56382ce7e9SYing Zhang #define CONFIG_FSL_LAW		/* Use common FSL init code */
57382ce7e9SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
58382ce7e9SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
59ee4d6511SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
60ee4d6511SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 * 1024)
61e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
62382ce7e9SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x11000000)
63382ce7e9SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x11000000)
64ee4d6511SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(128 << 10)
65382ce7e9SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
66382ce7e9SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
67382ce7e9SYing Zhang #define CONFIG_SPL_SPI_BOOT
68382ce7e9SYing Zhang #ifdef CONFIG_SPL_BUILD
69382ce7e9SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
70382ce7e9SYing Zhang #endif
71af253608SMatthew McClintock #endif
72af253608SMatthew McClintock 
73f45210d6SMatthew McClintock #define CONFIG_NAND_FSL_ELBC
749407c3fcSYork Sun #define CONFIG_SYS_NAND_MAX_ECCPOS	56
759407c3fcSYork Sun #define CONFIG_SYS_NAND_MAX_OOBFREE	5
76f45210d6SMatthew McClintock 
77f45210d6SMatthew McClintock #ifdef CONFIG_NAND
785d97fe2aSYing Zhang #ifdef CONFIG_TPL_BUILD
795d97fe2aSYing Zhang #define CONFIG_SPL_NAND_BOOT
805d97fe2aSYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
81*76f1f388SSimon Glass #define CONFIG_TPL_ENV_SUPPORT
825d97fe2aSYing Zhang #define CONFIG_SPL_NAND_INIT
83*76f1f388SSimon Glass #define CONFIG_TPL_SERIAL_SUPPORT
84*76f1f388SSimon Glass #define CONFIG_TPL_LIBGENERIC_SUPPORT
85*76f1f388SSimon Glass #define CONFIG_TPL_LIBCOMMON_SUPPORT
86*76f1f388SSimon Glass #define CONFIG_TPL_I2C_SUPPORT
87*76f1f388SSimon Glass #define CONFIG_TPL_NAND_SUPPORT
88*76f1f388SSimon Glass #define CONFIG_TPL_MPC8XXX_INIT_DDR_SUPPORT
895d97fe2aSYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
905d97fe2aSYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 << 10)
915d97fe2aSYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
925d97fe2aSYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
93e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(832 << 10)
945d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	(0x11000000)
955d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	(0x11000000)
965d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	((128 + 128) << 10)
975d97fe2aSYing Zhang #elif defined(CONFIG_SPL_BUILD)
98f45210d6SMatthew McClintock #define CONFIG_SPL_INIT_MINIMAL
99f45210d6SMatthew McClintock #define CONFIG_SPL_SERIAL_SUPPORT
100f45210d6SMatthew McClintock #define CONFIG_SPL_NAND_SUPPORT
101f45210d6SMatthew McClintock #define CONFIG_SPL_FLUSH_IMAGE
1025d97fe2aSYing Zhang #define CONFIG_SPL_TEXT_BASE		0xff800000
1035ed6f447STom Rini #define CONFIG_SPL_MAX_SIZE		4096
1045d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE	(128 << 10)
1055d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	0xf8f80000
1065d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	0xf8f80000
1075d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	(128 << 10)
1085d97fe2aSYing Zhang #endif
1095d97fe2aSYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
1105d97fe2aSYing Zhang #define CONFIG_TPL_PAD_TO		0x20000
1115d97fe2aSYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
1125d97fe2aSYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
113f45210d6SMatthew McClintock #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
114f45210d6SMatthew McClintock #endif
115f45210d6SMatthew McClintock 
116c59e1b4dSTimur Tabi /* High Level Configuration Options */
117c59e1b4dSTimur Tabi #define CONFIG_BOOKE			/* BOOKE */
118c59e1b4dSTimur Tabi #define CONFIG_E500			/* BOOKE e500 family */
119c59e1b4dSTimur Tabi #define CONFIG_P1022
120c59e1b4dSTimur Tabi #define CONFIG_P1022DS
121c59e1b4dSTimur Tabi #define CONFIG_MP			/* support multiple processors */
122c59e1b4dSTimur Tabi 
1232ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
124e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE	0xeff40000
1252ae18241SWolfgang Denk #endif
1262ae18241SWolfgang Denk 
1277a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS
1287a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
1297a577fdaSKumar Gala #endif
1307a577fdaSKumar Gala 
131c59e1b4dSTimur Tabi #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
132c59e1b4dSTimur Tabi #define CONFIG_PCI			/* Enable PCI/PCIE */
133b38eaec5SRobert P. J. Day #define CONFIG_PCIE1			/* PCIE controller 1 (slot 1) */
134b38eaec5SRobert P. J. Day #define CONFIG_PCIE2			/* PCIE controller 2 (slot 2) */
135b38eaec5SRobert P. J. Day #define CONFIG_PCIE3			/* PCIE controller 3 (ULI bridge) */
136c59e1b4dSTimur Tabi #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
137c59e1b4dSTimur Tabi #define CONFIG_FSL_PCIE_RESET		/* need PCIe reset errata */
138c59e1b4dSTimur Tabi #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
139c59e1b4dSTimur Tabi 
140c59e1b4dSTimur Tabi #define CONFIG_ENABLE_36BIT_PHYS
141babb348cSTimur Tabi 
142babb348cSTimur Tabi #ifdef CONFIG_PHYS_64BIT
143c59e1b4dSTimur Tabi #define CONFIG_ADDR_MAP
144c59e1b4dSTimur Tabi #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
1459899ac19SJiang Yutang #endif
146c59e1b4dSTimur Tabi 
147c59e1b4dSTimur Tabi #define CONFIG_FSL_LAW			/* Use common FSL init code */
148c59e1b4dSTimur Tabi 
149c59e1b4dSTimur Tabi #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
150c59e1b4dSTimur Tabi #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
151c59e1b4dSTimur Tabi #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
152c59e1b4dSTimur Tabi 
153c59e1b4dSTimur Tabi /*
154c59e1b4dSTimur Tabi  * These can be toggled for performance analysis, otherwise use default.
155c59e1b4dSTimur Tabi  */
156c59e1b4dSTimur Tabi #define CONFIG_L2_CACHE
157c59e1b4dSTimur Tabi #define CONFIG_BTB
158c59e1b4dSTimur Tabi 
159c59e1b4dSTimur Tabi #define CONFIG_SYS_MEMTEST_START	0x00000000
160c59e1b4dSTimur Tabi #define CONFIG_SYS_MEMTEST_END		0x7fffffff
161c59e1b4dSTimur Tabi 
162e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xffe00000
163e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
164c59e1b4dSTimur Tabi 
165f45210d6SMatthew McClintock /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
166f45210d6SMatthew McClintock        SPL code*/
167f45210d6SMatthew McClintock #ifdef CONFIG_SPL_BUILD
168f45210d6SMatthew McClintock #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
169f45210d6SMatthew McClintock #endif
170f45210d6SMatthew McClintock 
171c59e1b4dSTimur Tabi /* DDR Setup */
172c59e1b4dSTimur Tabi #define CONFIG_DDR_SPD
173c59e1b4dSTimur Tabi #define CONFIG_VERY_BIG_RAM
1745614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3
175c59e1b4dSTimur Tabi 
176c59e1b4dSTimur Tabi #ifdef CONFIG_DDR_ECC
177c59e1b4dSTimur Tabi #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
178c59e1b4dSTimur Tabi #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
179c59e1b4dSTimur Tabi #endif
180c59e1b4dSTimur Tabi 
181c59e1b4dSTimur Tabi #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
182c59e1b4dSTimur Tabi #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
183c59e1b4dSTimur Tabi 
184c59e1b4dSTimur Tabi #define CONFIG_NUM_DDR_CONTROLLERS	1
185c59e1b4dSTimur Tabi #define CONFIG_DIMM_SLOTS_PER_CTLR	1
186c59e1b4dSTimur Tabi #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
187c59e1b4dSTimur Tabi 
188c59e1b4dSTimur Tabi /* I2C addresses of SPD EEPROMs */
189c59e1b4dSTimur Tabi #define CONFIG_SYS_SPD_BUS_NUM		1
190c39f44dcSKumar Gala #define SPD_EEPROM_ADDRESS		0x51	/* CTLR 0 DIMM 0 */
191c59e1b4dSTimur Tabi 
192f45210d6SMatthew McClintock /* These are used when DDR doesn't use SPD.  */
193f45210d6SMatthew McClintock #define CONFIG_SYS_SDRAM_SIZE		2048
194f45210d6SMatthew McClintock #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_2G
195f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003F
196f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014202
197f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS1_BNDS		0x0040007F
198f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS1_CONFIG	0x80014202
199f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_3		0x00010000
200f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_0		0x40110104
201f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_1		0x5c5bd746
202f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_2		0x0fa8d4ca
203f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_MODE_1		0x00441221
204f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_MODE_2		0x00000000
205f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_INTERVAL		0x0a280100
206f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
207f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CLK_CTRL		0x02800000
208f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CONTROL		0xc7000008
209f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CONTROL_2	0x24401041
210f45210d6SMatthew McClintock #define	CONFIG_SYS_DDR_TIMING_4		0x00220001
211f45210d6SMatthew McClintock #define	CONFIG_SYS_DDR_TIMING_5		0x02401400
212f45210d6SMatthew McClintock #define	CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
213f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_WRLVL_CONTROL	0x8675f608
214f45210d6SMatthew McClintock 
215c59e1b4dSTimur Tabi /*
216c59e1b4dSTimur Tabi  * Memory map
217c59e1b4dSTimur Tabi  *
218c59e1b4dSTimur Tabi  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
219c59e1b4dSTimur Tabi  * 0x8000_0000	0xdfff_ffff	PCI Express Mem		1.5G non-cacheable
220c59e1b4dSTimur Tabi  * 0xffc0_0000	0xffc2_ffff	PCI IO range		192K non-cacheable
221c59e1b4dSTimur Tabi  *
222c59e1b4dSTimur Tabi  * Localbus cacheable (TBD)
223c59e1b4dSTimur Tabi  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
224c59e1b4dSTimur Tabi  *
225c59e1b4dSTimur Tabi  * Localbus non-cacheable
226c59e1b4dSTimur Tabi  * 0xe000_0000	0xe80f_ffff	Promjet/free		128M non-cacheable
227c59e1b4dSTimur Tabi  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
228f45210d6SMatthew McClintock  * 0xff80_0000	0xff80_7fff	NAND			32K non-cacheable
229c59e1b4dSTimur Tabi  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
230c59e1b4dSTimur Tabi  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
231c59e1b4dSTimur Tabi  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
232c59e1b4dSTimur Tabi  */
233c59e1b4dSTimur Tabi 
234c59e1b4dSTimur Tabi /*
235c59e1b4dSTimur Tabi  * Local Bus Definitions
236c59e1b4dSTimur Tabi  */
237f45210d6SMatthew McClintock #define CONFIG_SYS_FLASH_BASE		0xe8000000 /* start of FLASH 128M */
2389899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
239f45210d6SMatthew McClintock #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe8000000ull
2409899ac19SJiang Yutang #else
2419899ac19SJiang Yutang #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
2429899ac19SJiang Yutang #endif
243c59e1b4dSTimur Tabi 
244c59e1b4dSTimur Tabi #define CONFIG_FLASH_BR_PRELIM  \
245f45210d6SMatthew McClintock 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
246c59e1b4dSTimur Tabi #define CONFIG_FLASH_OR_PRELIM	(OR_AM_128MB | 0xff7)
247c59e1b4dSTimur Tabi 
248f45210d6SMatthew McClintock #ifdef CONFIG_NAND
249f45210d6SMatthew McClintock #define CONFIG_SYS_BR1_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
250f45210d6SMatthew McClintock #define CONFIG_SYS_OR1_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
251f45210d6SMatthew McClintock #else
252c59e1b4dSTimur Tabi #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM  /* NOR Base Address */
253c59e1b4dSTimur Tabi #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM  /* NOR Options */
254f45210d6SMatthew McClintock #endif
255c59e1b4dSTimur Tabi 
256f45210d6SMatthew McClintock #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
257c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_QUIET_TEST
258c59e1b4dSTimur Tabi #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
259c59e1b4dSTimur Tabi 
260f45210d6SMatthew McClintock #define CONFIG_SYS_MAX_FLASH_BANKS	1
261c59e1b4dSTimur Tabi #define CONFIG_SYS_MAX_FLASH_SECT	1024
262c59e1b4dSTimur Tabi 
263f45210d6SMatthew McClintock #ifndef CONFIG_SYS_MONITOR_BASE
264f45210d6SMatthew McClintock #ifdef CONFIG_SPL_BUILD
265f45210d6SMatthew McClintock #define CONFIG_SYS_MONITOR_BASE		CONFIG_SPL_TEXT_BASE
266f45210d6SMatthew McClintock #else
26714d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
268f45210d6SMatthew McClintock #endif
269f45210d6SMatthew McClintock #endif
270c59e1b4dSTimur Tabi 
271c59e1b4dSTimur Tabi #define CONFIG_FLASH_CFI_DRIVER
272c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_CFI
273c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_EMPTY_INFO
274c59e1b4dSTimur Tabi 
275f45210d6SMatthew McClintock /* Nand Flash */
276f45210d6SMatthew McClintock #if defined(CONFIG_NAND_FSL_ELBC)
277f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BASE		0xff800000
278f45210d6SMatthew McClintock #ifdef CONFIG_PHYS_64BIT
279f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
280f45210d6SMatthew McClintock #else
281f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
282f45210d6SMatthew McClintock #endif
283f45210d6SMatthew McClintock 
2845d97fe2aSYing Zhang #define CONFIG_SYS_NAND_BASE_LIST	{CONFIG_SYS_NAND_BASE}
285f45210d6SMatthew McClintock #define CONFIG_SYS_MAX_NAND_DEVICE	1
286f45210d6SMatthew McClintock #define CONFIG_CMD_NAND			1
287f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BLOCK_SIZE	(256 * 1024)
288f45210d6SMatthew McClintock #define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
289f45210d6SMatthew McClintock 
290f45210d6SMatthew McClintock /* NAND flash config */
291f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
292f45210d6SMatthew McClintock 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
293f45210d6SMatthew McClintock 			       | BR_PS_8	       /* Port Size = 8 bit */ \
294f45210d6SMatthew McClintock 			       | BR_MS_FCM	       /* MSEL = FCM */ \
295f45210d6SMatthew McClintock 			       | BR_V)		       /* valid */
296f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_OR_PRELIM  (OR_AM_32KB	       /* length 256K */ \
297f45210d6SMatthew McClintock 			       | OR_FCM_PGS	       /* Large Page*/ \
298f45210d6SMatthew McClintock 			       | OR_FCM_CSCT \
299f45210d6SMatthew McClintock 			       | OR_FCM_CST \
300f45210d6SMatthew McClintock 			       | OR_FCM_CHT \
301f45210d6SMatthew McClintock 			       | OR_FCM_SCY_1 \
302f45210d6SMatthew McClintock 			       | OR_FCM_TRLX \
303f45210d6SMatthew McClintock 			       | OR_FCM_EHTR)
304f45210d6SMatthew McClintock #ifdef CONFIG_NAND
305f45210d6SMatthew McClintock #define CONFIG_SYS_BR0_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
306f45210d6SMatthew McClintock #define CONFIG_SYS_OR0_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
307f45210d6SMatthew McClintock #else
308f45210d6SMatthew McClintock #define CONFIG_SYS_BR1_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
309f45210d6SMatthew McClintock #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
310f45210d6SMatthew McClintock #endif
311f45210d6SMatthew McClintock 
312f45210d6SMatthew McClintock #endif /* CONFIG_NAND_FSL_ELBC */
313f45210d6SMatthew McClintock 
314c59e1b4dSTimur Tabi #define CONFIG_BOARD_EARLY_INIT_F
315c59e1b4dSTimur Tabi #define CONFIG_BOARD_EARLY_INIT_R
316c59e1b4dSTimur Tabi #define CONFIG_MISC_INIT_R
317a2d12f88STimur Tabi #define CONFIG_HWCONFIG
318c59e1b4dSTimur Tabi 
319c59e1b4dSTimur Tabi #define CONFIG_FSL_NGPIXIS
320c59e1b4dSTimur Tabi #define PIXIS_BASE		0xffdf0000	/* PIXIS registers */
3219899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
322c59e1b4dSTimur Tabi #define PIXIS_BASE_PHYS		0xfffdf0000ull
3239899ac19SJiang Yutang #else
3249899ac19SJiang Yutang #define PIXIS_BASE_PHYS		PIXIS_BASE
3259899ac19SJiang Yutang #endif
326c59e1b4dSTimur Tabi 
327c59e1b4dSTimur Tabi #define CONFIG_SYS_BR2_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
328c59e1b4dSTimur Tabi #define CONFIG_SYS_OR2_PRELIM	(OR_AM_32KB | 0x6ff7)
329c59e1b4dSTimur Tabi 
330c59e1b4dSTimur Tabi #define PIXIS_LBMAP_SWITCH	7
3312906845aSYork Sun #define PIXIS_LBMAP_MASK	0xF0
332c59e1b4dSTimur Tabi #define PIXIS_LBMAP_ALTBANK	0x20
333f45210d6SMatthew McClintock #define PIXIS_SPD		0x07
334f45210d6SMatthew McClintock #define PIXIS_SPD_SYSCLK_MASK	0x07
3359b6e9d1cSJiang Yutang #define PIXIS_ELBC_SPI_MASK	0xc0
3369b6e9d1cSJiang Yutang #define PIXIS_SPI		0x80
337c59e1b4dSTimur Tabi 
338c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_RAM_LOCK
339c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000 /* Initial L1 address */
340553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000 /* Size of used area in RAM */
341c59e1b4dSTimur Tabi 
342c59e1b4dSTimur Tabi #define CONFIG_SYS_GBL_DATA_OFFSET	\
34325ddd1fbSWolfgang Denk 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
344c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
345c59e1b4dSTimur Tabi 
3469307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
34707b5edc2SJerry Huang #define CONFIG_SYS_MALLOC_LEN		(10 * 1024 * 1024)
348c59e1b4dSTimur Tabi 
349c59e1b4dSTimur Tabi /*
3507c8eea59SYing Zhang  * Config the L2 Cache as L2 SRAM
3517c8eea59SYing Zhang */
3527c8eea59SYing Zhang #if defined(CONFIG_SPL_BUILD)
353382ce7e9SYing Zhang #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
3547c8eea59SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR	0xf8f80000
3557c8eea59SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
3567c8eea59SYing Zhang #define CONFIG_SYS_L2_SIZE		(256 << 10)
3577c8eea59SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
3587c8eea59SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
35927585bd3SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
3607c8eea59SYing Zhang #define CONFIG_SPL_RELOC_STACK_SIZE	(32 << 10)
36127585bd3SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
36227585bd3SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(108 << 10)
3637c8eea59SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
3645d97fe2aSYing Zhang #elif defined(CONFIG_NAND)
3655d97fe2aSYing Zhang #ifdef CONFIG_TPL_BUILD
3665d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
3675d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
3685d97fe2aSYing Zhang #define CONFIG_SYS_L2_SIZE		(256 << 10)
3695d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
3705d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
3715d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
3725d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
3735d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(48 << 10)
3745d97fe2aSYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
3755d97fe2aSYing Zhang #else
3765d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
3775d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
3785d97fe2aSYing Zhang #define CONFIG_SYS_L2_SIZE		(256 << 10)
3795d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
3805d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	(CONFIG_SYS_INIT_L2_END - 0x2000)
3815d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_STACK		((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
3825d97fe2aSYing Zhang #endif
3837c8eea59SYing Zhang #endif
3847c8eea59SYing Zhang #endif
3857c8eea59SYing Zhang 
3867c8eea59SYing Zhang /*
387c59e1b4dSTimur Tabi  * Serial Port
388c59e1b4dSTimur Tabi  */
389c59e1b4dSTimur Tabi #define CONFIG_CONS_INDEX		1
390c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_SERIAL
391c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_REG_SIZE	1
392c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
3937c8eea59SYing Zhang #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
394f45210d6SMatthew McClintock #define CONFIG_NS16550_MIN_FUNCTIONS
395f45210d6SMatthew McClintock #endif
396c59e1b4dSTimur Tabi 
397c59e1b4dSTimur Tabi #define CONFIG_SYS_BAUDRATE_TABLE	\
398c59e1b4dSTimur Tabi 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
399c59e1b4dSTimur Tabi 
400c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
401c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
402c59e1b4dSTimur Tabi 
403c59e1b4dSTimur Tabi /* Video */
404ba8e76bdSTimur Tabi 
405d5e01e49STimur Tabi #ifdef CONFIG_FSL_DIU_FB
406d5e01e49STimur Tabi #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x10000)
407d5e01e49STimur Tabi #define CONFIG_VIDEO
408d5e01e49STimur Tabi #define CONFIG_CMD_BMP
409c59e1b4dSTimur Tabi #define CONFIG_CFB_CONSOLE
4107d3053fbSTimur Tabi #define CONFIG_VIDEO_SW_CURSOR
411c59e1b4dSTimur Tabi #define CONFIG_VGA_AS_SINGLE_DEVICE
412d5e01e49STimur Tabi #define CONFIG_VIDEO_LOGO
413d5e01e49STimur Tabi #define CONFIG_VIDEO_BMP_LOGO
41455b05237STimur Tabi #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
41555b05237STimur Tabi /*
41655b05237STimur Tabi  * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
41755b05237STimur Tabi  * disable empty flash sector detection, which is I/O-intensive.
41855b05237STimur Tabi  */
41955b05237STimur Tabi #undef CONFIG_SYS_FLASH_EMPTY_INFO
420c59e1b4dSTimur Tabi #endif
421c59e1b4dSTimur Tabi 
422ba8e76bdSTimur Tabi #ifndef CONFIG_FSL_DIU_FB
423218a758fSJiang Yutang #endif
424218a758fSJiang Yutang 
425218a758fSJiang Yutang #ifdef CONFIG_ATI
426218a758fSJiang Yutang #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE1_IO_VIRT
427218a758fSJiang Yutang #define CONFIG_VIDEO
428218a758fSJiang Yutang #define CONFIG_BIOSEMU
429218a758fSJiang Yutang #define CONFIG_VIDEO_SW_CURSOR
430218a758fSJiang Yutang #define CONFIG_ATI_RADEON_FB
431218a758fSJiang Yutang #define CONFIG_VIDEO_LOGO
432218a758fSJiang Yutang #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
433218a758fSJiang Yutang #define CONFIG_CFB_CONSOLE
434218a758fSJiang Yutang #define CONFIG_VGA_AS_SINGLE_DEVICE
435218a758fSJiang Yutang #endif
436218a758fSJiang Yutang 
437c59e1b4dSTimur Tabi /* I2C */
43800f792e0SHeiko Schocher #define CONFIG_SYS_I2C
43900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
44000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
44100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
44200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
44300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
44400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
44500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
446c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_NOPROBES		{{0, 0x29}}
447c59e1b4dSTimur Tabi 
448c59e1b4dSTimur Tabi /*
449c59e1b4dSTimur Tabi  * I2C2 EEPROM
450c59e1b4dSTimur Tabi  */
451c59e1b4dSTimur Tabi #define CONFIG_ID_EEPROM
452c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_NXID
453c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
454c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
455c59e1b4dSTimur Tabi #define CONFIG_SYS_EEPROM_BUS_NUM	1
456c59e1b4dSTimur Tabi 
457c59e1b4dSTimur Tabi /*
4589b6e9d1cSJiang Yutang  * eSPI - Enhanced SPI
4599b6e9d1cSJiang Yutang  */
4609b6e9d1cSJiang Yutang 
4619b6e9d1cSJiang Yutang #define CONFIG_HARD_SPI
4629b6e9d1cSJiang Yutang 
4639b6e9d1cSJiang Yutang #define CONFIG_SF_DEFAULT_SPEED		10000000
4649b6e9d1cSJiang Yutang #define CONFIG_SF_DEFAULT_MODE		0
4659b6e9d1cSJiang Yutang 
4669b6e9d1cSJiang Yutang /*
467c59e1b4dSTimur Tabi  * General PCI
468c59e1b4dSTimur Tabi  * Memory space is mapped 1-1, but I/O space must start from 0.
469c59e1b4dSTimur Tabi  */
470c59e1b4dSTimur Tabi 
471c59e1b4dSTimur Tabi /* controller 1, Slot 2, tgtid 1, Base address a000 */
472c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_VIRT	0xc0000000
4739899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
474c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
475c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc40000000ull
4769899ac19SJiang Yutang #else
4779899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_MEM_BUS	0xc0000000
4789899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc0000000
4799899ac19SJiang Yutang #endif
480c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
481c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc20000
482c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
4839899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
484c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc20000ull
4859899ac19SJiang Yutang #else
4869899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc20000
4879899ac19SJiang Yutang #endif
488c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
489c59e1b4dSTimur Tabi 
490c59e1b4dSTimur Tabi /* controller 2, direct to uli, tgtid 2, Base address 9000 */
491c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
4929899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
493c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
494c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
4959899ac19SJiang Yutang #else
4969899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
4979899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
4989899ac19SJiang Yutang #endif
499c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
500c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
501c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
5029899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
503c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
5049899ac19SJiang Yutang #else
5059899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
5069899ac19SJiang Yutang #endif
507c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
508c59e1b4dSTimur Tabi 
509c59e1b4dSTimur Tabi /* controller 3, Slot 1, tgtid 3, Base address b000 */
510c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_VIRT	0x80000000
5119899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
512c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
513c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc00000000ull
5149899ac19SJiang Yutang #else
5159899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_MEM_BUS	0x80000000
5169899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_MEM_PHYS	0x80000000
5179899ac19SJiang Yutang #endif
518c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
519c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc00000
520c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
5219899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
522c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc00000ull
5239899ac19SJiang Yutang #else
5249899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc00000
5259899ac19SJiang Yutang #endif
526c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
527c59e1b4dSTimur Tabi 
528c59e1b4dSTimur Tabi #ifdef CONFIG_PCI
529842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
530c59e1b4dSTimur Tabi #define CONFIG_PCI_PNP			/* do pci plug-and-play */
531c59e1b4dSTimur Tabi #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
532c59e1b4dSTimur Tabi #endif
533c59e1b4dSTimur Tabi 
534c59e1b4dSTimur Tabi /* SATA */
535c59e1b4dSTimur Tabi #define CONFIG_LIBATA
536c59e1b4dSTimur Tabi #define CONFIG_FSL_SATA
5379760b274SZang Roy-R61911 #define CONFIG_FSL_SATA_V2
538c59e1b4dSTimur Tabi 
539c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA_MAX_DEVICE	2
540c59e1b4dSTimur Tabi #define CONFIG_SATA1
541c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
542c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
543c59e1b4dSTimur Tabi #define CONFIG_SATA2
544c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
545c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
546c59e1b4dSTimur Tabi 
547c59e1b4dSTimur Tabi #ifdef CONFIG_FSL_SATA
548c59e1b4dSTimur Tabi #define CONFIG_LBA48
549c59e1b4dSTimur Tabi #define CONFIG_CMD_SATA
550c59e1b4dSTimur Tabi #define CONFIG_DOS_PARTITION
551c59e1b4dSTimur Tabi #endif
552c59e1b4dSTimur Tabi 
553c59e1b4dSTimur Tabi #define CONFIG_MMC
554c59e1b4dSTimur Tabi #ifdef CONFIG_MMC
555c59e1b4dSTimur Tabi #define CONFIG_FSL_ESDHC
556c59e1b4dSTimur Tabi #define CONFIG_GENERIC_MMC
557c59e1b4dSTimur Tabi #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
558c59e1b4dSTimur Tabi #endif
559c59e1b4dSTimur Tabi 
560c59e1b4dSTimur Tabi #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
561c59e1b4dSTimur Tabi #define CONFIG_DOS_PARTITION
562c59e1b4dSTimur Tabi #endif
563c59e1b4dSTimur Tabi 
564c59e1b4dSTimur Tabi #define CONFIG_TSEC_ENET
565c59e1b4dSTimur Tabi #ifdef CONFIG_TSEC_ENET
566c59e1b4dSTimur Tabi 
567c59e1b4dSTimur Tabi #define CONFIG_TSECV2
568c59e1b4dSTimur Tabi 
569c59e1b4dSTimur Tabi #define CONFIG_MII			/* MII PHY management */
570c59e1b4dSTimur Tabi #define CONFIG_TSEC1		1
571c59e1b4dSTimur Tabi #define CONFIG_TSEC1_NAME	"eTSEC1"
572c59e1b4dSTimur Tabi #define CONFIG_TSEC2		1
573c59e1b4dSTimur Tabi #define CONFIG_TSEC2_NAME	"eTSEC2"
574c59e1b4dSTimur Tabi 
575c59e1b4dSTimur Tabi #define TSEC1_PHY_ADDR		1
576c59e1b4dSTimur Tabi #define TSEC2_PHY_ADDR		2
577c59e1b4dSTimur Tabi 
578c59e1b4dSTimur Tabi #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
579c59e1b4dSTimur Tabi #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
580c59e1b4dSTimur Tabi 
581c59e1b4dSTimur Tabi #define TSEC1_PHYIDX		0
582c59e1b4dSTimur Tabi #define TSEC2_PHYIDX		0
583c59e1b4dSTimur Tabi 
584c59e1b4dSTimur Tabi #define CONFIG_ETHPRIME		"eTSEC1"
585c59e1b4dSTimur Tabi 
586c59e1b4dSTimur Tabi #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
587c59e1b4dSTimur Tabi #endif
588c59e1b4dSTimur Tabi 
589c59e1b4dSTimur Tabi /*
59094b383e7SYangbo Lu  * Dynamic MTD Partition support with mtdparts
59194b383e7SYangbo Lu  */
59294b383e7SYangbo Lu #define CONFIG_MTD_DEVICE
59394b383e7SYangbo Lu #define CONFIG_MTD_PARTITIONS
59494b383e7SYangbo Lu #define CONFIG_CMD_MTDPARTS
59594b383e7SYangbo Lu #define CONFIG_FLASH_CFI_MTD
59694b383e7SYangbo Lu #ifdef CONFIG_PHYS_64BIT
59794b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=fe8000000.nor"
59894b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:48m(ramdisk)," \
59994b383e7SYangbo Lu 			"14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
60094b383e7SYangbo Lu 			"512k(dtb),768k(u-boot)"
60194b383e7SYangbo Lu #else
60294b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=e8000000.nor"
60394b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=e8000000.nor:48m(ramdisk)," \
60494b383e7SYangbo Lu 			"14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
60594b383e7SYangbo Lu 			"512k(dtb),768k(u-boot)"
60694b383e7SYangbo Lu #endif
60794b383e7SYangbo Lu 
60894b383e7SYangbo Lu /*
609c59e1b4dSTimur Tabi  * Environment
610c59e1b4dSTimur Tabi  */
611382ce7e9SYing Zhang #ifdef CONFIG_SPIFLASH
612af253608SMatthew McClintock #define CONFIG_ENV_IS_IN_SPI_FLASH
613af253608SMatthew McClintock #define CONFIG_ENV_SPI_BUS	0
614af253608SMatthew McClintock #define CONFIG_ENV_SPI_CS	0
615af253608SMatthew McClintock #define CONFIG_ENV_SPI_MAX_HZ	10000000
616af253608SMatthew McClintock #define CONFIG_ENV_SPI_MODE	0
617af253608SMatthew McClintock #define CONFIG_ENV_SIZE		0x2000	/* 8KB */
618af253608SMatthew McClintock #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
619af253608SMatthew McClintock #define CONFIG_ENV_SECT_SIZE	0x10000
6207c8eea59SYing Zhang #elif defined(CONFIG_SDCARD)
621af253608SMatthew McClintock #define CONFIG_ENV_IS_IN_MMC
6227c8eea59SYing Zhang #define CONFIG_FSL_FIXED_MMC_LOCATION
623c59e1b4dSTimur Tabi #define CONFIG_ENV_SIZE		0x2000
624af253608SMatthew McClintock #define CONFIG_SYS_MMC_ENV_DEV	0
625f45210d6SMatthew McClintock #elif defined(CONFIG_NAND)
6265d97fe2aSYing Zhang #ifdef CONFIG_TPL_BUILD
6275d97fe2aSYing Zhang #define CONFIG_ENV_SIZE		0x2000
6285d97fe2aSYing Zhang #define CONFIG_ENV_ADDR		(CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
6295d97fe2aSYing Zhang #else
630af253608SMatthew McClintock #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
6315d97fe2aSYing Zhang #endif
6325d97fe2aSYing Zhang #define CONFIG_ENV_IS_IN_NAND
6335d97fe2aSYing Zhang #define CONFIG_ENV_OFFSET	(1024 * 1024)
634af253608SMatthew McClintock #define CONFIG_ENV_RANGE	(3 * CONFIG_ENV_SIZE)
635f45210d6SMatthew McClintock #elif defined(CONFIG_SYS_RAMBOOT)
636af253608SMatthew McClintock #define CONFIG_ENV_IS_NOWHERE	/* Store ENV in memory only */
637af253608SMatthew McClintock #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
638af253608SMatthew McClintock #define CONFIG_ENV_SIZE		0x2000
639af253608SMatthew McClintock #else
640af253608SMatthew McClintock #define CONFIG_ENV_IS_IN_FLASH
641af253608SMatthew McClintock #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
642af253608SMatthew McClintock #define CONFIG_ENV_SIZE		0x2000
643af253608SMatthew McClintock #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
644af253608SMatthew McClintock #endif
645c59e1b4dSTimur Tabi 
646c59e1b4dSTimur Tabi #define CONFIG_LOADS_ECHO
647c59e1b4dSTimur Tabi #define CONFIG_SYS_LOADS_BAUD_CHANGE
648c59e1b4dSTimur Tabi 
649c59e1b4dSTimur Tabi /*
650c59e1b4dSTimur Tabi  * Command line configuration.
651c59e1b4dSTimur Tabi  */
65279ee3448SKumar Gala #define CONFIG_CMD_ERRATA
653c59e1b4dSTimur Tabi #define CONFIG_CMD_IRQ
654b8339e2bSMatthew McClintock #define CONFIG_CMD_REGINFO
655c59e1b4dSTimur Tabi 
656c59e1b4dSTimur Tabi #ifdef CONFIG_PCI
657c59e1b4dSTimur Tabi #define CONFIG_CMD_PCI
658c59e1b4dSTimur Tabi #endif
659c59e1b4dSTimur Tabi 
660c59e1b4dSTimur Tabi /*
661c59e1b4dSTimur Tabi  * USB
662c59e1b4dSTimur Tabi  */
6633d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB
6643d7506faSramneek mehresh #ifdef CONFIG_HAS_FSL_DR_USB
665c59e1b4dSTimur Tabi #define CONFIG_USB_EHCI
666c59e1b4dSTimur Tabi 
667c59e1b4dSTimur Tabi #ifdef CONFIG_USB_EHCI
668c59e1b4dSTimur Tabi #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
669c59e1b4dSTimur Tabi #define CONFIG_USB_EHCI_FSL
670c59e1b4dSTimur Tabi #endif
6713d7506faSramneek mehresh #endif
672c59e1b4dSTimur Tabi 
673c59e1b4dSTimur Tabi /*
674c59e1b4dSTimur Tabi  * Miscellaneous configurable options
675c59e1b4dSTimur Tabi  */
676c59e1b4dSTimur Tabi #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
677c59e1b4dSTimur Tabi #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
6785be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
679c59e1b4dSTimur Tabi #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
680c59e1b4dSTimur Tabi #ifdef CONFIG_CMD_KGDB
681c59e1b4dSTimur Tabi #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
682c59e1b4dSTimur Tabi #else
683c59e1b4dSTimur Tabi #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
684c59e1b4dSTimur Tabi #endif
685c59e1b4dSTimur Tabi /* Print Buffer Size */
686c59e1b4dSTimur Tabi #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
687c59e1b4dSTimur Tabi #define CONFIG_SYS_MAXARGS	16
688c59e1b4dSTimur Tabi #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
689c59e1b4dSTimur Tabi 
690c59e1b4dSTimur Tabi /*
691c59e1b4dSTimur Tabi  * For booting Linux, the board info and command line data
692a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
693c59e1b4dSTimur Tabi  * the maximum mapped by the Linux kernel during initialization.
694c59e1b4dSTimur Tabi  */
695a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
696a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
697c59e1b4dSTimur Tabi 
698c59e1b4dSTimur Tabi #ifdef CONFIG_CMD_KGDB
699c59e1b4dSTimur Tabi #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
700c59e1b4dSTimur Tabi #endif
701c59e1b4dSTimur Tabi 
702c59e1b4dSTimur Tabi /*
703c59e1b4dSTimur Tabi  * Environment Configuration
704c59e1b4dSTimur Tabi  */
705c59e1b4dSTimur Tabi 
706c59e1b4dSTimur Tabi #define CONFIG_HOSTNAME		p1022ds
7078b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
708b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
709c59e1b4dSTimur Tabi #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
710c59e1b4dSTimur Tabi 
711c59e1b4dSTimur Tabi #define CONFIG_LOADADDR		1000000
712c59e1b4dSTimur Tabi 
713c59e1b4dSTimur Tabi 
714c59e1b4dSTimur Tabi #define CONFIG_BAUDRATE	115200
715c59e1b4dSTimur Tabi 
716c59e1b4dSTimur Tabi #define	CONFIG_EXTRA_ENV_SETTINGS				\
717c59e1b4dSTimur Tabi 	"netdev=eth0\0"						\
7185368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
7195368c55dSMarek Vasut 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
72084e34b65STimur Tabi 	"tftpflash=tftpboot $loadaddr $uboot && "		\
72184e34b65STimur Tabi 		"protect off $ubootaddr +$filesize && "		\
72284e34b65STimur Tabi 		"erase $ubootaddr +$filesize && "		\
72384e34b65STimur Tabi 		"cp.b $loadaddr $ubootaddr $filesize && "	\
72484e34b65STimur Tabi 		"protect on $ubootaddr +$filesize && "		\
72584e34b65STimur Tabi 		"cmp.b $loadaddr $ubootaddr $filesize\0"	\
726c59e1b4dSTimur Tabi 	"consoledev=ttyS0\0"					\
727c59e1b4dSTimur Tabi 	"ramdiskaddr=2000000\0"					\
72884e34b65STimur Tabi 	"ramdiskfile=rootfs.ext2.gz.uboot\0"			\
729b24a4f62SScott Wood 	"fdtaddr=1e00000\0"	  			      	\
730c59e1b4dSTimur Tabi 	"fdtfile=p1022ds.dtb\0"	  				\
731c59e1b4dSTimur Tabi 	"bdev=sda3\0"		  			      	\
732ba8e76bdSTimur Tabi 	"hwconfig=esdhc;audclk:12\0"
733c59e1b4dSTimur Tabi 
734c59e1b4dSTimur Tabi #define CONFIG_HDBOOT					\
735c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/$bdev rw "		\
73684e34b65STimur Tabi 	"console=$consoledev,$baudrate $othbootargs $videobootargs;"	\
737c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"			\
738c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"			\
739c59e1b4dSTimur Tabi 	"bootm $loadaddr - $fdtaddr"
740c59e1b4dSTimur Tabi 
741c59e1b4dSTimur Tabi #define CONFIG_NFSBOOTCOMMAND						\
742c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/nfs rw "				\
743c59e1b4dSTimur Tabi 	"nfsroot=$serverip:$rootpath "					\
744c59e1b4dSTimur Tabi 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
74584e34b65STimur Tabi 	"console=$consoledev,$baudrate $othbootargs $videobootargs;"	\
746c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"					\
747c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"					\
748c59e1b4dSTimur Tabi 	"bootm $loadaddr - $fdtaddr"
749c59e1b4dSTimur Tabi 
750c59e1b4dSTimur Tabi #define CONFIG_RAMBOOTCOMMAND						\
751c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/ram rw "				\
75284e34b65STimur Tabi 	"console=$consoledev,$baudrate $othbootargs $videobootargs;"	\
753c59e1b4dSTimur Tabi 	"tftp $ramdiskaddr $ramdiskfile;"				\
754c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"					\
755c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"					\
756c59e1b4dSTimur Tabi 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
757c59e1b4dSTimur Tabi 
758c59e1b4dSTimur Tabi #define CONFIG_BOOTCOMMAND		CONFIG_RAMBOOTCOMMAND
759c59e1b4dSTimur Tabi 
760c59e1b4dSTimur Tabi #endif
761