xref: /rk3399_rockchip-uboot/include/configs/P1022DS.h (revision 382ce7e909c09ba28da5763e717efac7a2c4d156)
1c59e1b4dSTimur Tabi /*
23d7506faSramneek mehresh  * Copyright 2010-2012 Freescale Semiconductor, Inc.
3c59e1b4dSTimur Tabi  * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4c59e1b4dSTimur Tabi  *          Timur Tabi <timur@freescale.com>
5c59e1b4dSTimur Tabi  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7c59e1b4dSTimur Tabi  */
8c59e1b4dSTimur Tabi 
9c59e1b4dSTimur Tabi #ifndef __CONFIG_H
10c59e1b4dSTimur Tabi #define __CONFIG_H
11c59e1b4dSTimur Tabi 
12c59e1b4dSTimur Tabi #include "../board/freescale/common/ics307_clk.h"
13c59e1b4dSTimur Tabi 
149899ac19SJiang Yutang #ifdef CONFIG_36BIT
159899ac19SJiang Yutang #define CONFIG_PHYS_64BIT
169899ac19SJiang Yutang #endif
179899ac19SJiang Yutang 
18af253608SMatthew McClintock #ifdef CONFIG_SDCARD
197c8eea59SYing Zhang #define CONFIG_SPL
207c8eea59SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
217c8eea59SYing Zhang #define CONFIG_SPL_ENV_SUPPORT
227c8eea59SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
237c8eea59SYing Zhang #define CONFIG_SPL_MMC_SUPPORT
247c8eea59SYing Zhang #define CONFIG_SPL_MMC_MINIMAL
257c8eea59SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
267c8eea59SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
277c8eea59SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT
287c8eea59SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT
297c8eea59SYing Zhang #define CONFIG_SPL_I2C_SUPPORT
307c8eea59SYing Zhang #define CONFIG_FSL_LAW			/* Use common FSL init code */
317c8eea59SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
327c8eea59SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
337c8eea59SYing Zhang #define CONFIG_SPL_PAD_TO		0x18000
347c8eea59SYing Zhang #define CONFIG_SPL_MAX_SIZE		(96 * 1024)
357c8eea59SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_SIZE	(512 << 10)
367c8eea59SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_DST	(0x11000000)
377c8eea59SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_START	(0x11000000)
387c8eea59SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_OFFS	(96 << 10)
397c8eea59SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
407c8eea59SYing Zhang #define CONFIG_SYS_LDSCRIPT		"arch/powerpc/cpu/mpc85xx/u-boot.lds"
417c8eea59SYing Zhang #define CONFIG_SPL_MMC_BOOT
427c8eea59SYing Zhang #ifdef CONFIG_SPL_BUILD
437c8eea59SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
447c8eea59SYing Zhang #endif
45af253608SMatthew McClintock #endif
46af253608SMatthew McClintock 
47af253608SMatthew McClintock #ifdef CONFIG_SPIFLASH
48*382ce7e9SYing Zhang #define CONFIG_SPL
49*382ce7e9SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
50*382ce7e9SYing Zhang #define CONFIG_SPL_ENV_SUPPORT
51*382ce7e9SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
52*382ce7e9SYing Zhang #define CONFIG_SPL_SPI_SUPPORT
53*382ce7e9SYing Zhang #define CONFIG_SPL_SPI_FLASH_SUPPORT
54*382ce7e9SYing Zhang #define CONFIG_SPL_SPI_FLASH_MINIMAL
55*382ce7e9SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
56*382ce7e9SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
57*382ce7e9SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT
58*382ce7e9SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT
59*382ce7e9SYing Zhang #define CONFIG_SPL_I2C_SUPPORT
60*382ce7e9SYing Zhang #define CONFIG_FSL_LAW		/* Use common FSL init code */
61*382ce7e9SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
62*382ce7e9SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
63*382ce7e9SYing Zhang #define CONFIG_SPL_PAD_TO		0x18000
64*382ce7e9SYing Zhang #define CONFIG_SPL_MAX_SIZE		(96 * 1024)
65*382ce7e9SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(512 << 10)
66*382ce7e9SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x11000000)
67*382ce7e9SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x11000000)
68*382ce7e9SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(96 << 10)
69*382ce7e9SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
70*382ce7e9SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
71*382ce7e9SYing Zhang #define CONFIG_SPL_SPI_BOOT
72*382ce7e9SYing Zhang #ifdef CONFIG_SPL_BUILD
73*382ce7e9SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
74*382ce7e9SYing Zhang #endif
75af253608SMatthew McClintock #endif
76af253608SMatthew McClintock 
77f45210d6SMatthew McClintock #define CONFIG_NAND_FSL_ELBC
78f45210d6SMatthew McClintock 
79f45210d6SMatthew McClintock #ifdef CONFIG_NAND
80f45210d6SMatthew McClintock #define CONFIG_SPL
81f45210d6SMatthew McClintock #define CONFIG_SPL_INIT_MINIMAL
82f45210d6SMatthew McClintock #define CONFIG_SPL_SERIAL_SUPPORT
83f45210d6SMatthew McClintock #define CONFIG_SPL_NAND_SUPPORT
84f45210d6SMatthew McClintock #define CONFIG_SPL_FLUSH_IMAGE
85f45210d6SMatthew McClintock #define CONFIG_SPL_TARGET              "u-boot-with-spl.bin"
86f45210d6SMatthew McClintock 
87f45210d6SMatthew McClintock #define CONFIG_SYS_TEXT_BASE           0x00201000
88f45210d6SMatthew McClintock #define CONFIG_SPL_TEXT_BASE           0xfffff000
895ed6f447STom Rini #define CONFIG_SPL_MAX_SIZE            4096
90f45210d6SMatthew McClintock #define CONFIG_SPL_RELOC_TEXT_BASE     0x00100000
91f45210d6SMatthew McClintock #define CONFIG_SPL_RELOC_STACK         0x00100000
92f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_U_BOOT_SIZE    ((512 << 10) + CONFIG_SPL_MAX_SIZE)
93f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_U_BOOT_DST     (0x00200000 - CONFIG_SPL_MAX_SIZE)
94f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_U_BOOT_START   0x00200000
95f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_U_BOOT_OFFS    0
96f45210d6SMatthew McClintock #define CONFIG_SYS_LDSCRIPT            "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
97f45210d6SMatthew McClintock #endif
98f45210d6SMatthew McClintock 
99c59e1b4dSTimur Tabi /* High Level Configuration Options */
100c59e1b4dSTimur Tabi #define CONFIG_BOOKE			/* BOOKE */
101c59e1b4dSTimur Tabi #define CONFIG_E500			/* BOOKE e500 family */
102c59e1b4dSTimur Tabi #define CONFIG_MPC85xx			/* MPC8540/60/55/41/48 */
103c59e1b4dSTimur Tabi #define CONFIG_P1022
104c59e1b4dSTimur Tabi #define CONFIG_P1022DS
105c59e1b4dSTimur Tabi #define CONFIG_MP			/* support multiple processors */
106c59e1b4dSTimur Tabi 
1072ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
1082ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xeff80000
1092ae18241SWolfgang Denk #endif
1102ae18241SWolfgang Denk 
1117a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS
1127a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
1137a577fdaSKumar Gala #endif
1147a577fdaSKumar Gala 
115c59e1b4dSTimur Tabi #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
116c59e1b4dSTimur Tabi #define CONFIG_PCI			/* Enable PCI/PCIE */
117c59e1b4dSTimur Tabi #define CONFIG_PCIE1			/* PCIE controler 1 (slot 1) */
118c59e1b4dSTimur Tabi #define CONFIG_PCIE2			/* PCIE controler 2 (slot 2) */
119c59e1b4dSTimur Tabi #define CONFIG_PCIE3			/* PCIE controler 3 (ULI bridge) */
120c59e1b4dSTimur Tabi #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
121c59e1b4dSTimur Tabi #define CONFIG_FSL_PCIE_RESET		/* need PCIe reset errata */
122c59e1b4dSTimur Tabi #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
123c59e1b4dSTimur Tabi 
124c59e1b4dSTimur Tabi #define CONFIG_ENABLE_36BIT_PHYS
125babb348cSTimur Tabi 
126babb348cSTimur Tabi #ifdef CONFIG_PHYS_64BIT
127c59e1b4dSTimur Tabi #define CONFIG_ADDR_MAP
128c59e1b4dSTimur Tabi #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
1299899ac19SJiang Yutang #endif
130c59e1b4dSTimur Tabi 
131c59e1b4dSTimur Tabi #define CONFIG_FSL_LAW			/* Use common FSL init code */
132c59e1b4dSTimur Tabi 
133c59e1b4dSTimur Tabi #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
134c59e1b4dSTimur Tabi #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
135c59e1b4dSTimur Tabi #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
136c59e1b4dSTimur Tabi 
137c59e1b4dSTimur Tabi /*
138c59e1b4dSTimur Tabi  * These can be toggled for performance analysis, otherwise use default.
139c59e1b4dSTimur Tabi  */
140c59e1b4dSTimur Tabi #define CONFIG_L2_CACHE
141c59e1b4dSTimur Tabi #define CONFIG_BTB
142c59e1b4dSTimur Tabi 
143c59e1b4dSTimur Tabi #define CONFIG_SYS_MEMTEST_START	0x00000000
144c59e1b4dSTimur Tabi #define CONFIG_SYS_MEMTEST_END		0x7fffffff
145c59e1b4dSTimur Tabi 
146e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xffe00000
147e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
148c59e1b4dSTimur Tabi 
149f45210d6SMatthew McClintock /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
150f45210d6SMatthew McClintock        SPL code*/
151f45210d6SMatthew McClintock #ifdef CONFIG_SPL_BUILD
152f45210d6SMatthew McClintock #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
153f45210d6SMatthew McClintock #endif
154f45210d6SMatthew McClintock 
155f45210d6SMatthew McClintock 
156c59e1b4dSTimur Tabi /* DDR Setup */
157c59e1b4dSTimur Tabi #define CONFIG_DDR_SPD
158c59e1b4dSTimur Tabi #define CONFIG_VERY_BIG_RAM
159c59e1b4dSTimur Tabi #define CONFIG_FSL_DDR3
160c59e1b4dSTimur Tabi 
161c59e1b4dSTimur Tabi #ifdef CONFIG_DDR_ECC
162c59e1b4dSTimur Tabi #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
163c59e1b4dSTimur Tabi #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
164c59e1b4dSTimur Tabi #endif
165c59e1b4dSTimur Tabi 
166c59e1b4dSTimur Tabi #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
167c59e1b4dSTimur Tabi #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
168c59e1b4dSTimur Tabi 
169c59e1b4dSTimur Tabi #define CONFIG_NUM_DDR_CONTROLLERS	1
170c59e1b4dSTimur Tabi #define CONFIG_DIMM_SLOTS_PER_CTLR	1
171c59e1b4dSTimur Tabi #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
172c59e1b4dSTimur Tabi 
173c59e1b4dSTimur Tabi /* I2C addresses of SPD EEPROMs */
174c59e1b4dSTimur Tabi #define CONFIG_SYS_SPD_BUS_NUM		1
175c39f44dcSKumar Gala #define SPD_EEPROM_ADDRESS		0x51	/* CTLR 0 DIMM 0 */
176c59e1b4dSTimur Tabi 
177f45210d6SMatthew McClintock /* These are used when DDR doesn't use SPD.  */
178f45210d6SMatthew McClintock #define CONFIG_SYS_SDRAM_SIZE		2048
179f45210d6SMatthew McClintock #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_2G
180f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003F
181f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014202
182f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS1_BNDS		0x0040007F
183f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS1_CONFIG	0x80014202
184f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_3		0x00010000
185f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_0		0x40110104
186f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_1		0x5c5bd746
187f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_2		0x0fa8d4ca
188f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_MODE_1		0x00441221
189f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_MODE_2		0x00000000
190f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_INTERVAL		0x0a280100
191f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
192f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CLK_CTRL		0x02800000
193f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CONTROL		0xc7000008
194f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CONTROL_2	0x24401041
195f45210d6SMatthew McClintock #define	CONFIG_SYS_DDR_TIMING_4		0x00220001
196f45210d6SMatthew McClintock #define	CONFIG_SYS_DDR_TIMING_5		0x02401400
197f45210d6SMatthew McClintock #define	CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
198f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_WRLVL_CONTROL	0x8675f608
199f45210d6SMatthew McClintock 
200f45210d6SMatthew McClintock 
201c59e1b4dSTimur Tabi /*
202c59e1b4dSTimur Tabi  * Memory map
203c59e1b4dSTimur Tabi  *
204c59e1b4dSTimur Tabi  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
205c59e1b4dSTimur Tabi  * 0x8000_0000	0xdfff_ffff	PCI Express Mem		1.5G non-cacheable
206c59e1b4dSTimur Tabi  * 0xffc0_0000	0xffc2_ffff	PCI IO range		192K non-cacheable
207c59e1b4dSTimur Tabi  *
208c59e1b4dSTimur Tabi  * Localbus cacheable (TBD)
209c59e1b4dSTimur Tabi  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
210c59e1b4dSTimur Tabi  *
211c59e1b4dSTimur Tabi  * Localbus non-cacheable
212c59e1b4dSTimur Tabi  * 0xe000_0000	0xe80f_ffff	Promjet/free		128M non-cacheable
213c59e1b4dSTimur Tabi  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
214f45210d6SMatthew McClintock  * 0xff80_0000	0xff80_7fff	NAND			32K non-cacheable
215c59e1b4dSTimur Tabi  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
216c59e1b4dSTimur Tabi  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
217c59e1b4dSTimur Tabi  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
218c59e1b4dSTimur Tabi  */
219c59e1b4dSTimur Tabi 
220c59e1b4dSTimur Tabi /*
221c59e1b4dSTimur Tabi  * Local Bus Definitions
222c59e1b4dSTimur Tabi  */
223f45210d6SMatthew McClintock #define CONFIG_SYS_FLASH_BASE		0xe8000000 /* start of FLASH 128M */
2249899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
225f45210d6SMatthew McClintock #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe8000000ull
2269899ac19SJiang Yutang #else
2279899ac19SJiang Yutang #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
2289899ac19SJiang Yutang #endif
229c59e1b4dSTimur Tabi 
230c59e1b4dSTimur Tabi #define CONFIG_FLASH_BR_PRELIM  \
231f45210d6SMatthew McClintock 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
232c59e1b4dSTimur Tabi #define CONFIG_FLASH_OR_PRELIM	(OR_AM_128MB | 0xff7)
233c59e1b4dSTimur Tabi 
234f45210d6SMatthew McClintock #ifdef CONFIG_NAND
235f45210d6SMatthew McClintock #define CONFIG_SYS_BR1_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
236f45210d6SMatthew McClintock #define CONFIG_SYS_OR1_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
237f45210d6SMatthew McClintock #else
238c59e1b4dSTimur Tabi #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM  /* NOR Base Address */
239c59e1b4dSTimur Tabi #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM  /* NOR Options */
240f45210d6SMatthew McClintock #endif
241c59e1b4dSTimur Tabi 
242f45210d6SMatthew McClintock #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
243c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_QUIET_TEST
244c59e1b4dSTimur Tabi #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
245c59e1b4dSTimur Tabi 
246f45210d6SMatthew McClintock #define CONFIG_SYS_MAX_FLASH_BANKS	1
247c59e1b4dSTimur Tabi #define CONFIG_SYS_MAX_FLASH_SECT	1024
248c59e1b4dSTimur Tabi 
249f45210d6SMatthew McClintock #ifndef CONFIG_SYS_MONITOR_BASE
250f45210d6SMatthew McClintock #ifdef CONFIG_SPL_BUILD
251f45210d6SMatthew McClintock #define CONFIG_SYS_MONITOR_BASE		CONFIG_SPL_TEXT_BASE
252f45210d6SMatthew McClintock #else
25314d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
254f45210d6SMatthew McClintock #endif
255f45210d6SMatthew McClintock #endif
256c59e1b4dSTimur Tabi 
257c59e1b4dSTimur Tabi #define CONFIG_FLASH_CFI_DRIVER
258c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_CFI
259c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_EMPTY_INFO
260c59e1b4dSTimur Tabi 
261f45210d6SMatthew McClintock /* Nand Flash */
262f45210d6SMatthew McClintock #if defined(CONFIG_NAND_FSL_ELBC)
263f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BASE		0xff800000
264f45210d6SMatthew McClintock #ifdef CONFIG_PHYS_64BIT
265f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
266f45210d6SMatthew McClintock #else
267f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
268f45210d6SMatthew McClintock #endif
269f45210d6SMatthew McClintock 
270f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BASE_LIST     { CONFIG_SYS_NAND_BASE, }
271f45210d6SMatthew McClintock #define CONFIG_SYS_MAX_NAND_DEVICE	1
272f45210d6SMatthew McClintock #define CONFIG_MTD_NAND_VERIFY_WRITE
273f45210d6SMatthew McClintock #define CONFIG_CMD_NAND			1
274f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BLOCK_SIZE    (256 * 1024)
275f45210d6SMatthew McClintock #define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
276f45210d6SMatthew McClintock 
277f45210d6SMatthew McClintock /* NAND flash config */
278f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
279f45210d6SMatthew McClintock 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
280f45210d6SMatthew McClintock 			       | BR_PS_8	       /* Port Size = 8 bit */ \
281f45210d6SMatthew McClintock 			       | BR_MS_FCM	       /* MSEL = FCM */ \
282f45210d6SMatthew McClintock 			       | BR_V)		       /* valid */
283f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_OR_PRELIM  (OR_AM_32KB	       /* length 256K */ \
284f45210d6SMatthew McClintock 			       | OR_FCM_PGS	       /* Large Page*/ \
285f45210d6SMatthew McClintock 			       | OR_FCM_CSCT \
286f45210d6SMatthew McClintock 			       | OR_FCM_CST \
287f45210d6SMatthew McClintock 			       | OR_FCM_CHT \
288f45210d6SMatthew McClintock 			       | OR_FCM_SCY_1 \
289f45210d6SMatthew McClintock 			       | OR_FCM_TRLX \
290f45210d6SMatthew McClintock 			       | OR_FCM_EHTR)
291f45210d6SMatthew McClintock #ifdef CONFIG_NAND
292f45210d6SMatthew McClintock #define CONFIG_SYS_BR0_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
293f45210d6SMatthew McClintock #define CONFIG_SYS_OR0_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
294f45210d6SMatthew McClintock #else
295f45210d6SMatthew McClintock #define CONFIG_SYS_BR1_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
296f45210d6SMatthew McClintock #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
297f45210d6SMatthew McClintock #endif
298f45210d6SMatthew McClintock 
299f45210d6SMatthew McClintock #endif /* CONFIG_NAND_FSL_ELBC */
300f45210d6SMatthew McClintock 
301c59e1b4dSTimur Tabi #define CONFIG_BOARD_EARLY_INIT_F
302c59e1b4dSTimur Tabi #define CONFIG_BOARD_EARLY_INIT_R
303c59e1b4dSTimur Tabi #define CONFIG_MISC_INIT_R
304a2d12f88STimur Tabi #define CONFIG_HWCONFIG
305c59e1b4dSTimur Tabi 
306c59e1b4dSTimur Tabi #define CONFIG_FSL_NGPIXIS
307c59e1b4dSTimur Tabi #define PIXIS_BASE		0xffdf0000	/* PIXIS registers */
3089899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
309c59e1b4dSTimur Tabi #define PIXIS_BASE_PHYS		0xfffdf0000ull
3109899ac19SJiang Yutang #else
3119899ac19SJiang Yutang #define PIXIS_BASE_PHYS		PIXIS_BASE
3129899ac19SJiang Yutang #endif
313c59e1b4dSTimur Tabi 
314c59e1b4dSTimur Tabi #define CONFIG_SYS_BR2_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
315c59e1b4dSTimur Tabi #define CONFIG_SYS_OR2_PRELIM	(OR_AM_32KB | 0x6ff7)
316c59e1b4dSTimur Tabi 
317c59e1b4dSTimur Tabi #define PIXIS_LBMAP_SWITCH	7
3182906845aSYork Sun #define PIXIS_LBMAP_MASK	0xF0
319c59e1b4dSTimur Tabi #define PIXIS_LBMAP_ALTBANK	0x20
320f45210d6SMatthew McClintock #define PIXIS_SPD		0x07
321f45210d6SMatthew McClintock #define PIXIS_SPD_SYSCLK_MASK	0x07
3229b6e9d1cSJiang Yutang #define PIXIS_ELBC_SPI_MASK	0xc0
3239b6e9d1cSJiang Yutang #define PIXIS_SPI		0x80
324c59e1b4dSTimur Tabi 
325c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_RAM_LOCK
326c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000 /* Initial L1 address */
327553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000 /* Size of used area in RAM */
328c59e1b4dSTimur Tabi 
329c59e1b4dSTimur Tabi #define CONFIG_SYS_GBL_DATA_OFFSET	\
33025ddd1fbSWolfgang Denk 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
331c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
332c59e1b4dSTimur Tabi 
333c59e1b4dSTimur Tabi #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
33407b5edc2SJerry Huang #define CONFIG_SYS_MALLOC_LEN		(10 * 1024 * 1024)
335c59e1b4dSTimur Tabi 
336c59e1b4dSTimur Tabi /*
3377c8eea59SYing Zhang  * Config the L2 Cache as L2 SRAM
3387c8eea59SYing Zhang */
3397c8eea59SYing Zhang #if defined(CONFIG_SPL_BUILD)
340*382ce7e9SYing Zhang #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
3417c8eea59SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR	0xf8f80000
3427c8eea59SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
3437c8eea59SYing Zhang #define CONFIG_SYS_L2_SIZE		(256 << 10)
3447c8eea59SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
3457c8eea59SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
3467c8eea59SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
3477c8eea59SYing Zhang #define CONFIG_SPL_RELOC_STACK_SIZE	(32 << 10)
3487c8eea59SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 160 * 1024)
3497c8eea59SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(96 << 10)
3507c8eea59SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
3517c8eea59SYing Zhang #endif
3527c8eea59SYing Zhang #endif
3537c8eea59SYing Zhang 
3547c8eea59SYing Zhang /*
355c59e1b4dSTimur Tabi  * Serial Port
356c59e1b4dSTimur Tabi  */
357c59e1b4dSTimur Tabi #define CONFIG_CONS_INDEX		1
358c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550
359c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_SERIAL
360c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_REG_SIZE	1
361c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
3627c8eea59SYing Zhang #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
363f45210d6SMatthew McClintock #define CONFIG_NS16550_MIN_FUNCTIONS
364f45210d6SMatthew McClintock #endif
365c59e1b4dSTimur Tabi 
366c59e1b4dSTimur Tabi #define CONFIG_SYS_BAUDRATE_TABLE	\
367c59e1b4dSTimur Tabi 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
368c59e1b4dSTimur Tabi 
369c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
370c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
371c59e1b4dSTimur Tabi 
372c59e1b4dSTimur Tabi /* Use the HUSH parser */
373c59e1b4dSTimur Tabi #define CONFIG_SYS_HUSH_PARSER
374c59e1b4dSTimur Tabi 
375c59e1b4dSTimur Tabi /* Video */
376ba8e76bdSTimur Tabi 
377d5e01e49STimur Tabi #ifdef CONFIG_FSL_DIU_FB
378d5e01e49STimur Tabi #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x10000)
379d5e01e49STimur Tabi #define CONFIG_VIDEO
380d5e01e49STimur Tabi #define CONFIG_CMD_BMP
381c59e1b4dSTimur Tabi #define CONFIG_CFB_CONSOLE
3827d3053fbSTimur Tabi #define CONFIG_VIDEO_SW_CURSOR
383c59e1b4dSTimur Tabi #define CONFIG_VGA_AS_SINGLE_DEVICE
384d5e01e49STimur Tabi #define CONFIG_VIDEO_LOGO
385d5e01e49STimur Tabi #define CONFIG_VIDEO_BMP_LOGO
38655b05237STimur Tabi #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
38755b05237STimur Tabi /*
38855b05237STimur Tabi  * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
38955b05237STimur Tabi  * disable empty flash sector detection, which is I/O-intensive.
39055b05237STimur Tabi  */
39155b05237STimur Tabi #undef CONFIG_SYS_FLASH_EMPTY_INFO
392c59e1b4dSTimur Tabi #endif
393c59e1b4dSTimur Tabi 
394ba8e76bdSTimur Tabi #ifndef CONFIG_FSL_DIU_FB
395218a758fSJiang Yutang #endif
396218a758fSJiang Yutang 
397218a758fSJiang Yutang #ifdef CONFIG_ATI
398218a758fSJiang Yutang #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE1_IO_VIRT
399218a758fSJiang Yutang #define CONFIG_VIDEO
400218a758fSJiang Yutang #define CONFIG_BIOSEMU
401218a758fSJiang Yutang #define CONFIG_VIDEO_SW_CURSOR
402218a758fSJiang Yutang #define CONFIG_ATI_RADEON_FB
403218a758fSJiang Yutang #define CONFIG_VIDEO_LOGO
404218a758fSJiang Yutang #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
405218a758fSJiang Yutang #define CONFIG_CFB_CONSOLE
406218a758fSJiang Yutang #define CONFIG_VGA_AS_SINGLE_DEVICE
407218a758fSJiang Yutang #endif
408218a758fSJiang Yutang 
409c59e1b4dSTimur Tabi /*
410c59e1b4dSTimur Tabi  * Pass open firmware flat tree
411c59e1b4dSTimur Tabi  */
412c59e1b4dSTimur Tabi #define CONFIG_OF_LIBFDT
413c59e1b4dSTimur Tabi #define CONFIG_OF_BOARD_SETUP
414c59e1b4dSTimur Tabi #define CONFIG_OF_STDOUT_VIA_ALIAS
415c59e1b4dSTimur Tabi 
416c59e1b4dSTimur Tabi /* new uImage format support */
417c59e1b4dSTimur Tabi #define CONFIG_FIT
418c59e1b4dSTimur Tabi #define CONFIG_FIT_VERBOSE
419c59e1b4dSTimur Tabi 
420c59e1b4dSTimur Tabi /* I2C */
42100f792e0SHeiko Schocher #define CONFIG_SYS_I2C
42200f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
42300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
42400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
42500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
42600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
42700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
42800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
429c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_NOPROBES		{{0, 0x29}}
430c59e1b4dSTimur Tabi 
431c59e1b4dSTimur Tabi /*
432c59e1b4dSTimur Tabi  * I2C2 EEPROM
433c59e1b4dSTimur Tabi  */
434c59e1b4dSTimur Tabi #define CONFIG_ID_EEPROM
435c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_NXID
436c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
437c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
438c59e1b4dSTimur Tabi #define CONFIG_SYS_EEPROM_BUS_NUM	1
439c59e1b4dSTimur Tabi 
440c59e1b4dSTimur Tabi /*
4419b6e9d1cSJiang Yutang  * eSPI - Enhanced SPI
4429b6e9d1cSJiang Yutang  */
4439b6e9d1cSJiang Yutang #define CONFIG_SPI_FLASH
4449b6e9d1cSJiang Yutang #define CONFIG_SPI_FLASH_SPANSION
4459b6e9d1cSJiang Yutang 
4469b6e9d1cSJiang Yutang #define CONFIG_HARD_SPI
4479b6e9d1cSJiang Yutang #define CONFIG_FSL_ESPI
4489b6e9d1cSJiang Yutang 
4499b6e9d1cSJiang Yutang #define CONFIG_CMD_SF
4509b6e9d1cSJiang Yutang #define CONFIG_SF_DEFAULT_SPEED		10000000
4519b6e9d1cSJiang Yutang #define CONFIG_SF_DEFAULT_MODE		0
4529b6e9d1cSJiang Yutang 
4539b6e9d1cSJiang Yutang /*
454c59e1b4dSTimur Tabi  * General PCI
455c59e1b4dSTimur Tabi  * Memory space is mapped 1-1, but I/O space must start from 0.
456c59e1b4dSTimur Tabi  */
457c59e1b4dSTimur Tabi 
458c59e1b4dSTimur Tabi /* controller 1, Slot 2, tgtid 1, Base address a000 */
459c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_VIRT	0xc0000000
4609899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
461c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
462c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc40000000ull
4639899ac19SJiang Yutang #else
4649899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_MEM_BUS	0xc0000000
4659899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc0000000
4669899ac19SJiang Yutang #endif
467c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
468c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc20000
469c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
4709899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
471c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc20000ull
4729899ac19SJiang Yutang #else
4739899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc20000
4749899ac19SJiang Yutang #endif
475c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
476c59e1b4dSTimur Tabi 
477c59e1b4dSTimur Tabi /* controller 2, direct to uli, tgtid 2, Base address 9000 */
478c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
4799899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
480c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
481c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
4829899ac19SJiang Yutang #else
4839899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
4849899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
4859899ac19SJiang Yutang #endif
486c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
487c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
488c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
4899899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
490c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
4919899ac19SJiang Yutang #else
4929899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
4939899ac19SJiang Yutang #endif
494c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
495c59e1b4dSTimur Tabi 
496c59e1b4dSTimur Tabi /* controller 3, Slot 1, tgtid 3, Base address b000 */
497c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_VIRT	0x80000000
4989899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
499c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
500c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc00000000ull
5019899ac19SJiang Yutang #else
5029899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_MEM_BUS	0x80000000
5039899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_MEM_PHYS	0x80000000
5049899ac19SJiang Yutang #endif
505c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
506c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc00000
507c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
5089899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
509c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc00000ull
5109899ac19SJiang Yutang #else
5119899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc00000
5129899ac19SJiang Yutang #endif
513c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
514c59e1b4dSTimur Tabi 
515c59e1b4dSTimur Tabi #ifdef CONFIG_PCI
516842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
517c59e1b4dSTimur Tabi #define CONFIG_PCI_PNP			/* do pci plug-and-play */
518c59e1b4dSTimur Tabi #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
51916855ec1SKumar Gala #define CONFIG_E1000			/* Define e1000 pci Ethernet card */
520c59e1b4dSTimur Tabi #endif
521c59e1b4dSTimur Tabi 
522c59e1b4dSTimur Tabi /* SATA */
523c59e1b4dSTimur Tabi #define CONFIG_LIBATA
524c59e1b4dSTimur Tabi #define CONFIG_FSL_SATA
5259760b274SZang Roy-R61911 #define CONFIG_FSL_SATA_V2
526c59e1b4dSTimur Tabi 
527c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA_MAX_DEVICE	2
528c59e1b4dSTimur Tabi #define CONFIG_SATA1
529c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
530c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
531c59e1b4dSTimur Tabi #define CONFIG_SATA2
532c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
533c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
534c59e1b4dSTimur Tabi 
535c59e1b4dSTimur Tabi #ifdef CONFIG_FSL_SATA
536c59e1b4dSTimur Tabi #define CONFIG_LBA48
537c59e1b4dSTimur Tabi #define CONFIG_CMD_SATA
538c59e1b4dSTimur Tabi #define CONFIG_DOS_PARTITION
539c59e1b4dSTimur Tabi #define CONFIG_CMD_EXT2
540c59e1b4dSTimur Tabi #endif
541c59e1b4dSTimur Tabi 
542c59e1b4dSTimur Tabi #define CONFIG_MMC
543c59e1b4dSTimur Tabi #ifdef CONFIG_MMC
544c59e1b4dSTimur Tabi #define CONFIG_CMD_MMC
545c59e1b4dSTimur Tabi #define CONFIG_FSL_ESDHC
546c59e1b4dSTimur Tabi #define CONFIG_GENERIC_MMC
547c59e1b4dSTimur Tabi #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
548c59e1b4dSTimur Tabi #endif
549c59e1b4dSTimur Tabi 
550c59e1b4dSTimur Tabi #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
551c59e1b4dSTimur Tabi #define CONFIG_CMD_EXT2
552c59e1b4dSTimur Tabi #define CONFIG_CMD_FAT
553c59e1b4dSTimur Tabi #define CONFIG_DOS_PARTITION
554c59e1b4dSTimur Tabi #endif
555c59e1b4dSTimur Tabi 
556c59e1b4dSTimur Tabi #define CONFIG_TSEC_ENET
557c59e1b4dSTimur Tabi #ifdef CONFIG_TSEC_ENET
558c59e1b4dSTimur Tabi 
559c59e1b4dSTimur Tabi #define CONFIG_TSECV2
560c59e1b4dSTimur Tabi 
561c59e1b4dSTimur Tabi #define CONFIG_MII			/* MII PHY management */
562c59e1b4dSTimur Tabi #define CONFIG_TSEC1		1
563c59e1b4dSTimur Tabi #define CONFIG_TSEC1_NAME	"eTSEC1"
564c59e1b4dSTimur Tabi #define CONFIG_TSEC2		1
565c59e1b4dSTimur Tabi #define CONFIG_TSEC2_NAME	"eTSEC2"
566c59e1b4dSTimur Tabi 
567c59e1b4dSTimur Tabi #define TSEC1_PHY_ADDR		1
568c59e1b4dSTimur Tabi #define TSEC2_PHY_ADDR		2
569c59e1b4dSTimur Tabi 
570c59e1b4dSTimur Tabi #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
571c59e1b4dSTimur Tabi #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
572c59e1b4dSTimur Tabi 
573c59e1b4dSTimur Tabi #define TSEC1_PHYIDX		0
574c59e1b4dSTimur Tabi #define TSEC2_PHYIDX		0
575c59e1b4dSTimur Tabi 
576c59e1b4dSTimur Tabi #define CONFIG_ETHPRIME		"eTSEC1"
577c59e1b4dSTimur Tabi 
578c59e1b4dSTimur Tabi #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
579c59e1b4dSTimur Tabi #endif
580c59e1b4dSTimur Tabi 
581c59e1b4dSTimur Tabi /*
582c59e1b4dSTimur Tabi  * Environment
583c59e1b4dSTimur Tabi  */
584*382ce7e9SYing Zhang #ifdef CONFIG_SPIFLASH
585af253608SMatthew McClintock #define CONFIG_ENV_IS_IN_SPI_FLASH
586af253608SMatthew McClintock #define CONFIG_ENV_SPI_BUS	0
587af253608SMatthew McClintock #define CONFIG_ENV_SPI_CS	0
588af253608SMatthew McClintock #define CONFIG_ENV_SPI_MAX_HZ	10000000
589af253608SMatthew McClintock #define CONFIG_ENV_SPI_MODE	0
590af253608SMatthew McClintock #define CONFIG_ENV_SIZE		0x2000	/* 8KB */
591af253608SMatthew McClintock #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
592af253608SMatthew McClintock #define CONFIG_ENV_SECT_SIZE	0x10000
5937c8eea59SYing Zhang #elif defined(CONFIG_SDCARD)
594af253608SMatthew McClintock #define CONFIG_ENV_IS_IN_MMC
5957c8eea59SYing Zhang #define CONFIG_FSL_FIXED_MMC_LOCATION
596c59e1b4dSTimur Tabi #define CONFIG_ENV_SIZE		0x2000
597af253608SMatthew McClintock #define CONFIG_SYS_MMC_ENV_DEV	0
598f45210d6SMatthew McClintock #elif defined(CONFIG_NAND)
599af253608SMatthew McClintock #define CONFIG_ENV_IS_IN_NAND
600af253608SMatthew McClintock #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
601af253608SMatthew McClintock #define CONFIG_ENV_OFFSET	((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
602af253608SMatthew McClintock #define CONFIG_ENV_RANGE	(3 * CONFIG_ENV_SIZE)
603f45210d6SMatthew McClintock #elif defined(CONFIG_SYS_RAMBOOT)
604af253608SMatthew McClintock #define CONFIG_ENV_IS_NOWHERE	/* Store ENV in memory only */
605af253608SMatthew McClintock #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
606af253608SMatthew McClintock #define CONFIG_ENV_SIZE		0x2000
607af253608SMatthew McClintock #else
608af253608SMatthew McClintock #define CONFIG_ENV_IS_IN_FLASH
609af253608SMatthew McClintock #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
610af253608SMatthew McClintock #define CONFIG_ENV_ADDR	0xfff80000
611af253608SMatthew McClintock #else
612af253608SMatthew McClintock #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
613af253608SMatthew McClintock #endif
614af253608SMatthew McClintock #define CONFIG_ENV_SIZE		0x2000
615af253608SMatthew McClintock #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
616af253608SMatthew McClintock #endif
617c59e1b4dSTimur Tabi 
618c59e1b4dSTimur Tabi #define CONFIG_LOADS_ECHO
619c59e1b4dSTimur Tabi #define CONFIG_SYS_LOADS_BAUD_CHANGE
620c59e1b4dSTimur Tabi 
621c59e1b4dSTimur Tabi /*
622c59e1b4dSTimur Tabi  * Command line configuration.
623c59e1b4dSTimur Tabi  */
624c59e1b4dSTimur Tabi #include <config_cmd_default.h>
625c59e1b4dSTimur Tabi 
62679ee3448SKumar Gala #define CONFIG_CMD_ELF
62779ee3448SKumar Gala #define CONFIG_CMD_ERRATA
628c59e1b4dSTimur Tabi #define CONFIG_CMD_IRQ
629c59e1b4dSTimur Tabi #define CONFIG_CMD_I2C
630c59e1b4dSTimur Tabi #define CONFIG_CMD_MII
63179ee3448SKumar Gala #define CONFIG_CMD_PING
632c59e1b4dSTimur Tabi #define CONFIG_CMD_SETEXPR
633b8339e2bSMatthew McClintock #define CONFIG_CMD_REGINFO
634c59e1b4dSTimur Tabi 
635c59e1b4dSTimur Tabi #ifdef CONFIG_PCI
636c59e1b4dSTimur Tabi #define CONFIG_CMD_PCI
637c59e1b4dSTimur Tabi #define CONFIG_CMD_NET
638c59e1b4dSTimur Tabi #endif
639c59e1b4dSTimur Tabi 
640c59e1b4dSTimur Tabi /*
641c59e1b4dSTimur Tabi  * USB
642c59e1b4dSTimur Tabi  */
6433d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB
6443d7506faSramneek mehresh #ifdef CONFIG_HAS_FSL_DR_USB
645c59e1b4dSTimur Tabi #define CONFIG_USB_EHCI
646c59e1b4dSTimur Tabi 
647c59e1b4dSTimur Tabi #ifdef CONFIG_USB_EHCI
648c59e1b4dSTimur Tabi #define CONFIG_CMD_USB
649c59e1b4dSTimur Tabi #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
650c59e1b4dSTimur Tabi #define CONFIG_USB_EHCI_FSL
651c59e1b4dSTimur Tabi #define CONFIG_USB_STORAGE
652c59e1b4dSTimur Tabi #define CONFIG_CMD_FAT
653c59e1b4dSTimur Tabi #endif
6543d7506faSramneek mehresh #endif
655c59e1b4dSTimur Tabi 
656c59e1b4dSTimur Tabi /*
657c59e1b4dSTimur Tabi  * Miscellaneous configurable options
658c59e1b4dSTimur Tabi  */
659c59e1b4dSTimur Tabi #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
660c59e1b4dSTimur Tabi #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
6615be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
662c59e1b4dSTimur Tabi #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
663c59e1b4dSTimur Tabi #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
664c59e1b4dSTimur Tabi #ifdef CONFIG_CMD_KGDB
665c59e1b4dSTimur Tabi #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
666c59e1b4dSTimur Tabi #else
667c59e1b4dSTimur Tabi #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
668c59e1b4dSTimur Tabi #endif
669c59e1b4dSTimur Tabi /* Print Buffer Size */
670c59e1b4dSTimur Tabi #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
671c59e1b4dSTimur Tabi #define CONFIG_SYS_MAXARGS	16
672c59e1b4dSTimur Tabi #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
673c59e1b4dSTimur Tabi #define CONFIG_SYS_HZ		1000
674c59e1b4dSTimur Tabi 
675c59e1b4dSTimur Tabi /*
676c59e1b4dSTimur Tabi  * For booting Linux, the board info and command line data
677a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
678c59e1b4dSTimur Tabi  * the maximum mapped by the Linux kernel during initialization.
679c59e1b4dSTimur Tabi  */
680a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
681a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
682c59e1b4dSTimur Tabi 
683c59e1b4dSTimur Tabi #ifdef CONFIG_CMD_KGDB
684c59e1b4dSTimur Tabi #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
685c59e1b4dSTimur Tabi #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
686c59e1b4dSTimur Tabi #endif
687c59e1b4dSTimur Tabi 
688c59e1b4dSTimur Tabi /*
689c59e1b4dSTimur Tabi  * Environment Configuration
690c59e1b4dSTimur Tabi  */
691c59e1b4dSTimur Tabi 
692c59e1b4dSTimur Tabi #define CONFIG_HOSTNAME		p1022ds
6938b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
694b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
695c59e1b4dSTimur Tabi #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
696c59e1b4dSTimur Tabi 
697c59e1b4dSTimur Tabi #define CONFIG_LOADADDR		1000000
698c59e1b4dSTimur Tabi 
699c59e1b4dSTimur Tabi #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
700c59e1b4dSTimur Tabi 
701c59e1b4dSTimur Tabi #define CONFIG_BAUDRATE	115200
702c59e1b4dSTimur Tabi 
703c59e1b4dSTimur Tabi #define	CONFIG_EXTRA_ENV_SETTINGS				\
704c59e1b4dSTimur Tabi 	"netdev=eth0\0"						\
7055368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
7065368c55dSMarek Vasut 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
70784e34b65STimur Tabi 	"tftpflash=tftpboot $loadaddr $uboot && "		\
70884e34b65STimur Tabi 		"protect off $ubootaddr +$filesize && "		\
70984e34b65STimur Tabi 		"erase $ubootaddr +$filesize && "		\
71084e34b65STimur Tabi 		"cp.b $loadaddr $ubootaddr $filesize && "	\
71184e34b65STimur Tabi 		"protect on $ubootaddr +$filesize && "		\
71284e34b65STimur Tabi 		"cmp.b $loadaddr $ubootaddr $filesize\0"	\
713c59e1b4dSTimur Tabi 	"consoledev=ttyS0\0"					\
714c59e1b4dSTimur Tabi 	"ramdiskaddr=2000000\0"					\
71584e34b65STimur Tabi 	"ramdiskfile=rootfs.ext2.gz.uboot\0"			\
716c59e1b4dSTimur Tabi 	"fdtaddr=c00000\0"	  			      	\
717c59e1b4dSTimur Tabi 	"fdtfile=p1022ds.dtb\0"	  				\
718c59e1b4dSTimur Tabi 	"bdev=sda3\0"		  			      	\
719ba8e76bdSTimur Tabi 	"hwconfig=esdhc;audclk:12\0"
720c59e1b4dSTimur Tabi 
721c59e1b4dSTimur Tabi #define CONFIG_HDBOOT					\
722c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/$bdev rw "		\
72384e34b65STimur Tabi 	"console=$consoledev,$baudrate $othbootargs $videobootargs;"	\
724c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"			\
725c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"			\
726c59e1b4dSTimur Tabi 	"bootm $loadaddr - $fdtaddr"
727c59e1b4dSTimur Tabi 
728c59e1b4dSTimur Tabi #define CONFIG_NFSBOOTCOMMAND						\
729c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/nfs rw "				\
730c59e1b4dSTimur Tabi 	"nfsroot=$serverip:$rootpath "					\
731c59e1b4dSTimur Tabi 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
73284e34b65STimur Tabi 	"console=$consoledev,$baudrate $othbootargs $videobootargs;"	\
733c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"					\
734c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"					\
735c59e1b4dSTimur Tabi 	"bootm $loadaddr - $fdtaddr"
736c59e1b4dSTimur Tabi 
737c59e1b4dSTimur Tabi #define CONFIG_RAMBOOTCOMMAND						\
738c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/ram rw "				\
73984e34b65STimur Tabi 	"console=$consoledev,$baudrate $othbootargs $videobootargs;"	\
740c59e1b4dSTimur Tabi 	"tftp $ramdiskaddr $ramdiskfile;"				\
741c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"					\
742c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"					\
743c59e1b4dSTimur Tabi 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
744c59e1b4dSTimur Tabi 
745c59e1b4dSTimur Tabi #define CONFIG_BOOTCOMMAND		CONFIG_RAMBOOTCOMMAND
746c59e1b4dSTimur Tabi 
747c59e1b4dSTimur Tabi #endif
748