xref: /rk3399_rockchip-uboot/include/configs/P1022DS.h (revision 218a758fb96f3a0e5c18b4bbef8aa2a2f9eb0e35)
1c59e1b4dSTimur Tabi /*
27c57f3e8SKumar Gala  * Copyright 2010-2011 Freescale Semiconductor, Inc.
3c59e1b4dSTimur Tabi  * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4c59e1b4dSTimur Tabi  *          Timur Tabi <timur@freescale.com>
5c59e1b4dSTimur Tabi  *
6c59e1b4dSTimur Tabi  * This program is free software; you can redistribute it and/or modify it
7c59e1b4dSTimur Tabi  * under the terms of the GNU General Public License as published by the Free
8c59e1b4dSTimur Tabi  * Software Foundation; either version 2 of the License, or (at your option)
9c59e1b4dSTimur Tabi  * any later version.
10c59e1b4dSTimur Tabi  */
11c59e1b4dSTimur Tabi 
12c59e1b4dSTimur Tabi #ifndef __CONFIG_H
13c59e1b4dSTimur Tabi #define __CONFIG_H
14c59e1b4dSTimur Tabi 
15c59e1b4dSTimur Tabi #include "../board/freescale/common/ics307_clk.h"
16c59e1b4dSTimur Tabi 
179899ac19SJiang Yutang #ifdef CONFIG_36BIT
189899ac19SJiang Yutang #define CONFIG_PHYS_64BIT
199899ac19SJiang Yutang #endif
209899ac19SJiang Yutang 
21c59e1b4dSTimur Tabi /* High Level Configuration Options */
22c59e1b4dSTimur Tabi #define CONFIG_BOOKE			/* BOOKE */
23c59e1b4dSTimur Tabi #define CONFIG_E500			/* BOOKE e500 family */
24c59e1b4dSTimur Tabi #define CONFIG_MPC85xx			/* MPC8540/60/55/41/48 */
25c59e1b4dSTimur Tabi #define CONFIG_P1022
26c59e1b4dSTimur Tabi #define CONFIG_P1022DS
27c59e1b4dSTimur Tabi #define CONFIG_MP			/* support multiple processors */
28c59e1b4dSTimur Tabi 
292ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
302ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xeff80000
312ae18241SWolfgang Denk #endif
322ae18241SWolfgang Denk 
337a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS
347a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
357a577fdaSKumar Gala #endif
367a577fdaSKumar Gala 
37c59e1b4dSTimur Tabi #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
38c59e1b4dSTimur Tabi #define CONFIG_PCI			/* Enable PCI/PCIE */
39c59e1b4dSTimur Tabi #define CONFIG_PCIE1			/* PCIE controler 1 (slot 1) */
40c59e1b4dSTimur Tabi #define CONFIG_PCIE2			/* PCIE controler 2 (slot 2) */
41c59e1b4dSTimur Tabi #define CONFIG_PCIE3			/* PCIE controler 3 (ULI bridge) */
42c59e1b4dSTimur Tabi #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
43c59e1b4dSTimur Tabi #define CONFIG_FSL_PCIE_RESET		/* need PCIe reset errata */
44c59e1b4dSTimur Tabi #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
45c59e1b4dSTimur Tabi 
469899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
47c59e1b4dSTimur Tabi #define CONFIG_ENABLE_36BIT_PHYS
48c59e1b4dSTimur Tabi #define CONFIG_ADDR_MAP
49c59e1b4dSTimur Tabi #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
509899ac19SJiang Yutang #endif
51c59e1b4dSTimur Tabi 
52c59e1b4dSTimur Tabi #define CONFIG_FSL_LAW			/* Use common FSL init code */
53c59e1b4dSTimur Tabi 
54c59e1b4dSTimur Tabi #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
55c59e1b4dSTimur Tabi #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
56c59e1b4dSTimur Tabi #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
57c59e1b4dSTimur Tabi 
58c59e1b4dSTimur Tabi /*
59c59e1b4dSTimur Tabi  * These can be toggled for performance analysis, otherwise use default.
60c59e1b4dSTimur Tabi  */
61c59e1b4dSTimur Tabi #define CONFIG_L2_CACHE
62c59e1b4dSTimur Tabi #define CONFIG_BTB
63c59e1b4dSTimur Tabi 
64c59e1b4dSTimur Tabi #define CONFIG_SYS_MEMTEST_START	0x00000000
65c59e1b4dSTimur Tabi #define CONFIG_SYS_MEMTEST_END		0x7fffffff
66c59e1b4dSTimur Tabi 
67c59e1b4dSTimur Tabi /*
68c59e1b4dSTimur Tabi  * Base addresses -- Note these are effective addresses where the
69c59e1b4dSTimur Tabi  * actual resources get mapped (not physical addresses)
70c59e1b4dSTimur Tabi  */
71c59e1b4dSTimur Tabi #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
72c59e1b4dSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
739899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
74c59e1b4dSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS		0xfffe00000ull
759899ac19SJiang Yutang #else
769899ac19SJiang Yutang #define CONFIG_SYS_CCSRBAR_PHYS		CONFIG_SYS_CCSRBAR
779899ac19SJiang Yutang #endif
78c59e1b4dSTimur Tabi #define CONFIG_SYS_IMMR			CONFIG_SYS_CCSRBAR
79c59e1b4dSTimur Tabi 
80c59e1b4dSTimur Tabi /* DDR Setup */
81c59e1b4dSTimur Tabi #define CONFIG_DDR_SPD
82c59e1b4dSTimur Tabi #define CONFIG_VERY_BIG_RAM
83c59e1b4dSTimur Tabi #define CONFIG_FSL_DDR3
84c59e1b4dSTimur Tabi 
85c59e1b4dSTimur Tabi #ifdef CONFIG_DDR_ECC
86c59e1b4dSTimur Tabi #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
87c59e1b4dSTimur Tabi #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
88c59e1b4dSTimur Tabi #endif
89c59e1b4dSTimur Tabi 
90c59e1b4dSTimur Tabi #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
91c59e1b4dSTimur Tabi #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
92c59e1b4dSTimur Tabi 
93c59e1b4dSTimur Tabi #define CONFIG_NUM_DDR_CONTROLLERS	1
94c59e1b4dSTimur Tabi #define CONFIG_DIMM_SLOTS_PER_CTLR	1
95c59e1b4dSTimur Tabi #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
96c59e1b4dSTimur Tabi 
97c59e1b4dSTimur Tabi /* I2C addresses of SPD EEPROMs */
98c59e1b4dSTimur Tabi #define CONFIG_SYS_SPD_BUS_NUM		1
99c39f44dcSKumar Gala #define SPD_EEPROM_ADDRESS		0x51	/* CTLR 0 DIMM 0 */
100c59e1b4dSTimur Tabi 
101c59e1b4dSTimur Tabi /*
102c59e1b4dSTimur Tabi  * Memory map
103c59e1b4dSTimur Tabi  *
104c59e1b4dSTimur Tabi  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
105c59e1b4dSTimur Tabi  * 0x8000_0000	0xdfff_ffff	PCI Express Mem		1.5G non-cacheable
106c59e1b4dSTimur Tabi  * 0xffc0_0000	0xffc2_ffff	PCI IO range		192K non-cacheable
107c59e1b4dSTimur Tabi  *
108c59e1b4dSTimur Tabi  * Localbus cacheable (TBD)
109c59e1b4dSTimur Tabi  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
110c59e1b4dSTimur Tabi  *
111c59e1b4dSTimur Tabi  * Localbus non-cacheable
112c59e1b4dSTimur Tabi  * 0xe000_0000	0xe80f_ffff	Promjet/free		128M non-cacheable
113c59e1b4dSTimur Tabi  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
114c59e1b4dSTimur Tabi  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
115c59e1b4dSTimur Tabi  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
116c59e1b4dSTimur Tabi  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
117c59e1b4dSTimur Tabi  */
118c59e1b4dSTimur Tabi 
119c59e1b4dSTimur Tabi /*
120c59e1b4dSTimur Tabi  * Local Bus Definitions
121c59e1b4dSTimur Tabi  */
122c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_BASE		0xe0000000 /* start of FLASH 128M */
1239899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
124c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
1259899ac19SJiang Yutang #else
1269899ac19SJiang Yutang #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
1279899ac19SJiang Yutang #endif
128c59e1b4dSTimur Tabi 
129c59e1b4dSTimur Tabi #define CONFIG_FLASH_BR_PRELIM  \
130c59e1b4dSTimur Tabi 	(BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | BR_PS_16 | BR_V)
131c59e1b4dSTimur Tabi #define CONFIG_FLASH_OR_PRELIM	(OR_AM_128MB | 0xff7)
132c59e1b4dSTimur Tabi 
133c59e1b4dSTimur Tabi #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM  /* NOR Base Address */
134c59e1b4dSTimur Tabi #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM  /* NOR Options */
135c59e1b4dSTimur Tabi 
136c59e1b4dSTimur Tabi #define CONFIG_SYS_BR1_PRELIM	\
137c59e1b4dSTimur Tabi 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
138c59e1b4dSTimur Tabi #define CONFIG_SYS_OR1_PRELIM	CONFIG_FLASH_OR_PRELIM
139c59e1b4dSTimur Tabi 
140c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_BANKS_LIST	\
141c59e1b4dSTimur Tabi 	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
142c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_QUIET_TEST
143c59e1b4dSTimur Tabi #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
144c59e1b4dSTimur Tabi 
145c59e1b4dSTimur Tabi #define CONFIG_SYS_MAX_FLASH_BANKS	2
146c59e1b4dSTimur Tabi #define CONFIG_SYS_MAX_FLASH_SECT	1024
147c59e1b4dSTimur Tabi 
14814d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
149c59e1b4dSTimur Tabi 
150c59e1b4dSTimur Tabi #define CONFIG_FLASH_CFI_DRIVER
151c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_CFI
152c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_EMPTY_INFO
153c59e1b4dSTimur Tabi 
154c59e1b4dSTimur Tabi #define CONFIG_BOARD_EARLY_INIT_F
155c59e1b4dSTimur Tabi #define CONFIG_BOARD_EARLY_INIT_R
156c59e1b4dSTimur Tabi #define CONFIG_MISC_INIT_R
157a2d12f88STimur Tabi #define CONFIG_HWCONFIG
158c59e1b4dSTimur Tabi 
159c59e1b4dSTimur Tabi #define CONFIG_FSL_NGPIXIS
160c59e1b4dSTimur Tabi #define PIXIS_BASE		0xffdf0000	/* PIXIS registers */
1619899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
162c59e1b4dSTimur Tabi #define PIXIS_BASE_PHYS		0xfffdf0000ull
1639899ac19SJiang Yutang #else
1649899ac19SJiang Yutang #define PIXIS_BASE_PHYS		PIXIS_BASE
1659899ac19SJiang Yutang #endif
166c59e1b4dSTimur Tabi 
167c59e1b4dSTimur Tabi #define CONFIG_SYS_BR2_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
168c59e1b4dSTimur Tabi #define CONFIG_SYS_OR2_PRELIM	(OR_AM_32KB | 0x6ff7)
169c59e1b4dSTimur Tabi 
170c59e1b4dSTimur Tabi #define PIXIS_LBMAP_SWITCH	7
1712906845aSYork Sun #define PIXIS_LBMAP_MASK	0xF0
172c59e1b4dSTimur Tabi #define PIXIS_LBMAP_ALTBANK	0x20
173c59e1b4dSTimur Tabi 
174c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_RAM_LOCK
175c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000 /* Initial L1 address */
176553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000 /* Size of used area in RAM */
177c59e1b4dSTimur Tabi 
178c59e1b4dSTimur Tabi #define CONFIG_SYS_GBL_DATA_OFFSET	\
17925ddd1fbSWolfgang Denk 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
180c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
181c59e1b4dSTimur Tabi 
182c59e1b4dSTimur Tabi #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
183c59e1b4dSTimur Tabi #define CONFIG_SYS_MALLOC_LEN		(6 * 1024 * 1024)
184c59e1b4dSTimur Tabi 
185c59e1b4dSTimur Tabi /*
186c59e1b4dSTimur Tabi  * Serial Port
187c59e1b4dSTimur Tabi  */
188c59e1b4dSTimur Tabi #define CONFIG_CONS_INDEX		1
189c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550
190c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_SERIAL
191c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_REG_SIZE	1
192c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
193c59e1b4dSTimur Tabi 
194c59e1b4dSTimur Tabi #define CONFIG_SYS_BAUDRATE_TABLE	\
195c59e1b4dSTimur Tabi 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
196c59e1b4dSTimur Tabi 
197c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
198c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
199c59e1b4dSTimur Tabi 
200c59e1b4dSTimur Tabi /* Use the HUSH parser */
201c59e1b4dSTimur Tabi #define CONFIG_SYS_HUSH_PARSER
202c59e1b4dSTimur Tabi #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
203c59e1b4dSTimur Tabi 
204c59e1b4dSTimur Tabi /* Video */
205d5e01e49STimur Tabi #ifdef CONFIG_FSL_DIU_FB
206d5e01e49STimur Tabi #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x10000)
207d5e01e49STimur Tabi #define CONFIG_VIDEO
208d5e01e49STimur Tabi #define CONFIG_CMD_BMP
209c59e1b4dSTimur Tabi #define CONFIG_CFB_CONSOLE
2107d3053fbSTimur Tabi #define CONFIG_VIDEO_SW_CURSOR
211c59e1b4dSTimur Tabi #define CONFIG_VGA_AS_SINGLE_DEVICE
212d5e01e49STimur Tabi #define CONFIG_VIDEO_LOGO
213d5e01e49STimur Tabi #define CONFIG_VIDEO_BMP_LOGO
21455b05237STimur Tabi #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
21555b05237STimur Tabi /*
21655b05237STimur Tabi  * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
21755b05237STimur Tabi  * disable empty flash sector detection, which is I/O-intensive.
21855b05237STimur Tabi  */
21955b05237STimur Tabi #undef CONFIG_SYS_FLASH_EMPTY_INFO
220c59e1b4dSTimur Tabi #endif
221c59e1b4dSTimur Tabi 
222*218a758fSJiang Yutang #ifndef CONFIG_DIU
223*218a758fSJiang Yutang #define CONFIG_ATI
224*218a758fSJiang Yutang #endif
225*218a758fSJiang Yutang 
226*218a758fSJiang Yutang #ifdef CONFIG_ATI
227*218a758fSJiang Yutang #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE1_IO_VIRT
228*218a758fSJiang Yutang #define CONFIG_VIDEO
229*218a758fSJiang Yutang #define CONFIG_BIOSEMU
230*218a758fSJiang Yutang #define CONFIG_VIDEO_SW_CURSOR
231*218a758fSJiang Yutang #define CONFIG_ATI_RADEON_FB
232*218a758fSJiang Yutang #define CONFIG_VIDEO_LOGO
233*218a758fSJiang Yutang #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
234*218a758fSJiang Yutang #define CONFIG_CFB_CONSOLE
235*218a758fSJiang Yutang #define CONFIG_VGA_AS_SINGLE_DEVICE
236*218a758fSJiang Yutang #endif
237*218a758fSJiang Yutang 
238c59e1b4dSTimur Tabi /*
239c59e1b4dSTimur Tabi  * Pass open firmware flat tree
240c59e1b4dSTimur Tabi  */
241c59e1b4dSTimur Tabi #define CONFIG_OF_LIBFDT
242c59e1b4dSTimur Tabi #define CONFIG_OF_BOARD_SETUP
243c59e1b4dSTimur Tabi #define CONFIG_OF_STDOUT_VIA_ALIAS
244c59e1b4dSTimur Tabi 
245c59e1b4dSTimur Tabi /* new uImage format support */
246c59e1b4dSTimur Tabi #define CONFIG_FIT
247c59e1b4dSTimur Tabi #define CONFIG_FIT_VERBOSE
248c59e1b4dSTimur Tabi 
249c59e1b4dSTimur Tabi /* I2C */
250c59e1b4dSTimur Tabi #define CONFIG_FSL_I2C
251c59e1b4dSTimur Tabi #define CONFIG_HARD_I2C
252c59e1b4dSTimur Tabi #define CONFIG_I2C_MULTI_BUS
253c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_SPEED		400000
254c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
255c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_SLAVE		0x7F
256c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_NOPROBES		{{0, 0x29}}
257c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_OFFSET		0x3000
258c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C2_OFFSET		0x3100
259c59e1b4dSTimur Tabi 
260c59e1b4dSTimur Tabi /*
261c59e1b4dSTimur Tabi  * I2C2 EEPROM
262c59e1b4dSTimur Tabi  */
263c59e1b4dSTimur Tabi #define CONFIG_ID_EEPROM
264c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_NXID
265c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
266c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
267c59e1b4dSTimur Tabi #define CONFIG_SYS_EEPROM_BUS_NUM	1
268c59e1b4dSTimur Tabi 
269c59e1b4dSTimur Tabi /*
270c59e1b4dSTimur Tabi  * General PCI
271c59e1b4dSTimur Tabi  * Memory space is mapped 1-1, but I/O space must start from 0.
272c59e1b4dSTimur Tabi  */
273c59e1b4dSTimur Tabi 
274c59e1b4dSTimur Tabi /* controller 1, Slot 2, tgtid 1, Base address a000 */
275c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_VIRT	0xc0000000
2769899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
277c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
278c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc40000000ull
2799899ac19SJiang Yutang #else
2809899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_MEM_BUS	0xc0000000
2819899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc0000000
2829899ac19SJiang Yutang #endif
283c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
284c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc20000
285c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
2869899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
287c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc20000ull
2889899ac19SJiang Yutang #else
2899899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc20000
2909899ac19SJiang Yutang #endif
291c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
292c59e1b4dSTimur Tabi 
293c59e1b4dSTimur Tabi /* controller 2, direct to uli, tgtid 2, Base address 9000 */
294c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
2959899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
296c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
297c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
2989899ac19SJiang Yutang #else
2999899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
3009899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
3019899ac19SJiang Yutang #endif
302c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
303c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
304c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
3059899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
306c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
3079899ac19SJiang Yutang #else
3089899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
3099899ac19SJiang Yutang #endif
310c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
311c59e1b4dSTimur Tabi 
312c59e1b4dSTimur Tabi /* controller 3, Slot 1, tgtid 3, Base address b000 */
313c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_VIRT	0x80000000
3149899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
315c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
316c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc00000000ull
3179899ac19SJiang Yutang #else
3189899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_MEM_BUS	0x80000000
3199899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_MEM_PHYS	0x80000000
3209899ac19SJiang Yutang #endif
321c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
322c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc00000
323c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
3249899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
325c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc00000ull
3269899ac19SJiang Yutang #else
3279899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc00000
3289899ac19SJiang Yutang #endif
329c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
330c59e1b4dSTimur Tabi 
331c59e1b4dSTimur Tabi #ifdef CONFIG_PCI
332c59e1b4dSTimur Tabi #define CONFIG_NET_MULTI
333c59e1b4dSTimur Tabi #define CONFIG_PCI_PNP			/* do pci plug-and-play */
334c59e1b4dSTimur Tabi #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
33516855ec1SKumar Gala #define CONFIG_E1000			/* Define e1000 pci Ethernet card */
336c59e1b4dSTimur Tabi #endif
337c59e1b4dSTimur Tabi 
338c59e1b4dSTimur Tabi /* SATA */
339c59e1b4dSTimur Tabi #define CONFIG_LIBATA
340c59e1b4dSTimur Tabi #define CONFIG_FSL_SATA
3412d7534a3SJiang Yutang #define CONFIG_FSL_SATA_V2
342c59e1b4dSTimur Tabi 
343c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA_MAX_DEVICE	2
344c59e1b4dSTimur Tabi #define CONFIG_SATA1
345c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
346c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
347c59e1b4dSTimur Tabi #define CONFIG_SATA2
348c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
349c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
350c59e1b4dSTimur Tabi 
351c59e1b4dSTimur Tabi #ifdef CONFIG_FSL_SATA
352c59e1b4dSTimur Tabi #define CONFIG_LBA48
353c59e1b4dSTimur Tabi #define CONFIG_CMD_SATA
354c59e1b4dSTimur Tabi #define CONFIG_DOS_PARTITION
355c59e1b4dSTimur Tabi #define CONFIG_CMD_EXT2
356c59e1b4dSTimur Tabi #endif
357c59e1b4dSTimur Tabi 
358c59e1b4dSTimur Tabi #define CONFIG_MMC
359c59e1b4dSTimur Tabi #ifdef CONFIG_MMC
360c59e1b4dSTimur Tabi #define CONFIG_CMD_MMC
361c59e1b4dSTimur Tabi #define CONFIG_FSL_ESDHC
362c59e1b4dSTimur Tabi #define CONFIG_GENERIC_MMC
363c59e1b4dSTimur Tabi #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
364c59e1b4dSTimur Tabi #endif
365c59e1b4dSTimur Tabi 
366c59e1b4dSTimur Tabi #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
367c59e1b4dSTimur Tabi #define CONFIG_CMD_EXT2
368c59e1b4dSTimur Tabi #define CONFIG_CMD_FAT
369c59e1b4dSTimur Tabi #define CONFIG_DOS_PARTITION
370c59e1b4dSTimur Tabi #endif
371c59e1b4dSTimur Tabi 
372c59e1b4dSTimur Tabi #define CONFIG_TSEC_ENET
373c59e1b4dSTimur Tabi #ifdef CONFIG_TSEC_ENET
374c59e1b4dSTimur Tabi 
375c59e1b4dSTimur Tabi #define CONFIG_TSECV2
376c59e1b4dSTimur Tabi #define CONFIG_NET_MULTI
377c59e1b4dSTimur Tabi 
378c59e1b4dSTimur Tabi #define CONFIG_MII			/* MII PHY management */
379c59e1b4dSTimur Tabi #define CONFIG_TSEC1		1
380c59e1b4dSTimur Tabi #define CONFIG_TSEC1_NAME	"eTSEC1"
381c59e1b4dSTimur Tabi #define CONFIG_TSEC2		1
382c59e1b4dSTimur Tabi #define CONFIG_TSEC2_NAME	"eTSEC2"
383c59e1b4dSTimur Tabi 
384c59e1b4dSTimur Tabi #define TSEC1_PHY_ADDR		1
385c59e1b4dSTimur Tabi #define TSEC2_PHY_ADDR		2
386c59e1b4dSTimur Tabi 
387c59e1b4dSTimur Tabi #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
388c59e1b4dSTimur Tabi #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
389c59e1b4dSTimur Tabi 
390c59e1b4dSTimur Tabi #define TSEC1_PHYIDX		0
391c59e1b4dSTimur Tabi #define TSEC2_PHYIDX		0
392c59e1b4dSTimur Tabi 
393c59e1b4dSTimur Tabi #define CONFIG_ETHPRIME		"eTSEC1"
394c59e1b4dSTimur Tabi 
395c59e1b4dSTimur Tabi #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
396c59e1b4dSTimur Tabi #endif
397c59e1b4dSTimur Tabi 
398c59e1b4dSTimur Tabi /*
399c59e1b4dSTimur Tabi  * Environment
400c59e1b4dSTimur Tabi  */
401c59e1b4dSTimur Tabi #define CONFIG_ENV_IS_IN_FLASH
402c59e1b4dSTimur Tabi #define CONFIG_ENV_OVERWRITE
403c59e1b4dSTimur Tabi #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
404c59e1b4dSTimur Tabi #define CONFIG_ENV_SIZE		0x2000
405c59e1b4dSTimur Tabi #define CONFIG_ENV_SECT_SIZE	0x20000
406c59e1b4dSTimur Tabi 
407c59e1b4dSTimur Tabi #define CONFIG_LOADS_ECHO
408c59e1b4dSTimur Tabi #define CONFIG_SYS_LOADS_BAUD_CHANGE
409c59e1b4dSTimur Tabi 
410c59e1b4dSTimur Tabi /*
411c59e1b4dSTimur Tabi  * Command line configuration.
412c59e1b4dSTimur Tabi  */
413c59e1b4dSTimur Tabi #include <config_cmd_default.h>
414c59e1b4dSTimur Tabi 
41579ee3448SKumar Gala #define CONFIG_CMD_ELF
41679ee3448SKumar Gala #define CONFIG_CMD_ERRATA
417c59e1b4dSTimur Tabi #define CONFIG_CMD_IRQ
418c59e1b4dSTimur Tabi #define CONFIG_CMD_I2C
419c59e1b4dSTimur Tabi #define CONFIG_CMD_MII
42079ee3448SKumar Gala #define CONFIG_CMD_PING
421c59e1b4dSTimur Tabi #define CONFIG_CMD_SETEXPR
422b8339e2bSMatthew McClintock #define CONFIG_CMD_REGINFO
423c59e1b4dSTimur Tabi 
424c59e1b4dSTimur Tabi #ifdef CONFIG_PCI
425c59e1b4dSTimur Tabi #define CONFIG_CMD_PCI
426c59e1b4dSTimur Tabi #define CONFIG_CMD_NET
427c59e1b4dSTimur Tabi #endif
428c59e1b4dSTimur Tabi 
429c59e1b4dSTimur Tabi /*
430c59e1b4dSTimur Tabi  * USB
431c59e1b4dSTimur Tabi  */
432c59e1b4dSTimur Tabi #define CONFIG_USB_EHCI
433c59e1b4dSTimur Tabi 
434c59e1b4dSTimur Tabi #ifdef CONFIG_USB_EHCI
435c59e1b4dSTimur Tabi #define CONFIG_CMD_USB
436c59e1b4dSTimur Tabi #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
437c59e1b4dSTimur Tabi #define CONFIG_USB_EHCI_FSL
438c59e1b4dSTimur Tabi #define CONFIG_USB_STORAGE
439c59e1b4dSTimur Tabi #define CONFIG_CMD_FAT
440c59e1b4dSTimur Tabi #endif
441c59e1b4dSTimur Tabi 
442c59e1b4dSTimur Tabi /*
443c59e1b4dSTimur Tabi  * Miscellaneous configurable options
444c59e1b4dSTimur Tabi  */
445c59e1b4dSTimur Tabi #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
446c59e1b4dSTimur Tabi #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
4475be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
448c59e1b4dSTimur Tabi #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
449c59e1b4dSTimur Tabi #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
450c59e1b4dSTimur Tabi #ifdef CONFIG_CMD_KGDB
451c59e1b4dSTimur Tabi #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
452c59e1b4dSTimur Tabi #else
453c59e1b4dSTimur Tabi #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
454c59e1b4dSTimur Tabi #endif
455c59e1b4dSTimur Tabi /* Print Buffer Size */
456c59e1b4dSTimur Tabi #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
457c59e1b4dSTimur Tabi #define CONFIG_SYS_MAXARGS	16
458c59e1b4dSTimur Tabi #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
459c59e1b4dSTimur Tabi #define CONFIG_SYS_HZ		1000
460c59e1b4dSTimur Tabi 
461c59e1b4dSTimur Tabi /*
462c59e1b4dSTimur Tabi  * For booting Linux, the board info and command line data
463c59e1b4dSTimur Tabi  * have to be in the first 16 MB of memory, since this is
464c59e1b4dSTimur Tabi  * the maximum mapped by the Linux kernel during initialization.
465c59e1b4dSTimur Tabi  */
466c59e1b4dSTimur Tabi #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
4677c57f3e8SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(16 << 20)	/* Increase max gunzip size */
468c59e1b4dSTimur Tabi 
469c59e1b4dSTimur Tabi #ifdef CONFIG_CMD_KGDB
470c59e1b4dSTimur Tabi #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
471c59e1b4dSTimur Tabi #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
472c59e1b4dSTimur Tabi #endif
473c59e1b4dSTimur Tabi 
474c59e1b4dSTimur Tabi /*
475c59e1b4dSTimur Tabi  * Environment Configuration
476c59e1b4dSTimur Tabi  */
477c59e1b4dSTimur Tabi 
478c59e1b4dSTimur Tabi #define CONFIG_HOSTNAME		p1022ds
479c59e1b4dSTimur Tabi #define CONFIG_ROOTPATH		/opt/nfsroot
480c59e1b4dSTimur Tabi #define CONFIG_BOOTFILE		uImage
481c59e1b4dSTimur Tabi #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
482c59e1b4dSTimur Tabi 
483c59e1b4dSTimur Tabi #define CONFIG_LOADADDR		1000000
484c59e1b4dSTimur Tabi 
485c59e1b4dSTimur Tabi #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
486c59e1b4dSTimur Tabi #define CONFIG_BOOTARGS
487c59e1b4dSTimur Tabi 
488c59e1b4dSTimur Tabi #define CONFIG_BAUDRATE	115200
489c59e1b4dSTimur Tabi 
490c59e1b4dSTimur Tabi #define	CONFIG_EXTRA_ENV_SETTINGS					\
491c59e1b4dSTimur Tabi 	"perf_mode=stable\0"						\
492c59e1b4dSTimur Tabi 	"memctl_intlv_ctl=2\0"						\
493c59e1b4dSTimur Tabi 	"netdev=eth0\0"							\
494c59e1b4dSTimur Tabi 	"uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
495c59e1b4dSTimur Tabi 	"tftpflash=tftpboot $loadaddr $uboot; "				\
49614d0a02aSWolfgang Denk 		"protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
49714d0a02aSWolfgang Denk 		"erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
49814d0a02aSWolfgang Denk 		"cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "	\
49914d0a02aSWolfgang Denk 		"protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
50014d0a02aSWolfgang Denk 		"cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"	\
501c59e1b4dSTimur Tabi 	"consoledev=ttyS0\0"						\
502c59e1b4dSTimur Tabi 	"ramdiskaddr=2000000\0"						\
503c59e1b4dSTimur Tabi 	"ramdiskfile=uramdisk\0"  		      	        	\
504c59e1b4dSTimur Tabi 	"fdtaddr=c00000\0"	  			      		\
505c59e1b4dSTimur Tabi 	"fdtfile=p1022ds.dtb\0"	  					\
506c59e1b4dSTimur Tabi 	"bdev=sda3\0"		  			      		\
507c59e1b4dSTimur Tabi 	"diuregs=md e002c000 1d\0"			 		\
508c59e1b4dSTimur Tabi 	"dium=mw e002c01c\0" 						\
509c59e1b4dSTimur Tabi 	"diuerr=md e002c014 1\0" 					\
510c59e1b4dSTimur Tabi 	"othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0 tty0\0" \
511c59e1b4dSTimur Tabi 	"monitor=0-DVI\0"
512c59e1b4dSTimur Tabi 
513c59e1b4dSTimur Tabi #define CONFIG_HDBOOT					\
514c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/$bdev rw "		\
515c59e1b4dSTimur Tabi 	"console=$consoledev,$baudrate $othbootargs;"	\
516c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"			\
517c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"			\
518c59e1b4dSTimur Tabi 	"bootm $loadaddr - $fdtaddr"
519c59e1b4dSTimur Tabi 
520c59e1b4dSTimur Tabi #define CONFIG_NFSBOOTCOMMAND						\
521c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/nfs rw "				\
522c59e1b4dSTimur Tabi 	"nfsroot=$serverip:$rootpath "					\
523c59e1b4dSTimur Tabi 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
524c59e1b4dSTimur Tabi 	"console=$consoledev,$baudrate $othbootargs;"			\
525c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"					\
526c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"					\
527c59e1b4dSTimur Tabi 	"bootm $loadaddr - $fdtaddr"
528c59e1b4dSTimur Tabi 
529c59e1b4dSTimur Tabi #define CONFIG_RAMBOOTCOMMAND						\
530c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/ram rw "				\
531c59e1b4dSTimur Tabi 	"console=$consoledev,$baudrate $othbootargs;"			\
532c59e1b4dSTimur Tabi 	"tftp $ramdiskaddr $ramdiskfile;"				\
533c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"					\
534c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"					\
535c59e1b4dSTimur Tabi 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
536c59e1b4dSTimur Tabi 
537c59e1b4dSTimur Tabi #define CONFIG_BOOTCOMMAND		CONFIG_RAMBOOTCOMMAND
538c59e1b4dSTimur Tabi 
539c59e1b4dSTimur Tabi #endif
540