xref: /rk3399_rockchip-uboot/include/configs/P1022DS.h (revision 577968e5669858e1d5bcb651ab28d60d20166252)
1c59e1b4dSTimur Tabi /*
23d7506faSramneek mehresh  * Copyright 2010-2012 Freescale Semiconductor, Inc.
3c59e1b4dSTimur Tabi  * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4c59e1b4dSTimur Tabi  *          Timur Tabi <timur@freescale.com>
5c59e1b4dSTimur Tabi  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7c59e1b4dSTimur Tabi  */
8c59e1b4dSTimur Tabi 
9c59e1b4dSTimur Tabi #ifndef __CONFIG_H
10c59e1b4dSTimur Tabi #define __CONFIG_H
11c59e1b4dSTimur Tabi 
12c59e1b4dSTimur Tabi #include "../board/freescale/common/ics307_clk.h"
13c59e1b4dSTimur Tabi 
14af253608SMatthew McClintock #ifdef CONFIG_SDCARD
157c8eea59SYing Zhang #define CONFIG_SPL_MMC_MINIMAL
167c8eea59SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
177c8eea59SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
187c8eea59SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
197c8eea59SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
20ee4d6511SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
21ee4d6511SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 * 1024)
22e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
237c8eea59SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_DST	(0x11000000)
247c8eea59SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_START	(0x11000000)
25ee4d6511SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_OFFS	(128 << 10)
267c8eea59SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
277c8eea59SYing Zhang #define CONFIG_SYS_LDSCRIPT		"arch/powerpc/cpu/mpc85xx/u-boot.lds"
287c8eea59SYing Zhang #define CONFIG_SPL_MMC_BOOT
297c8eea59SYing Zhang #ifdef CONFIG_SPL_BUILD
307c8eea59SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
317c8eea59SYing Zhang #endif
32af253608SMatthew McClintock #endif
33af253608SMatthew McClintock 
34af253608SMatthew McClintock #ifdef CONFIG_SPIFLASH
35382ce7e9SYing Zhang #define CONFIG_SPL_SPI_FLASH_MINIMAL
36382ce7e9SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
37382ce7e9SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
38382ce7e9SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
39382ce7e9SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
40ee4d6511SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
41ee4d6511SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 * 1024)
42e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
43382ce7e9SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x11000000)
44382ce7e9SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x11000000)
45ee4d6511SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(128 << 10)
46382ce7e9SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
47382ce7e9SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
48382ce7e9SYing Zhang #define CONFIG_SPL_SPI_BOOT
49382ce7e9SYing Zhang #ifdef CONFIG_SPL_BUILD
50382ce7e9SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
51382ce7e9SYing Zhang #endif
52af253608SMatthew McClintock #endif
53af253608SMatthew McClintock 
54f45210d6SMatthew McClintock #define CONFIG_NAND_FSL_ELBC
559407c3fcSYork Sun #define CONFIG_SYS_NAND_MAX_ECCPOS	56
569407c3fcSYork Sun #define CONFIG_SYS_NAND_MAX_OOBFREE	5
57f45210d6SMatthew McClintock 
58f45210d6SMatthew McClintock #ifdef CONFIG_NAND
595d97fe2aSYing Zhang #ifdef CONFIG_TPL_BUILD
605d97fe2aSYing Zhang #define CONFIG_SPL_NAND_BOOT
615d97fe2aSYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
62989e1cedSSimon Glass #define CONFIG_SPL_NAND_INIT
635d97fe2aSYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
645d97fe2aSYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 << 10)
655d97fe2aSYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
665d97fe2aSYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
67e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(832 << 10)
685d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	(0x11000000)
695d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	(0x11000000)
705d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	((128 + 128) << 10)
715d97fe2aSYing Zhang #elif defined(CONFIG_SPL_BUILD)
72f45210d6SMatthew McClintock #define CONFIG_SPL_INIT_MINIMAL
73f45210d6SMatthew McClintock #define CONFIG_SPL_FLUSH_IMAGE
745d97fe2aSYing Zhang #define CONFIG_SPL_TEXT_BASE		0xff800000
755ed6f447STom Rini #define CONFIG_SPL_MAX_SIZE		4096
765d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE	(128 << 10)
775d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	0xf8f80000
785d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	0xf8f80000
795d97fe2aSYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	(128 << 10)
805d97fe2aSYing Zhang #endif
815d97fe2aSYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
825d97fe2aSYing Zhang #define CONFIG_TPL_PAD_TO		0x20000
835d97fe2aSYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
845d97fe2aSYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
85f45210d6SMatthew McClintock #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
86f45210d6SMatthew McClintock #endif
87f45210d6SMatthew McClintock 
88c59e1b4dSTimur Tabi /* High Level Configuration Options */
89c59e1b4dSTimur Tabi #define CONFIG_MP			/* support multiple processors */
90c59e1b4dSTimur Tabi 
912ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
92e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE	0xeff40000
932ae18241SWolfgang Denk #endif
942ae18241SWolfgang Denk 
957a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS
967a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
977a577fdaSKumar Gala #endif
987a577fdaSKumar Gala 
99b38eaec5SRobert P. J. Day #define CONFIG_PCIE1			/* PCIE controller 1 (slot 1) */
100b38eaec5SRobert P. J. Day #define CONFIG_PCIE2			/* PCIE controller 2 (slot 2) */
101b38eaec5SRobert P. J. Day #define CONFIG_PCIE3			/* PCIE controller 3 (ULI bridge) */
102c59e1b4dSTimur Tabi #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
103c59e1b4dSTimur Tabi #define CONFIG_FSL_PCIE_RESET		/* need PCIe reset errata */
104c59e1b4dSTimur Tabi #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
105c59e1b4dSTimur Tabi 
106c59e1b4dSTimur Tabi #define CONFIG_ENABLE_36BIT_PHYS
107babb348cSTimur Tabi 
108babb348cSTimur Tabi #ifdef CONFIG_PHYS_64BIT
109c59e1b4dSTimur Tabi #define CONFIG_ADDR_MAP
110c59e1b4dSTimur Tabi #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
1119899ac19SJiang Yutang #endif
112c59e1b4dSTimur Tabi 
113c59e1b4dSTimur Tabi #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
114c59e1b4dSTimur Tabi #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
115c59e1b4dSTimur Tabi #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
116c59e1b4dSTimur Tabi 
117c59e1b4dSTimur Tabi /*
118c59e1b4dSTimur Tabi  * These can be toggled for performance analysis, otherwise use default.
119c59e1b4dSTimur Tabi  */
120c59e1b4dSTimur Tabi #define CONFIG_L2_CACHE
121c59e1b4dSTimur Tabi #define CONFIG_BTB
122c59e1b4dSTimur Tabi 
123c59e1b4dSTimur Tabi #define CONFIG_SYS_MEMTEST_START	0x00000000
124c59e1b4dSTimur Tabi #define CONFIG_SYS_MEMTEST_END		0x7fffffff
125c59e1b4dSTimur Tabi 
126e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xffe00000
127e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
128c59e1b4dSTimur Tabi 
129f45210d6SMatthew McClintock /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
130f45210d6SMatthew McClintock        SPL code*/
131f45210d6SMatthew McClintock #ifdef CONFIG_SPL_BUILD
132f45210d6SMatthew McClintock #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
133f45210d6SMatthew McClintock #endif
134f45210d6SMatthew McClintock 
135c59e1b4dSTimur Tabi /* DDR Setup */
136c59e1b4dSTimur Tabi #define CONFIG_DDR_SPD
137c59e1b4dSTimur Tabi #define CONFIG_VERY_BIG_RAM
138c59e1b4dSTimur Tabi 
139c59e1b4dSTimur Tabi #ifdef CONFIG_DDR_ECC
140c59e1b4dSTimur Tabi #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
141c59e1b4dSTimur Tabi #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
142c59e1b4dSTimur Tabi #endif
143c59e1b4dSTimur Tabi 
144c59e1b4dSTimur Tabi #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
145c59e1b4dSTimur Tabi #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
146c59e1b4dSTimur Tabi 
147c59e1b4dSTimur Tabi #define CONFIG_DIMM_SLOTS_PER_CTLR	1
148c59e1b4dSTimur Tabi #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
149c59e1b4dSTimur Tabi 
150c59e1b4dSTimur Tabi /* I2C addresses of SPD EEPROMs */
151c59e1b4dSTimur Tabi #define CONFIG_SYS_SPD_BUS_NUM		1
152c39f44dcSKumar Gala #define SPD_EEPROM_ADDRESS		0x51	/* CTLR 0 DIMM 0 */
153c59e1b4dSTimur Tabi 
154f45210d6SMatthew McClintock /* These are used when DDR doesn't use SPD.  */
155f45210d6SMatthew McClintock #define CONFIG_SYS_SDRAM_SIZE		2048
156f45210d6SMatthew McClintock #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_2G
157f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003F
158f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014202
159f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS1_BNDS		0x0040007F
160f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CS1_CONFIG	0x80014202
161f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_3		0x00010000
162f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_0		0x40110104
163f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_1		0x5c5bd746
164f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_TIMING_2		0x0fa8d4ca
165f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_MODE_1		0x00441221
166f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_MODE_2		0x00000000
167f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_INTERVAL		0x0a280100
168f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
169f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CLK_CTRL		0x02800000
170f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CONTROL		0xc7000008
171f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_CONTROL_2	0x24401041
172f45210d6SMatthew McClintock #define	CONFIG_SYS_DDR_TIMING_4		0x00220001
173f45210d6SMatthew McClintock #define	CONFIG_SYS_DDR_TIMING_5		0x02401400
174f45210d6SMatthew McClintock #define	CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
175f45210d6SMatthew McClintock #define CONFIG_SYS_DDR_WRLVL_CONTROL	0x8675f608
176f45210d6SMatthew McClintock 
177c59e1b4dSTimur Tabi /*
178c59e1b4dSTimur Tabi  * Memory map
179c59e1b4dSTimur Tabi  *
180c59e1b4dSTimur Tabi  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
181c59e1b4dSTimur Tabi  * 0x8000_0000	0xdfff_ffff	PCI Express Mem		1.5G non-cacheable
182c59e1b4dSTimur Tabi  * 0xffc0_0000	0xffc2_ffff	PCI IO range		192K non-cacheable
183c59e1b4dSTimur Tabi  *
184c59e1b4dSTimur Tabi  * Localbus cacheable (TBD)
185c59e1b4dSTimur Tabi  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
186c59e1b4dSTimur Tabi  *
187c59e1b4dSTimur Tabi  * Localbus non-cacheable
188c59e1b4dSTimur Tabi  * 0xe000_0000	0xe80f_ffff	Promjet/free		128M non-cacheable
189c59e1b4dSTimur Tabi  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
190f45210d6SMatthew McClintock  * 0xff80_0000	0xff80_7fff	NAND			32K non-cacheable
191c59e1b4dSTimur Tabi  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
192c59e1b4dSTimur Tabi  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
193c59e1b4dSTimur Tabi  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
194c59e1b4dSTimur Tabi  */
195c59e1b4dSTimur Tabi 
196c59e1b4dSTimur Tabi /*
197c59e1b4dSTimur Tabi  * Local Bus Definitions
198c59e1b4dSTimur Tabi  */
199f45210d6SMatthew McClintock #define CONFIG_SYS_FLASH_BASE		0xe8000000 /* start of FLASH 128M */
2009899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
201f45210d6SMatthew McClintock #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe8000000ull
2029899ac19SJiang Yutang #else
2039899ac19SJiang Yutang #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
2049899ac19SJiang Yutang #endif
205c59e1b4dSTimur Tabi 
206c59e1b4dSTimur Tabi #define CONFIG_FLASH_BR_PRELIM  \
207f45210d6SMatthew McClintock 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
208c59e1b4dSTimur Tabi #define CONFIG_FLASH_OR_PRELIM	(OR_AM_128MB | 0xff7)
209c59e1b4dSTimur Tabi 
210f45210d6SMatthew McClintock #ifdef CONFIG_NAND
211f45210d6SMatthew McClintock #define CONFIG_SYS_BR1_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
212f45210d6SMatthew McClintock #define CONFIG_SYS_OR1_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
213f45210d6SMatthew McClintock #else
214c59e1b4dSTimur Tabi #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM  /* NOR Base Address */
215c59e1b4dSTimur Tabi #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM  /* NOR Options */
216f45210d6SMatthew McClintock #endif
217c59e1b4dSTimur Tabi 
218f45210d6SMatthew McClintock #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
219c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_QUIET_TEST
220c59e1b4dSTimur Tabi #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
221c59e1b4dSTimur Tabi 
222f45210d6SMatthew McClintock #define CONFIG_SYS_MAX_FLASH_BANKS	1
223c59e1b4dSTimur Tabi #define CONFIG_SYS_MAX_FLASH_SECT	1024
224c59e1b4dSTimur Tabi 
225f45210d6SMatthew McClintock #ifndef CONFIG_SYS_MONITOR_BASE
226f45210d6SMatthew McClintock #ifdef CONFIG_SPL_BUILD
227f45210d6SMatthew McClintock #define CONFIG_SYS_MONITOR_BASE		CONFIG_SPL_TEXT_BASE
228f45210d6SMatthew McClintock #else
22914d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
230f45210d6SMatthew McClintock #endif
231f45210d6SMatthew McClintock #endif
232c59e1b4dSTimur Tabi 
233c59e1b4dSTimur Tabi #define CONFIG_FLASH_CFI_DRIVER
234c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_CFI
235c59e1b4dSTimur Tabi #define CONFIG_SYS_FLASH_EMPTY_INFO
236c59e1b4dSTimur Tabi 
237f45210d6SMatthew McClintock /* Nand Flash */
238f45210d6SMatthew McClintock #if defined(CONFIG_NAND_FSL_ELBC)
239f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BASE		0xff800000
240f45210d6SMatthew McClintock #ifdef CONFIG_PHYS_64BIT
241f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
242f45210d6SMatthew McClintock #else
243f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
244f45210d6SMatthew McClintock #endif
245f45210d6SMatthew McClintock 
2465d97fe2aSYing Zhang #define CONFIG_SYS_NAND_BASE_LIST	{CONFIG_SYS_NAND_BASE}
247f45210d6SMatthew McClintock #define CONFIG_SYS_MAX_NAND_DEVICE	1
248f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BLOCK_SIZE	(256 * 1024)
249f45210d6SMatthew McClintock #define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
250f45210d6SMatthew McClintock 
251f45210d6SMatthew McClintock /* NAND flash config */
252f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
253f45210d6SMatthew McClintock 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
254f45210d6SMatthew McClintock 			       | BR_PS_8	       /* Port Size = 8 bit */ \
255f45210d6SMatthew McClintock 			       | BR_MS_FCM	       /* MSEL = FCM */ \
256f45210d6SMatthew McClintock 			       | BR_V)		       /* valid */
257f45210d6SMatthew McClintock #define CONFIG_SYS_NAND_OR_PRELIM  (OR_AM_32KB	       /* length 256K */ \
258f45210d6SMatthew McClintock 			       | OR_FCM_PGS	       /* Large Page*/ \
259f45210d6SMatthew McClintock 			       | OR_FCM_CSCT \
260f45210d6SMatthew McClintock 			       | OR_FCM_CST \
261f45210d6SMatthew McClintock 			       | OR_FCM_CHT \
262f45210d6SMatthew McClintock 			       | OR_FCM_SCY_1 \
263f45210d6SMatthew McClintock 			       | OR_FCM_TRLX \
264f45210d6SMatthew McClintock 			       | OR_FCM_EHTR)
265f45210d6SMatthew McClintock #ifdef CONFIG_NAND
266f45210d6SMatthew McClintock #define CONFIG_SYS_BR0_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
267f45210d6SMatthew McClintock #define CONFIG_SYS_OR0_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
268f45210d6SMatthew McClintock #else
269f45210d6SMatthew McClintock #define CONFIG_SYS_BR1_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
270f45210d6SMatthew McClintock #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
271f45210d6SMatthew McClintock #endif
272f45210d6SMatthew McClintock 
273f45210d6SMatthew McClintock #endif /* CONFIG_NAND_FSL_ELBC */
274f45210d6SMatthew McClintock 
275c59e1b4dSTimur Tabi #define CONFIG_BOARD_EARLY_INIT_R
276c59e1b4dSTimur Tabi #define CONFIG_MISC_INIT_R
277a2d12f88STimur Tabi #define CONFIG_HWCONFIG
278c59e1b4dSTimur Tabi 
279c59e1b4dSTimur Tabi #define CONFIG_FSL_NGPIXIS
280c59e1b4dSTimur Tabi #define PIXIS_BASE		0xffdf0000	/* PIXIS registers */
2819899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
282c59e1b4dSTimur Tabi #define PIXIS_BASE_PHYS		0xfffdf0000ull
2839899ac19SJiang Yutang #else
2849899ac19SJiang Yutang #define PIXIS_BASE_PHYS		PIXIS_BASE
2859899ac19SJiang Yutang #endif
286c59e1b4dSTimur Tabi 
287c59e1b4dSTimur Tabi #define CONFIG_SYS_BR2_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
288c59e1b4dSTimur Tabi #define CONFIG_SYS_OR2_PRELIM	(OR_AM_32KB | 0x6ff7)
289c59e1b4dSTimur Tabi 
290c59e1b4dSTimur Tabi #define PIXIS_LBMAP_SWITCH	7
2912906845aSYork Sun #define PIXIS_LBMAP_MASK	0xF0
292c59e1b4dSTimur Tabi #define PIXIS_LBMAP_ALTBANK	0x20
293f45210d6SMatthew McClintock #define PIXIS_SPD		0x07
294f45210d6SMatthew McClintock #define PIXIS_SPD_SYSCLK_MASK	0x07
2959b6e9d1cSJiang Yutang #define PIXIS_ELBC_SPI_MASK	0xc0
2969b6e9d1cSJiang Yutang #define PIXIS_SPI		0x80
297c59e1b4dSTimur Tabi 
298c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_RAM_LOCK
299c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000 /* Initial L1 address */
300553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000 /* Size of used area in RAM */
301c59e1b4dSTimur Tabi 
302c59e1b4dSTimur Tabi #define CONFIG_SYS_GBL_DATA_OFFSET	\
30325ddd1fbSWolfgang Denk 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
304c59e1b4dSTimur Tabi #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
305c59e1b4dSTimur Tabi 
3069307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
30707b5edc2SJerry Huang #define CONFIG_SYS_MALLOC_LEN		(10 * 1024 * 1024)
308c59e1b4dSTimur Tabi 
309c59e1b4dSTimur Tabi /*
3107c8eea59SYing Zhang  * Config the L2 Cache as L2 SRAM
3117c8eea59SYing Zhang */
3127c8eea59SYing Zhang #if defined(CONFIG_SPL_BUILD)
313382ce7e9SYing Zhang #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
3147c8eea59SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR	0xf8f80000
3157c8eea59SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
3167c8eea59SYing Zhang #define CONFIG_SYS_L2_SIZE		(256 << 10)
3177c8eea59SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
3187c8eea59SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
31927585bd3SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
3207c8eea59SYing Zhang #define CONFIG_SPL_RELOC_STACK_SIZE	(32 << 10)
32127585bd3SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
32227585bd3SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(108 << 10)
3237c8eea59SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
3245d97fe2aSYing Zhang #elif defined(CONFIG_NAND)
3255d97fe2aSYing Zhang #ifdef CONFIG_TPL_BUILD
3265d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
3275d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
3285d97fe2aSYing Zhang #define CONFIG_SYS_L2_SIZE		(256 << 10)
3295d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
3305d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
3315d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
3325d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
3335d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(48 << 10)
3345d97fe2aSYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
3355d97fe2aSYing Zhang #else
3365d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
3375d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
3385d97fe2aSYing Zhang #define CONFIG_SYS_L2_SIZE		(256 << 10)
3395d97fe2aSYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
3405d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	(CONFIG_SYS_INIT_L2_END - 0x2000)
3415d97fe2aSYing Zhang #define CONFIG_SPL_RELOC_STACK		((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
3425d97fe2aSYing Zhang #endif
3437c8eea59SYing Zhang #endif
3447c8eea59SYing Zhang #endif
3457c8eea59SYing Zhang 
3467c8eea59SYing Zhang /*
347c59e1b4dSTimur Tabi  * Serial Port
348c59e1b4dSTimur Tabi  */
349c59e1b4dSTimur Tabi #define CONFIG_CONS_INDEX		1
350c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_SERIAL
351c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_REG_SIZE	1
352c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
3537c8eea59SYing Zhang #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
354f45210d6SMatthew McClintock #define CONFIG_NS16550_MIN_FUNCTIONS
355f45210d6SMatthew McClintock #endif
356c59e1b4dSTimur Tabi 
357c59e1b4dSTimur Tabi #define CONFIG_SYS_BAUDRATE_TABLE	\
358c59e1b4dSTimur Tabi 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
359c59e1b4dSTimur Tabi 
360c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
361c59e1b4dSTimur Tabi #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
362c59e1b4dSTimur Tabi 
363c59e1b4dSTimur Tabi /* Video */
364ba8e76bdSTimur Tabi 
365d5e01e49STimur Tabi #ifdef CONFIG_FSL_DIU_FB
366d5e01e49STimur Tabi #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x10000)
367d5e01e49STimur Tabi #define CONFIG_VIDEO_LOGO
368d5e01e49STimur Tabi #define CONFIG_VIDEO_BMP_LOGO
36955b05237STimur Tabi #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
37055b05237STimur Tabi /*
37155b05237STimur Tabi  * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
37255b05237STimur Tabi  * disable empty flash sector detection, which is I/O-intensive.
37355b05237STimur Tabi  */
37455b05237STimur Tabi #undef CONFIG_SYS_FLASH_EMPTY_INFO
375c59e1b4dSTimur Tabi #endif
376c59e1b4dSTimur Tabi 
377ba8e76bdSTimur Tabi #ifndef CONFIG_FSL_DIU_FB
378218a758fSJiang Yutang #endif
379218a758fSJiang Yutang 
380218a758fSJiang Yutang #ifdef CONFIG_ATI
381218a758fSJiang Yutang #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE1_IO_VIRT
382218a758fSJiang Yutang #define CONFIG_BIOSEMU
383218a758fSJiang Yutang #define CONFIG_ATI_RADEON_FB
384218a758fSJiang Yutang #define CONFIG_VIDEO_LOGO
385218a758fSJiang Yutang #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
386218a758fSJiang Yutang #endif
387218a758fSJiang Yutang 
388c59e1b4dSTimur Tabi /* I2C */
38900f792e0SHeiko Schocher #define CONFIG_SYS_I2C
39000f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
39100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
39200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
39300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
39400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
39500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
39600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
397c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_NOPROBES		{{0, 0x29}}
398c59e1b4dSTimur Tabi 
399c59e1b4dSTimur Tabi /*
400c59e1b4dSTimur Tabi  * I2C2 EEPROM
401c59e1b4dSTimur Tabi  */
402c59e1b4dSTimur Tabi #define CONFIG_ID_EEPROM
403c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_NXID
404c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
405c59e1b4dSTimur Tabi #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
406c59e1b4dSTimur Tabi #define CONFIG_SYS_EEPROM_BUS_NUM	1
407c59e1b4dSTimur Tabi 
408c59e1b4dSTimur Tabi /*
4099b6e9d1cSJiang Yutang  * eSPI - Enhanced SPI
4109b6e9d1cSJiang Yutang  */
4119b6e9d1cSJiang Yutang 
4129b6e9d1cSJiang Yutang #define CONFIG_HARD_SPI
4139b6e9d1cSJiang Yutang 
4149b6e9d1cSJiang Yutang #define CONFIG_SF_DEFAULT_SPEED		10000000
4159b6e9d1cSJiang Yutang #define CONFIG_SF_DEFAULT_MODE		0
4169b6e9d1cSJiang Yutang 
4179b6e9d1cSJiang Yutang /*
418c59e1b4dSTimur Tabi  * General PCI
419c59e1b4dSTimur Tabi  * Memory space is mapped 1-1, but I/O space must start from 0.
420c59e1b4dSTimur Tabi  */
421c59e1b4dSTimur Tabi 
422c59e1b4dSTimur Tabi /* controller 1, Slot 2, tgtid 1, Base address a000 */
423c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_VIRT	0xc0000000
4249899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
425c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
426c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc40000000ull
4279899ac19SJiang Yutang #else
4289899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_MEM_BUS	0xc0000000
4299899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc0000000
4309899ac19SJiang Yutang #endif
431c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
432c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc20000
433c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
4349899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
435c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc20000ull
4369899ac19SJiang Yutang #else
4379899ac19SJiang Yutang #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc20000
4389899ac19SJiang Yutang #endif
439c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
440c59e1b4dSTimur Tabi 
441c59e1b4dSTimur Tabi /* controller 2, direct to uli, tgtid 2, Base address 9000 */
442c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
4439899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
444c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
445c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
4469899ac19SJiang Yutang #else
4479899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
4489899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
4499899ac19SJiang Yutang #endif
450c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
451c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
452c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
4539899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
454c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
4559899ac19SJiang Yutang #else
4569899ac19SJiang Yutang #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
4579899ac19SJiang Yutang #endif
458c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
459c59e1b4dSTimur Tabi 
460c59e1b4dSTimur Tabi /* controller 3, Slot 1, tgtid 3, Base address b000 */
461c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_VIRT	0x80000000
4629899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
463c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
464c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc00000000ull
4659899ac19SJiang Yutang #else
4669899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_MEM_BUS	0x80000000
4679899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_MEM_PHYS	0x80000000
4689899ac19SJiang Yutang #endif
469c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
470c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc00000
471c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
4729899ac19SJiang Yutang #ifdef CONFIG_PHYS_64BIT
473c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc00000ull
4749899ac19SJiang Yutang #else
4759899ac19SJiang Yutang #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc00000
4769899ac19SJiang Yutang #endif
477c59e1b4dSTimur Tabi #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
478c59e1b4dSTimur Tabi 
479c59e1b4dSTimur Tabi #ifdef CONFIG_PCI
480842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
481c59e1b4dSTimur Tabi #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
482c59e1b4dSTimur Tabi #endif
483c59e1b4dSTimur Tabi 
484c59e1b4dSTimur Tabi /* SATA */
485c59e1b4dSTimur Tabi #define CONFIG_LIBATA
486c59e1b4dSTimur Tabi #define CONFIG_FSL_SATA
4879760b274SZang Roy-R61911 #define CONFIG_FSL_SATA_V2
488c59e1b4dSTimur Tabi 
489c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA_MAX_DEVICE	2
490c59e1b4dSTimur Tabi #define CONFIG_SATA1
491c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
492c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
493c59e1b4dSTimur Tabi #define CONFIG_SATA2
494c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
495c59e1b4dSTimur Tabi #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
496c59e1b4dSTimur Tabi 
497c59e1b4dSTimur Tabi #ifdef CONFIG_FSL_SATA
498c59e1b4dSTimur Tabi #define CONFIG_LBA48
499c59e1b4dSTimur Tabi #endif
500c59e1b4dSTimur Tabi 
501c59e1b4dSTimur Tabi #ifdef CONFIG_MMC
502c59e1b4dSTimur Tabi #define CONFIG_FSL_ESDHC
503c59e1b4dSTimur Tabi #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
504c59e1b4dSTimur Tabi #endif
505c59e1b4dSTimur Tabi 
506c59e1b4dSTimur Tabi #define CONFIG_TSEC_ENET
507c59e1b4dSTimur Tabi #ifdef CONFIG_TSEC_ENET
508c59e1b4dSTimur Tabi 
509c59e1b4dSTimur Tabi #define CONFIG_TSECV2
510c59e1b4dSTimur Tabi 
511c59e1b4dSTimur Tabi #define CONFIG_MII			/* MII PHY management */
512c59e1b4dSTimur Tabi #define CONFIG_TSEC1		1
513c59e1b4dSTimur Tabi #define CONFIG_TSEC1_NAME	"eTSEC1"
514c59e1b4dSTimur Tabi #define CONFIG_TSEC2		1
515c59e1b4dSTimur Tabi #define CONFIG_TSEC2_NAME	"eTSEC2"
516c59e1b4dSTimur Tabi 
517c59e1b4dSTimur Tabi #define TSEC1_PHY_ADDR		1
518c59e1b4dSTimur Tabi #define TSEC2_PHY_ADDR		2
519c59e1b4dSTimur Tabi 
520c59e1b4dSTimur Tabi #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
521c59e1b4dSTimur Tabi #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
522c59e1b4dSTimur Tabi 
523c59e1b4dSTimur Tabi #define TSEC1_PHYIDX		0
524c59e1b4dSTimur Tabi #define TSEC2_PHYIDX		0
525c59e1b4dSTimur Tabi 
526c59e1b4dSTimur Tabi #define CONFIG_ETHPRIME		"eTSEC1"
527c59e1b4dSTimur Tabi #endif
528c59e1b4dSTimur Tabi 
529c59e1b4dSTimur Tabi /*
53094b383e7SYangbo Lu  * Dynamic MTD Partition support with mtdparts
53194b383e7SYangbo Lu  */
53294b383e7SYangbo Lu #define CONFIG_FLASH_CFI_MTD
53394b383e7SYangbo Lu #ifdef CONFIG_PHYS_64BIT
53494b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=fe8000000.nor"
53594b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:48m(ramdisk)," \
53694b383e7SYangbo Lu 			"14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
53794b383e7SYangbo Lu 			"512k(dtb),768k(u-boot)"
53894b383e7SYangbo Lu #else
53994b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=e8000000.nor"
54094b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=e8000000.nor:48m(ramdisk)," \
54194b383e7SYangbo Lu 			"14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
54294b383e7SYangbo Lu 			"512k(dtb),768k(u-boot)"
54394b383e7SYangbo Lu #endif
54494b383e7SYangbo Lu 
54594b383e7SYangbo Lu /*
546c59e1b4dSTimur Tabi  * Environment
547c59e1b4dSTimur Tabi  */
548382ce7e9SYing Zhang #ifdef CONFIG_SPIFLASH
549af253608SMatthew McClintock #define CONFIG_ENV_SPI_BUS	0
550af253608SMatthew McClintock #define CONFIG_ENV_SPI_CS	0
551af253608SMatthew McClintock #define CONFIG_ENV_SPI_MAX_HZ	10000000
552af253608SMatthew McClintock #define CONFIG_ENV_SPI_MODE	0
553af253608SMatthew McClintock #define CONFIG_ENV_SIZE		0x2000	/* 8KB */
554af253608SMatthew McClintock #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
555af253608SMatthew McClintock #define CONFIG_ENV_SECT_SIZE	0x10000
5567c8eea59SYing Zhang #elif defined(CONFIG_SDCARD)
5577c8eea59SYing Zhang #define CONFIG_FSL_FIXED_MMC_LOCATION
558c59e1b4dSTimur Tabi #define CONFIG_ENV_SIZE		0x2000
559af253608SMatthew McClintock #define CONFIG_SYS_MMC_ENV_DEV	0
560f45210d6SMatthew McClintock #elif defined(CONFIG_NAND)
5615d97fe2aSYing Zhang #ifdef CONFIG_TPL_BUILD
5625d97fe2aSYing Zhang #define CONFIG_ENV_SIZE		0x2000
5635d97fe2aSYing Zhang #define CONFIG_ENV_ADDR		(CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
5645d97fe2aSYing Zhang #else
565af253608SMatthew McClintock #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
5665d97fe2aSYing Zhang #endif
5675d97fe2aSYing Zhang #define CONFIG_ENV_OFFSET	(1024 * 1024)
568af253608SMatthew McClintock #define CONFIG_ENV_RANGE	(3 * CONFIG_ENV_SIZE)
569f45210d6SMatthew McClintock #elif defined(CONFIG_SYS_RAMBOOT)
570af253608SMatthew McClintock #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
571af253608SMatthew McClintock #define CONFIG_ENV_SIZE		0x2000
572af253608SMatthew McClintock #else
573af253608SMatthew McClintock #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
574af253608SMatthew McClintock #define CONFIG_ENV_SIZE		0x2000
575af253608SMatthew McClintock #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
576af253608SMatthew McClintock #endif
577c59e1b4dSTimur Tabi 
578c59e1b4dSTimur Tabi #define CONFIG_LOADS_ECHO
579c59e1b4dSTimur Tabi #define CONFIG_SYS_LOADS_BAUD_CHANGE
580c59e1b4dSTimur Tabi 
581c59e1b4dSTimur Tabi /*
582c59e1b4dSTimur Tabi  * USB
583c59e1b4dSTimur Tabi  */
5843d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB
5853d7506faSramneek mehresh #ifdef CONFIG_HAS_FSL_DR_USB
586*8850c5d5STom Rini #ifdef CONFIG_USB_EHCI_HCD
587c59e1b4dSTimur Tabi #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
588c59e1b4dSTimur Tabi #define CONFIG_USB_EHCI_FSL
589c59e1b4dSTimur Tabi #endif
5903d7506faSramneek mehresh #endif
591c59e1b4dSTimur Tabi 
592c59e1b4dSTimur Tabi /*
593c59e1b4dSTimur Tabi  * Miscellaneous configurable options
594c59e1b4dSTimur Tabi  */
595c59e1b4dSTimur Tabi #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
596c59e1b4dSTimur Tabi #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
5975be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
598c59e1b4dSTimur Tabi #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
599c59e1b4dSTimur Tabi 
600c59e1b4dSTimur Tabi /*
601c59e1b4dSTimur Tabi  * For booting Linux, the board info and command line data
602a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
603c59e1b4dSTimur Tabi  * the maximum mapped by the Linux kernel during initialization.
604c59e1b4dSTimur Tabi  */
605a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
606a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
607c59e1b4dSTimur Tabi 
608c59e1b4dSTimur Tabi #ifdef CONFIG_CMD_KGDB
609c59e1b4dSTimur Tabi #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
610c59e1b4dSTimur Tabi #endif
611c59e1b4dSTimur Tabi 
612c59e1b4dSTimur Tabi /*
613c59e1b4dSTimur Tabi  * Environment Configuration
614c59e1b4dSTimur Tabi  */
615c59e1b4dSTimur Tabi 
616c59e1b4dSTimur Tabi #define CONFIG_HOSTNAME		p1022ds
6178b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
618b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
619c59e1b4dSTimur Tabi #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
620c59e1b4dSTimur Tabi 
621c59e1b4dSTimur Tabi #define CONFIG_LOADADDR		1000000
622c59e1b4dSTimur Tabi 
623c59e1b4dSTimur Tabi #define	CONFIG_EXTRA_ENV_SETTINGS				\
624c59e1b4dSTimur Tabi 	"netdev=eth0\0"						\
6255368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
6265368c55dSMarek Vasut 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
62784e34b65STimur Tabi 	"tftpflash=tftpboot $loadaddr $uboot && "		\
62884e34b65STimur Tabi 		"protect off $ubootaddr +$filesize && "		\
62984e34b65STimur Tabi 		"erase $ubootaddr +$filesize && "		\
63084e34b65STimur Tabi 		"cp.b $loadaddr $ubootaddr $filesize && "	\
63184e34b65STimur Tabi 		"protect on $ubootaddr +$filesize && "		\
63284e34b65STimur Tabi 		"cmp.b $loadaddr $ubootaddr $filesize\0"	\
633c59e1b4dSTimur Tabi 	"consoledev=ttyS0\0"					\
634c59e1b4dSTimur Tabi 	"ramdiskaddr=2000000\0"					\
63584e34b65STimur Tabi 	"ramdiskfile=rootfs.ext2.gz.uboot\0"			\
636b24a4f62SScott Wood 	"fdtaddr=1e00000\0"	  			      	\
637c59e1b4dSTimur Tabi 	"fdtfile=p1022ds.dtb\0"	  				\
638c59e1b4dSTimur Tabi 	"bdev=sda3\0"		  			      	\
639ba8e76bdSTimur Tabi 	"hwconfig=esdhc;audclk:12\0"
640c59e1b4dSTimur Tabi 
641c59e1b4dSTimur Tabi #define CONFIG_HDBOOT					\
642c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/$bdev rw "		\
64384e34b65STimur Tabi 	"console=$consoledev,$baudrate $othbootargs $videobootargs;"	\
644c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"			\
645c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"			\
646c59e1b4dSTimur Tabi 	"bootm $loadaddr - $fdtaddr"
647c59e1b4dSTimur Tabi 
648c59e1b4dSTimur Tabi #define CONFIG_NFSBOOTCOMMAND						\
649c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/nfs rw "				\
650c59e1b4dSTimur Tabi 	"nfsroot=$serverip:$rootpath "					\
651c59e1b4dSTimur Tabi 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
65284e34b65STimur Tabi 	"console=$consoledev,$baudrate $othbootargs $videobootargs;"	\
653c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"					\
654c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"					\
655c59e1b4dSTimur Tabi 	"bootm $loadaddr - $fdtaddr"
656c59e1b4dSTimur Tabi 
657c59e1b4dSTimur Tabi #define CONFIG_RAMBOOTCOMMAND						\
658c59e1b4dSTimur Tabi 	"setenv bootargs root=/dev/ram rw "				\
65984e34b65STimur Tabi 	"console=$consoledev,$baudrate $othbootargs $videobootargs;"	\
660c59e1b4dSTimur Tabi 	"tftp $ramdiskaddr $ramdiskfile;"				\
661c59e1b4dSTimur Tabi 	"tftp $loadaddr $bootfile;"					\
662c59e1b4dSTimur Tabi 	"tftp $fdtaddr $fdtfile;"					\
663c59e1b4dSTimur Tabi 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
664c59e1b4dSTimur Tabi 
665c59e1b4dSTimur Tabi #define CONFIG_BOOTCOMMAND		CONFIG_RAMBOOTCOMMAND
666c59e1b4dSTimur Tabi 
667c59e1b4dSTimur Tabi #endif
668