149249e13SPoonam Aggrwal /* 249249e13SPoonam Aggrwal * Copyright 2010-2011 Freescale Semiconductor, Inc. 349249e13SPoonam Aggrwal * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 549249e13SPoonam Aggrwal */ 649249e13SPoonam Aggrwal 749249e13SPoonam Aggrwal /* 849249e13SPoonam Aggrwal * P010 RDB board configuration file 949249e13SPoonam Aggrwal */ 1049249e13SPoonam Aggrwal 1149249e13SPoonam Aggrwal #ifndef __CONFIG_H 1249249e13SPoonam Aggrwal #define __CONFIG_H 1349249e13SPoonam Aggrwal 1449249e13SPoonam Aggrwal #ifdef CONFIG_36BIT 1549249e13SPoonam Aggrwal #define CONFIG_PHYS_64BIT 1649249e13SPoonam Aggrwal #endif 17653c28f3SYing Zhang #define CONFIG_DISPLAY_BOARDINFO 1849249e13SPoonam Aggrwal 1949249e13SPoonam Aggrwal #define CONFIG_P1010 2074fa22edSPrabhakar Kushwaha #define CONFIG_E500 /* BOOKE e500 family */ 2174fa22edSPrabhakar Kushwaha #include <asm/config_mpc85xx.h> 22d793e5a8SDipen Dudhat #define CONFIG_NAND_FSL_IFC 2349249e13SPoonam Aggrwal 2449249e13SPoonam Aggrwal #ifdef CONFIG_SDCARD 25c9e1f588SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 26c9e1f588SYing Zhang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 27c9e1f588SYing Zhang #define CONFIG_SPL_ENV_SUPPORT 28c9e1f588SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT 29c9e1f588SYing Zhang #define CONFIG_SPL_MMC_SUPPORT 30c9e1f588SYing Zhang #define CONFIG_SPL_MMC_MINIMAL 31c9e1f588SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE 32c9e1f588SYing Zhang #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 33c9e1f588SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT 34c9e1f588SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT 35c9e1f588SYing Zhang #define CONFIG_SPL_I2C_SUPPORT 36c9e1f588SYing Zhang #define CONFIG_FSL_LAW /* Use common FSL init code */ 37c9e1f588SYing Zhang #define CONFIG_SYS_TEXT_BASE 0x11001000 38c9e1f588SYing Zhang #define CONFIG_SPL_TEXT_BASE 0xD0001000 39c9e1f588SYing Zhang #define CONFIG_SPL_PAD_TO 0x18000 40c9e1f588SYing Zhang #define CONFIG_SPL_MAX_SIZE (96 * 1024) 41c9e1f588SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_SIZE (512 << 10) 42c9e1f588SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000) 43c9e1f588SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000) 44c9e1f588SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_OFFS (96 << 10) 45c9e1f588SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC 46c9e1f588SYing Zhang #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 47c9e1f588SYing Zhang #define CONFIG_SPL_MMC_BOOT 48c9e1f588SYing Zhang #ifdef CONFIG_SPL_BUILD 49c9e1f588SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR 50c9e1f588SYing Zhang #endif 5149249e13SPoonam Aggrwal #endif 5249249e13SPoonam Aggrwal 5349249e13SPoonam Aggrwal #ifdef CONFIG_SPIFLASH 54c9e1f588SYing Zhang #ifdef CONFIG_SECURE_BOOT 5549249e13SPoonam Aggrwal #define CONFIG_RAMBOOT_SPIFLASH 5649249e13SPoonam Aggrwal #define CONFIG_SYS_TEXT_BASE 0x11000000 5784e0fb40SRuchika Gupta #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 58c9e1f588SYing Zhang #else 59c9e1f588SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 60c9e1f588SYing Zhang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 61c9e1f588SYing Zhang #define CONFIG_SPL_ENV_SUPPORT 62c9e1f588SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT 63c9e1f588SYing Zhang #define CONFIG_SPL_SPI_SUPPORT 64c9e1f588SYing Zhang #define CONFIG_SPL_SPI_FLASH_SUPPORT 65c9e1f588SYing Zhang #define CONFIG_SPL_SPI_FLASH_MINIMAL 66c9e1f588SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE 67c9e1f588SYing Zhang #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 68c9e1f588SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT 69c9e1f588SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT 70c9e1f588SYing Zhang #define CONFIG_SPL_I2C_SUPPORT 71c9e1f588SYing Zhang #define CONFIG_FSL_LAW /* Use common FSL init code */ 72c9e1f588SYing Zhang #define CONFIG_SYS_TEXT_BASE 0x11001000 73c9e1f588SYing Zhang #define CONFIG_SPL_TEXT_BASE 0xD0001000 74c9e1f588SYing Zhang #define CONFIG_SPL_PAD_TO 0x18000 75c9e1f588SYing Zhang #define CONFIG_SPL_MAX_SIZE (96 * 1024) 76c9e1f588SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (512 << 10) 77c9e1f588SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000) 78c9e1f588SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000) 79c9e1f588SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (96 << 10) 80c9e1f588SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC 81c9e1f588SYing Zhang #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 82c9e1f588SYing Zhang #define CONFIG_SPL_SPI_BOOT 83c9e1f588SYing Zhang #ifdef CONFIG_SPL_BUILD 84c9e1f588SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR 85c9e1f588SYing Zhang #endif 86c9e1f588SYing Zhang #endif 8749249e13SPoonam Aggrwal #endif 8849249e13SPoonam Aggrwal 890fa934d2SPrabhakar Kushwaha #ifdef CONFIG_NAND 90c9e1f588SYing Zhang #ifdef CONFIG_SECURE_BOOT 910fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_INIT_MINIMAL 920fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_SERIAL_SUPPORT 930fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_NAND_SUPPORT 94fbe76ae4SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT 950fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE 960fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 970fa934d2SPrabhakar Kushwaha 980fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0x00201000 990fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE 0xFFFFE000 1000fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE 8192 1010fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000 1020fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK 0x00100000 103e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000) 1040fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE) 1050fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 1060fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS 0 1070fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 108c9e1f588SYing Zhang #else 109c9e1f588SYing Zhang #ifdef CONFIG_TPL_BUILD 110c9e1f588SYing Zhang #define CONFIG_SPL_NAND_BOOT 111c9e1f588SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE 112c9e1f588SYing Zhang #define CONFIG_SPL_ENV_SUPPORT 113c9e1f588SYing Zhang #define CONFIG_SPL_NAND_INIT 114c9e1f588SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT 115c9e1f588SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT 116c9e1f588SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT 117c9e1f588SYing Zhang #define CONFIG_SPL_I2C_SUPPORT 118c9e1f588SYing Zhang #define CONFIG_SPL_NAND_SUPPORT 119c9e1f588SYing Zhang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 120c9e1f588SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 121c9e1f588SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR 122c9e1f588SYing Zhang #define CONFIG_SPL_MAX_SIZE (128 << 10) 123c9e1f588SYing Zhang #define CONFIG_SPL_TEXT_BASE 0xD0001000 124c9e1f588SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC 125c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE (576 << 10) 126c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000) 127c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000) 128c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10) 129c9e1f588SYing Zhang #elif defined(CONFIG_SPL_BUILD) 130c9e1f588SYing Zhang #define CONFIG_SPL_INIT_MINIMAL 131c9e1f588SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT 132c9e1f588SYing Zhang #define CONFIG_SPL_NAND_SUPPORT 133c9e1f588SYing Zhang #define CONFIG_SPL_NAND_MINIMAL 134c9e1f588SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE 135c9e1f588SYing Zhang #define CONFIG_SPL_TEXT_BASE 0xff800000 136c9e1f588SYing Zhang #define CONFIG_SPL_MAX_SIZE 8192 137c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10) 138c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST 0xD0000000 139c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START 0xD0000000 140c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10) 141d793e5a8SDipen Dudhat #endif 142c9e1f588SYing Zhang #define CONFIG_SPL_PAD_TO 0x20000 143c9e1f588SYing Zhang #define CONFIG_TPL_PAD_TO 0x20000 144c9e1f588SYing Zhang #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 145c9e1f588SYing Zhang #define CONFIG_SYS_TEXT_BASE 0x11001000 146c9e1f588SYing Zhang #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 147c9e1f588SYing Zhang #endif 148c9e1f588SYing Zhang #endif 1492f439e80SRuchika Gupta 1502f439e80SRuchika Gupta #ifdef CONFIG_NAND_SECBOOT /* NAND Boot */ 1512f439e80SRuchika Gupta #define CONFIG_RAMBOOT_NAND 1522f439e80SRuchika Gupta #define CONFIG_SYS_TEXT_BASE 0x11000000 153e222b1f3SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 1542f439e80SRuchika Gupta #endif 1552f439e80SRuchika Gupta 15649249e13SPoonam Aggrwal #ifndef CONFIG_SYS_TEXT_BASE 157e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0xeff40000 15849249e13SPoonam Aggrwal #endif 15949249e13SPoonam Aggrwal 16049249e13SPoonam Aggrwal #ifndef CONFIG_RESET_VECTOR_ADDRESS 16149249e13SPoonam Aggrwal #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 16249249e13SPoonam Aggrwal #endif 16349249e13SPoonam Aggrwal 1640fa934d2SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 1650fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 1660fa934d2SPrabhakar Kushwaha #else 16749249e13SPoonam Aggrwal #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 16849249e13SPoonam Aggrwal #endif 16949249e13SPoonam Aggrwal 17049249e13SPoonam Aggrwal /* High Level Configuration Options */ 17149249e13SPoonam Aggrwal #define CONFIG_BOOKE /* BOOKE */ 17249249e13SPoonam Aggrwal #define CONFIG_E500 /* BOOKE e500 family */ 17349249e13SPoonam Aggrwal #define CONFIG_FSL_IFC /* Enable IFC Support */ 174737537efSRuchika Gupta #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 17549249e13SPoonam Aggrwal #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */ 17649249e13SPoonam Aggrwal 17749249e13SPoonam Aggrwal #define CONFIG_PCI /* Enable PCI/PCIE */ 17849249e13SPoonam Aggrwal #if defined(CONFIG_PCI) 179b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */ 180b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */ 18149249e13SPoonam Aggrwal #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 182842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ 18349249e13SPoonam Aggrwal #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 18449249e13SPoonam Aggrwal #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 18549249e13SPoonam Aggrwal 18649249e13SPoonam Aggrwal #define CONFIG_CMD_PCI 18749249e13SPoonam Aggrwal 18849249e13SPoonam Aggrwal /* 18949249e13SPoonam Aggrwal * PCI Windows 19049249e13SPoonam Aggrwal * Memory space is mapped 1-1, but I/O space must start from 0. 19149249e13SPoonam Aggrwal */ 19249249e13SPoonam Aggrwal /* controller 1, Slot 1, tgtid 1, Base address a000 */ 19349249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_NAME "mini PCIe Slot" 19449249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 19549249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 19649249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 19749249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 19849249e13SPoonam Aggrwal #else 19949249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 20049249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 20149249e13SPoonam Aggrwal #endif 20249249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 20349249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 20449249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 20549249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 20649249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 20749249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull 20849249e13SPoonam Aggrwal #else 20949249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000 21049249e13SPoonam Aggrwal #endif 21149249e13SPoonam Aggrwal 21249249e13SPoonam Aggrwal /* controller 2, Slot 2, tgtid 2, Base address 9000 */ 213e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PA) 21449249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_NAME "PCIe Slot" 215e512c50bSShengzhou Liu #elif defined(CONFIG_P1010RDB_PB) 216e512c50bSShengzhou Liu #define CONFIG_SYS_PCIE2_NAME "mini PCIe Slot" 217e512c50bSShengzhou Liu #endif 21849249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 21949249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 22049249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000 22149249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 22249249e13SPoonam Aggrwal #else 22349249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 22449249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 22549249e13SPoonam Aggrwal #endif 22649249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 22749249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000 22849249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 22949249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 23049249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 23149249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull 23249249e13SPoonam Aggrwal #else 23349249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000 23449249e13SPoonam Aggrwal #endif 23549249e13SPoonam Aggrwal 23649249e13SPoonam Aggrwal #define CONFIG_PCI_PNP /* do pci plug-and-play */ 23749249e13SPoonam Aggrwal 23849249e13SPoonam Aggrwal #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 23949249e13SPoonam Aggrwal #define CONFIG_DOS_PARTITION 24049249e13SPoonam Aggrwal #endif 24149249e13SPoonam Aggrwal 24249249e13SPoonam Aggrwal #define CONFIG_FSL_LAW /* Use common FSL init code */ 24349249e13SPoonam Aggrwal #define CONFIG_TSEC_ENET 24449249e13SPoonam Aggrwal #define CONFIG_ENV_OVERWRITE 24549249e13SPoonam Aggrwal 24649249e13SPoonam Aggrwal #define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on P1010 RDB */ 24749249e13SPoonam Aggrwal #define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for P1010 RDB */ 24849249e13SPoonam Aggrwal 24949249e13SPoonam Aggrwal #define CONFIG_MISC_INIT_R 25049249e13SPoonam Aggrwal #define CONFIG_HWCONFIG 25149249e13SPoonam Aggrwal /* 25249249e13SPoonam Aggrwal * These can be toggled for performance analysis, otherwise use default. 25349249e13SPoonam Aggrwal */ 25449249e13SPoonam Aggrwal #define CONFIG_L2_CACHE /* toggle L2 cache */ 25549249e13SPoonam Aggrwal #define CONFIG_BTB /* toggle branch predition */ 25649249e13SPoonam Aggrwal 25749249e13SPoonam Aggrwal #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ 25849249e13SPoonam Aggrwal 25949249e13SPoonam Aggrwal #define CONFIG_ENABLE_36BIT_PHYS 26049249e13SPoonam Aggrwal 26149249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 26249249e13SPoonam Aggrwal #define CONFIG_ADDR_MAP 1 26349249e13SPoonam Aggrwal #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 26449249e13SPoonam Aggrwal #endif 26549249e13SPoonam Aggrwal 266c3cc02afSZhao Qiang #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 26749249e13SPoonam Aggrwal #define CONFIG_SYS_MEMTEST_END 0x1fffffff 26849249e13SPoonam Aggrwal #define CONFIG_PANIC_HANG /* do not reset board on panic */ 26949249e13SPoonam Aggrwal 27049249e13SPoonam Aggrwal /* DDR Setup */ 2715614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3 2721ba62f10SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING 27349249e13SPoonam Aggrwal #define CONFIG_DDR_SPD 27449249e13SPoonam Aggrwal #define CONFIG_SYS_SPD_BUS_NUM 1 27549249e13SPoonam Aggrwal #define SPD_EEPROM_ADDRESS 0x52 27649249e13SPoonam Aggrwal 27749249e13SPoonam Aggrwal #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 27849249e13SPoonam Aggrwal 27949249e13SPoonam Aggrwal #ifndef __ASSEMBLY__ 28049249e13SPoonam Aggrwal extern unsigned long get_sdram_size(void); 28149249e13SPoonam Aggrwal #endif 28249249e13SPoonam Aggrwal #define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */ 28349249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 28449249e13SPoonam Aggrwal #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 28549249e13SPoonam Aggrwal 28649249e13SPoonam Aggrwal #define CONFIG_DIMM_SLOTS_PER_CTLR 1 28749249e13SPoonam Aggrwal #define CONFIG_CHIP_SELECTS_PER_CTRL 1 28849249e13SPoonam Aggrwal 28949249e13SPoonam Aggrwal /* DDR3 Controller Settings */ 29049249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f 29149249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302 29249249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000 29349249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 29449249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000 29549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000 29649249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000 29749249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 29849249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_SR_CNTR 0x00000000 29949249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_RCW_1 0x00000000 30049249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_RCW_2 0x00000000 301e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_CONTROL 0xc70c0008 /* Type = DDR3 */ 302e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_CONTROL_2 0x24401000 30349249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_4 0x00000001 30449249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_5 0x03402400 30549249e13SPoonam Aggrwal 306e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_TIMING_3_800 0x00030000 307e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_TIMING_0_800 0x00110104 308e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644 30949249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA888CF 31049249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000 311e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_MODE_1_800 0x00441420 312e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_MODE_2_800 0x00000000 31349249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300100 314e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608 31549249e13SPoonam Aggrwal 31649249e13SPoonam Aggrwal /* settings for DDR3 at 667MT/s */ 31749249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_3_667 0x00010000 31849249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_0_667 0x00110004 31949249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_1_667 0x5d59e544 32049249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_2_667 0x0FA890CD 32149249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CLK_CTRL_667 0x03000000 32249249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_1_667 0x00441210 32349249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_2_667 0x00000000 32449249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INTERVAL_667 0x0a280000 32549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_WRLVL_CONTROL_667 0x8675F608 32649249e13SPoonam Aggrwal 32749249e13SPoonam Aggrwal #define CONFIG_SYS_CCSRBAR 0xffe00000 32849249e13SPoonam Aggrwal #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 32949249e13SPoonam Aggrwal 330d793e5a8SDipen Dudhat /* Don't relocate CCSRBAR while in NAND_SPL */ 3310fa934d2SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 332d793e5a8SDipen Dudhat #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 333d793e5a8SDipen Dudhat #endif 334d793e5a8SDipen Dudhat 33549249e13SPoonam Aggrwal /* 33649249e13SPoonam Aggrwal * Memory map 33749249e13SPoonam Aggrwal * 33849249e13SPoonam Aggrwal * 0x0000_0000 0x3fff_ffff DDR 1G cacheable 33949249e13SPoonam Aggrwal * 0x8000_0000 0xbfff_ffff PCI Express Mem 1.5G non-cacheable 34049249e13SPoonam Aggrwal * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable 34149249e13SPoonam Aggrwal * 34249249e13SPoonam Aggrwal * Localbus non-cacheable 34349249e13SPoonam Aggrwal * 0xff80_0000 0xff8f_ffff NAND Flash 1M non-cacheable 34449249e13SPoonam Aggrwal * 0xffb0_0000 0xffbf_ffff Board CPLD 1M non-cacheable 34549249e13SPoonam Aggrwal * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 34649249e13SPoonam Aggrwal * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 34749249e13SPoonam Aggrwal */ 34849249e13SPoonam Aggrwal 34949249e13SPoonam Aggrwal /* 35049249e13SPoonam Aggrwal * IFC Definitions 35149249e13SPoonam Aggrwal */ 35249249e13SPoonam Aggrwal /* NOR Flash on IFC */ 3530fa934d2SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 3540fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH 3550fa934d2SPrabhakar Kushwaha #endif 3560fa934d2SPrabhakar Kushwaha 35749249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BASE 0xee000000 35849249e13SPoonam Aggrwal #define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */ 35949249e13SPoonam Aggrwal 36049249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 36149249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 36249249e13SPoonam Aggrwal #else 36349249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 36449249e13SPoonam Aggrwal #endif 36549249e13SPoonam Aggrwal 36649249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 36749249e13SPoonam Aggrwal CSPR_PORT_SIZE_16 | \ 36849249e13SPoonam Aggrwal CSPR_MSEL_NOR | \ 36949249e13SPoonam Aggrwal CSPR_V) 37049249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_AMASK IFC_AMASK(32*1024*1024) 37149249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(7) 37249249e13SPoonam Aggrwal /* NOR Flash Timing Params */ 37349249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM0 FTIM0_NOR_TACSE(0x4) | \ 37449249e13SPoonam Aggrwal FTIM0_NOR_TEADC(0x5) | \ 37549249e13SPoonam Aggrwal FTIM0_NOR_TEAHC(0x5) 37649249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM1 FTIM1_NOR_TACO(0x1e) | \ 37749249e13SPoonam Aggrwal FTIM1_NOR_TRAD_NOR(0x0f) 37849249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM2 FTIM2_NOR_TCS(0x4) | \ 37949249e13SPoonam Aggrwal FTIM2_NOR_TCH(0x4) | \ 38049249e13SPoonam Aggrwal FTIM2_NOR_TWP(0x1c) 38149249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM3 0x0 38249249e13SPoonam Aggrwal 38349249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 38449249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_QUIET_TEST 38549249e13SPoonam Aggrwal #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 38649249e13SPoonam Aggrwal #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 38749249e13SPoonam Aggrwal 38849249e13SPoonam Aggrwal #undef CONFIG_SYS_FLASH_CHECKSUM 38949249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 39049249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 39149249e13SPoonam Aggrwal 39249249e13SPoonam Aggrwal /* CFI for NOR Flash */ 39349249e13SPoonam Aggrwal #define CONFIG_FLASH_CFI_DRIVER 39449249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_CFI 39549249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_EMPTY_INFO 39649249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 39749249e13SPoonam Aggrwal 39849249e13SPoonam Aggrwal /* NAND Flash on IFC */ 39949249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_BASE 0xff800000 40049249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 40149249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull 40249249e13SPoonam Aggrwal #else 40349249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 40449249e13SPoonam Aggrwal #endif 40549249e13SPoonam Aggrwal 406ac688078SZhao Qiang #define CONFIG_MTD_DEVICE 407ac688078SZhao Qiang #define CONFIG_MTD_PARTITION 408ac688078SZhao Qiang #define CONFIG_CMD_MTDPARTS 409ac688078SZhao Qiang #define MTDIDS_DEFAULT "nand0=ff800000.flash" 410ac688078SZhao Qiang #define MTDPARTS_DEFAULT \ 411ac688078SZhao Qiang "mtdparts=ff800000.flash:2m(uboot-env),1m(dtb),5m(kernel),56m(fs),-(usr)" 412ac688078SZhao Qiang 41349249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 41449249e13SPoonam Aggrwal | CSPR_PORT_SIZE_8 \ 41549249e13SPoonam Aggrwal | CSPR_MSEL_NAND \ 41649249e13SPoonam Aggrwal | CSPR_V) 41749249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 418e512c50bSShengzhou Liu 419e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PA) 42049249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 42149249e13SPoonam Aggrwal | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 42249249e13SPoonam Aggrwal | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 42349249e13SPoonam Aggrwal | CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \ 42449249e13SPoonam Aggrwal | CSOR_NAND_PGS_512 /* Page Size = 512b */ \ 42549249e13SPoonam Aggrwal | CSOR_NAND_SPRZ_16 /* Spare size = 16 */ \ 42649249e13SPoonam Aggrwal | CSOR_NAND_PB(32)) /* 32 Pages Per Block */ 427e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024) 428e512c50bSShengzhou Liu 429e512c50bSShengzhou Liu #elif defined(CONFIG_P1010RDB_PB) 430e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_ONFI_DETECTION 431e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 432e512c50bSShengzhou Liu | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 433e512c50bSShengzhou Liu | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 434e512c50bSShengzhou Liu | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 435e512c50bSShengzhou Liu | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 436e512c50bSShengzhou Liu | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \ 437e512c50bSShengzhou Liu | CSOR_NAND_PB(128)) /*Pages Per Block = 128 */ 438e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 439e512c50bSShengzhou Liu #endif 44049249e13SPoonam Aggrwal 441d793e5a8SDipen Dudhat #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 442d793e5a8SDipen Dudhat #define CONFIG_SYS_MAX_NAND_DEVICE 1 443d793e5a8SDipen Dudhat #define CONFIG_CMD_NAND 444d793e5a8SDipen Dudhat 445e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PA) 44649249e13SPoonam Aggrwal /* NAND Flash Timing Params */ 44749249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM0 FTIM0_NAND_TCCST(0x01) | \ 44849249e13SPoonam Aggrwal FTIM0_NAND_TWP(0x0C) | \ 44949249e13SPoonam Aggrwal FTIM0_NAND_TWCHT(0x04) | \ 45049249e13SPoonam Aggrwal FTIM0_NAND_TWH(0x05) 45149249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM1 FTIM1_NAND_TADLE(0x1d) | \ 45249249e13SPoonam Aggrwal FTIM1_NAND_TWBE(0x1d) | \ 45349249e13SPoonam Aggrwal FTIM1_NAND_TRR(0x07) | \ 45449249e13SPoonam Aggrwal FTIM1_NAND_TRP(0x0c) 45549249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM2 FTIM2_NAND_TRAD(0x0c) | \ 45649249e13SPoonam Aggrwal FTIM2_NAND_TREH(0x05) | \ 45749249e13SPoonam Aggrwal FTIM2_NAND_TWHRE(0x0f) 45849249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04) 45949249e13SPoonam Aggrwal 460e512c50bSShengzhou Liu #elif defined(CONFIG_P1010RDB_PB) 461e512c50bSShengzhou Liu /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */ 462e512c50bSShengzhou Liu /* ONFI NAND Flash mode0 Timing Params */ 463e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07)| \ 464e512c50bSShengzhou Liu FTIM0_NAND_TWP(0x18) | \ 465e512c50bSShengzhou Liu FTIM0_NAND_TWCHT(0x07) | \ 466e512c50bSShengzhou Liu FTIM0_NAND_TWH(0x0a)) 467e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32)| \ 468e512c50bSShengzhou Liu FTIM1_NAND_TWBE(0x39) | \ 469e512c50bSShengzhou Liu FTIM1_NAND_TRR(0x0e) | \ 470e512c50bSShengzhou Liu FTIM1_NAND_TRP(0x18)) 471e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 472e512c50bSShengzhou Liu FTIM2_NAND_TREH(0x0a) | \ 473e512c50bSShengzhou Liu FTIM2_NAND_TWHRE(0x1e)) 474e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_FTIM3 0x0 475e512c50bSShengzhou Liu #endif 476e512c50bSShengzhou Liu 47749249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_DDR_LAW 11 47849249e13SPoonam Aggrwal 47949249e13SPoonam Aggrwal /* Set up IFC registers for boot location NOR/NAND */ 4800fa934d2SPrabhakar Kushwaha #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT) 481d793e5a8SDipen Dudhat #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 482d793e5a8SDipen Dudhat #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 483d793e5a8SDipen Dudhat #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 484d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 485d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 486d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 487d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 488d793e5a8SDipen Dudhat #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 489d793e5a8SDipen Dudhat #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 490d793e5a8SDipen Dudhat #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 491d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 492d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 493d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 494d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 495d793e5a8SDipen Dudhat #else 49649249e13SPoonam Aggrwal #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 49749249e13SPoonam Aggrwal #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 49849249e13SPoonam Aggrwal #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 49949249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 50049249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 50149249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 50249249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 50349249e13SPoonam Aggrwal #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 50449249e13SPoonam Aggrwal #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 50549249e13SPoonam Aggrwal #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 50649249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 50749249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 50849249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 50949249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 510d793e5a8SDipen Dudhat #endif 511d793e5a8SDipen Dudhat 51249249e13SPoonam Aggrwal /* CPLD on IFC */ 51349249e13SPoonam Aggrwal #define CONFIG_SYS_CPLD_BASE 0xffb00000 51449249e13SPoonam Aggrwal 51549249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 51649249e13SPoonam Aggrwal #define CONFIG_SYS_CPLD_BASE_PHYS 0xfffb00000ull 51749249e13SPoonam Aggrwal #else 51849249e13SPoonam Aggrwal #define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE 51949249e13SPoonam Aggrwal #endif 52049249e13SPoonam Aggrwal 52149249e13SPoonam Aggrwal #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 52249249e13SPoonam Aggrwal | CSPR_PORT_SIZE_8 \ 52349249e13SPoonam Aggrwal | CSPR_MSEL_GPCM \ 52449249e13SPoonam Aggrwal | CSPR_V) 52549249e13SPoonam Aggrwal #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024) 52649249e13SPoonam Aggrwal #define CONFIG_SYS_CSOR3 0x0 52749249e13SPoonam Aggrwal /* CPLD Timing parameters for IFC CS3 */ 52849249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 52949249e13SPoonam Aggrwal FTIM0_GPCM_TEADC(0x0e) | \ 53049249e13SPoonam Aggrwal FTIM0_GPCM_TEAHC(0x0e)) 53149249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 53249249e13SPoonam Aggrwal FTIM1_GPCM_TRAD(0x1f)) 53349249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 534de519163SShaohui Xie FTIM2_GPCM_TCH(0x8) | \ 53549249e13SPoonam Aggrwal FTIM2_GPCM_TWP(0x1f)) 53649249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM3 0x0 53749249e13SPoonam Aggrwal 53876c9aaf5SAneesh Bansal #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \ 53976c9aaf5SAneesh Bansal defined(CONFIG_RAMBOOT_NAND) 54049249e13SPoonam Aggrwal #define CONFIG_SYS_RAMBOOT 54149249e13SPoonam Aggrwal #define CONFIG_SYS_EXTRA_ENV_RELOC 54249249e13SPoonam Aggrwal #else 54349249e13SPoonam Aggrwal #undef CONFIG_SYS_RAMBOOT 54449249e13SPoonam Aggrwal #endif 54549249e13SPoonam Aggrwal 54674fa22edSPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399 54750c76367SAneesh Bansal #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT) 54874fa22edSPrabhakar Kushwaha #define CONFIG_A003399_NOR_WORKAROUND 54974fa22edSPrabhakar Kushwaha #endif 55074fa22edSPrabhakar Kushwaha #endif 55174fa22edSPrabhakar Kushwaha 55249249e13SPoonam Aggrwal #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */ 55349249e13SPoonam Aggrwal #define CONFIG_BOARD_EARLY_INIT_R 55449249e13SPoonam Aggrwal 55549249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_RAM_LOCK 55649249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */ 557b39d1213SYork Sun #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */ 55849249e13SPoonam Aggrwal 559b39d1213SYork Sun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \ 56049249e13SPoonam Aggrwal - GENERATED_GBL_DATA_SIZE) 56149249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 56249249e13SPoonam Aggrwal 5639307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 56449249e13SPoonam Aggrwal #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/ 56549249e13SPoonam Aggrwal 566c9e1f588SYing Zhang /* 567c9e1f588SYing Zhang * Config the L2 Cache as L2 SRAM 568c9e1f588SYing Zhang */ 569c9e1f588SYing Zhang #if defined(CONFIG_SPL_BUILD) 570c9e1f588SYing Zhang #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH) 571c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000 572c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 573c9e1f588SYing Zhang #define CONFIG_SYS_L2_SIZE (256 << 10) 574c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 575c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000 576c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024) 577c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_STACK_SIZE (16 << 10) 578c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024) 579c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE (128 << 10) 580c9e1f588SYing Zhang #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024) 581c9e1f588SYing Zhang #elif defined(CONFIG_NAND) 582c9e1f588SYing Zhang #ifdef CONFIG_TPL_BUILD 583c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000 584c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 585c9e1f588SYing Zhang #define CONFIG_SYS_L2_SIZE (256 << 10) 586c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 587c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000 588c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024) 589c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024) 590c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10) 591c9e1f588SYing Zhang #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024) 592c9e1f588SYing Zhang #else 593c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000 594c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 595c9e1f588SYing Zhang #define CONFIG_SYS_L2_SIZE (256 << 10) 596c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 597c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000) 598c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 599c9e1f588SYing Zhang #endif 600c9e1f588SYing Zhang #endif 601c9e1f588SYing Zhang #endif 602c9e1f588SYing Zhang 60349249e13SPoonam Aggrwal /* Serial Port */ 60449249e13SPoonam Aggrwal #define CONFIG_CONS_INDEX 1 60549249e13SPoonam Aggrwal #undef CONFIG_SERIAL_SOFTWARE_FIFO 60649249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_SERIAL 60749249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_REG_SIZE 1 60849249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 609c9e1f588SYing Zhang #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL) 610d793e5a8SDipen Dudhat #define CONFIG_NS16550_MIN_FUNCTIONS 611d793e5a8SDipen Dudhat #endif 61249249e13SPoonam Aggrwal 61349249e13SPoonam Aggrwal #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */ 61449249e13SPoonam Aggrwal 61549249e13SPoonam Aggrwal #define CONFIG_SYS_BAUDRATE_TABLE \ 61649249e13SPoonam Aggrwal {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 61749249e13SPoonam Aggrwal 61849249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 61949249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 62049249e13SPoonam Aggrwal 62100f792e0SHeiko Schocher /* I2C */ 62200f792e0SHeiko Schocher #define CONFIG_SYS_I2C 62300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 62400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 62500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 62600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 62700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 62800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 62900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 630ad89da0cSShengzhou Liu #define I2C_PCA9557_ADDR1 0x18 631e512c50bSShengzhou Liu #define I2C_PCA9557_ADDR2 0x19 632ad89da0cSShengzhou Liu #define I2C_PCA9557_BUS_NUM 0 63349249e13SPoonam Aggrwal 63449249e13SPoonam Aggrwal /* I2C EEPROM */ 635e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PB) 636e512c50bSShengzhou Liu #define CONFIG_ID_EEPROM 637e512c50bSShengzhou Liu #ifdef CONFIG_ID_EEPROM 638e512c50bSShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_NXID 639e512c50bSShengzhou Liu #endif 640e512c50bSShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 641e512c50bSShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 642e512c50bSShengzhou Liu #define CONFIG_SYS_EEPROM_BUS_NUM 0 643e512c50bSShengzhou Liu #define MAX_NUM_PORTS 9 /* for 128Bytes EEPROM */ 644e512c50bSShengzhou Liu #endif 64549249e13SPoonam Aggrwal /* enable read and write access to EEPROM */ 64649249e13SPoonam Aggrwal #define CONFIG_CMD_EEPROM 64749249e13SPoonam Aggrwal #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 64849249e13SPoonam Aggrwal #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 64949249e13SPoonam Aggrwal #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 65049249e13SPoonam Aggrwal 65149249e13SPoonam Aggrwal /* RTC */ 65249249e13SPoonam Aggrwal #define CONFIG_RTC_PT7C4338 65349249e13SPoonam Aggrwal #define CONFIG_SYS_I2C_RTC_ADDR 0x68 65449249e13SPoonam Aggrwal 65549249e13SPoonam Aggrwal /* 65649249e13SPoonam Aggrwal * SPI interface will not be available in case of NAND boot SPI CS0 will be 65749249e13SPoonam Aggrwal * used for SLIC 65849249e13SPoonam Aggrwal */ 6590fa934d2SPrabhakar Kushwaha #if !defined(CONFIG_NAND) || !defined(CONFIG_NAND_SECBOOT) 66049249e13SPoonam Aggrwal /* eSPI - Enhanced SPI */ 66149249e13SPoonam Aggrwal #define CONFIG_SF_DEFAULT_SPEED 10000000 66249249e13SPoonam Aggrwal #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 663d793e5a8SDipen Dudhat #endif 66449249e13SPoonam Aggrwal 66549249e13SPoonam Aggrwal #if defined(CONFIG_TSEC_ENET) 66649249e13SPoonam Aggrwal #define CONFIG_MII /* MII PHY management */ 66749249e13SPoonam Aggrwal #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 66849249e13SPoonam Aggrwal #define CONFIG_TSEC1 1 66949249e13SPoonam Aggrwal #define CONFIG_TSEC1_NAME "eTSEC1" 67049249e13SPoonam Aggrwal #define CONFIG_TSEC2 1 67149249e13SPoonam Aggrwal #define CONFIG_TSEC2_NAME "eTSEC2" 67249249e13SPoonam Aggrwal #define CONFIG_TSEC3 1 67349249e13SPoonam Aggrwal #define CONFIG_TSEC3_NAME "eTSEC3" 67449249e13SPoonam Aggrwal 67549249e13SPoonam Aggrwal #define TSEC1_PHY_ADDR 1 67649249e13SPoonam Aggrwal #define TSEC2_PHY_ADDR 0 67749249e13SPoonam Aggrwal #define TSEC3_PHY_ADDR 2 67849249e13SPoonam Aggrwal 67949249e13SPoonam Aggrwal #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 68049249e13SPoonam Aggrwal #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 68149249e13SPoonam Aggrwal #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 68249249e13SPoonam Aggrwal 68349249e13SPoonam Aggrwal #define TSEC1_PHYIDX 0 68449249e13SPoonam Aggrwal #define TSEC2_PHYIDX 0 68549249e13SPoonam Aggrwal #define TSEC3_PHYIDX 0 68649249e13SPoonam Aggrwal 68749249e13SPoonam Aggrwal #define CONFIG_ETHPRIME "eTSEC1" 68849249e13SPoonam Aggrwal 68949249e13SPoonam Aggrwal #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 69049249e13SPoonam Aggrwal 69149249e13SPoonam Aggrwal /* TBI PHY configuration for SGMII mode */ 69249249e13SPoonam Aggrwal #define CONFIG_TSEC_TBICR_SETTINGS ( \ 69349249e13SPoonam Aggrwal TBICR_PHY_RESET \ 69449249e13SPoonam Aggrwal | TBICR_ANEG_ENABLE \ 69549249e13SPoonam Aggrwal | TBICR_FULL_DUPLEX \ 69649249e13SPoonam Aggrwal | TBICR_SPEED1_SET \ 69749249e13SPoonam Aggrwal ) 69849249e13SPoonam Aggrwal 69949249e13SPoonam Aggrwal #endif /* CONFIG_TSEC_ENET */ 70049249e13SPoonam Aggrwal 70149249e13SPoonam Aggrwal /* SATA */ 70249249e13SPoonam Aggrwal #define CONFIG_FSL_SATA 7039760b274SZang Roy-R61911 #define CONFIG_FSL_SATA_V2 70449249e13SPoonam Aggrwal #define CONFIG_LIBATA 70549249e13SPoonam Aggrwal 70649249e13SPoonam Aggrwal #ifdef CONFIG_FSL_SATA 70749249e13SPoonam Aggrwal #define CONFIG_SYS_SATA_MAX_DEVICE 2 70849249e13SPoonam Aggrwal #define CONFIG_SATA1 70949249e13SPoonam Aggrwal #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 71049249e13SPoonam Aggrwal #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 71149249e13SPoonam Aggrwal #define CONFIG_SATA2 71249249e13SPoonam Aggrwal #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 71349249e13SPoonam Aggrwal #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 71449249e13SPoonam Aggrwal 71549249e13SPoonam Aggrwal #define CONFIG_CMD_SATA 71649249e13SPoonam Aggrwal #define CONFIG_LBA48 71749249e13SPoonam Aggrwal #endif /* #ifdef CONFIG_FSL_SATA */ 71849249e13SPoonam Aggrwal 71949249e13SPoonam Aggrwal #define CONFIG_MMC 72049249e13SPoonam Aggrwal #ifdef CONFIG_MMC 72149249e13SPoonam Aggrwal #define CONFIG_DOS_PARTITION 72249249e13SPoonam Aggrwal #define CONFIG_FSL_ESDHC 72349249e13SPoonam Aggrwal #define CONFIG_GENERIC_MMC 72449249e13SPoonam Aggrwal #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 72549249e13SPoonam Aggrwal #endif 72649249e13SPoonam Aggrwal 72749249e13SPoonam Aggrwal #define CONFIG_HAS_FSL_DR_USB 72849249e13SPoonam Aggrwal 72949249e13SPoonam Aggrwal #if defined(CONFIG_HAS_FSL_DR_USB) 73049249e13SPoonam Aggrwal #define CONFIG_USB_EHCI 73149249e13SPoonam Aggrwal 73249249e13SPoonam Aggrwal #ifdef CONFIG_USB_EHCI 73349249e13SPoonam Aggrwal #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 73449249e13SPoonam Aggrwal #define CONFIG_USB_EHCI_FSL 73549249e13SPoonam Aggrwal #define CONFIG_USB_STORAGE 73649249e13SPoonam Aggrwal #endif 73749249e13SPoonam Aggrwal #endif 73849249e13SPoonam Aggrwal 73949249e13SPoonam Aggrwal /* 74049249e13SPoonam Aggrwal * Environment 74149249e13SPoonam Aggrwal */ 742c9e1f588SYing Zhang #if defined(CONFIG_SDCARD) 74349249e13SPoonam Aggrwal #define CONFIG_ENV_IS_IN_MMC 7444394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION 74549249e13SPoonam Aggrwal #define CONFIG_SYS_MMC_ENV_DEV 0 74649249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE 0x2000 747c9e1f588SYing Zhang #elif defined(CONFIG_SPIFLASH) 74849249e13SPoonam Aggrwal #define CONFIG_ENV_IS_IN_SPI_FLASH 74949249e13SPoonam Aggrwal #define CONFIG_ENV_SPI_BUS 0 75049249e13SPoonam Aggrwal #define CONFIG_ENV_SPI_CS 0 75149249e13SPoonam Aggrwal #define CONFIG_ENV_SPI_MAX_HZ 10000000 75249249e13SPoonam Aggrwal #define CONFIG_ENV_SPI_MODE 0 75349249e13SPoonam Aggrwal #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 75449249e13SPoonam Aggrwal #define CONFIG_ENV_SECT_SIZE 0x10000 75549249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE 0x2000 7560fa934d2SPrabhakar Kushwaha #elif defined(CONFIG_NAND) 757d793e5a8SDipen Dudhat #define CONFIG_ENV_IS_IN_NAND 758c9e1f588SYing Zhang #ifdef CONFIG_TPL_BUILD 759c9e1f588SYing Zhang #define CONFIG_ENV_SIZE 0x2000 760c9e1f588SYing Zhang #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10)) 761c9e1f588SYing Zhang #else 762e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PA) 763d793e5a8SDipen Dudhat #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 764e512c50bSShengzhou Liu #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */ 765e512c50bSShengzhou Liu #elif defined(CONFIG_P1010RDB_PB) 766e512c50bSShengzhou Liu #define CONFIG_ENV_SIZE (16 * 1024) 767e512c50bSShengzhou Liu #define CONFIG_ENV_RANGE (32 * CONFIG_ENV_SIZE) /* new block size 512K */ 768e512c50bSShengzhou Liu #endif 769c9e1f588SYing Zhang #endif 770c9e1f588SYing Zhang #define CONFIG_ENV_OFFSET (1024 * 1024) 7710fa934d2SPrabhakar Kushwaha #elif defined(CONFIG_SYS_RAMBOOT) 77249249e13SPoonam Aggrwal #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */ 77349249e13SPoonam Aggrwal #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 77449249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE 0x2000 77549249e13SPoonam Aggrwal #else 77649249e13SPoonam Aggrwal #define CONFIG_ENV_IS_IN_FLASH 77749249e13SPoonam Aggrwal #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 77849249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE 0x2000 77949249e13SPoonam Aggrwal #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 78049249e13SPoonam Aggrwal #endif 78149249e13SPoonam Aggrwal 78249249e13SPoonam Aggrwal #define CONFIG_LOADS_ECHO /* echo on for serial download */ 78349249e13SPoonam Aggrwal #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 78449249e13SPoonam Aggrwal 78549249e13SPoonam Aggrwal /* 78649249e13SPoonam Aggrwal * Command line configuration. 78749249e13SPoonam Aggrwal */ 78849249e13SPoonam Aggrwal #define CONFIG_CMD_DATE 78949249e13SPoonam Aggrwal #define CONFIG_CMD_ERRATA 79049249e13SPoonam Aggrwal #define CONFIG_CMD_IRQ 79149249e13SPoonam Aggrwal #define CONFIG_CMD_REGINFO 79249249e13SPoonam Aggrwal 79349249e13SPoonam Aggrwal #undef CONFIG_WATCHDOG /* watchdog disabled */ 79449249e13SPoonam Aggrwal 79549249e13SPoonam Aggrwal #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \ 79649249e13SPoonam Aggrwal || defined(CONFIG_FSL_SATA) 79749249e13SPoonam Aggrwal #define CONFIG_DOS_PARTITION 79849249e13SPoonam Aggrwal #endif 79949249e13SPoonam Aggrwal 800737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 801737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM 802737537efSRuchika Gupta #define CONFIG_CMD_HASH 803737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL 804737537efSRuchika Gupta #endif 805737537efSRuchika Gupta 80649249e13SPoonam Aggrwal /* 80749249e13SPoonam Aggrwal * Miscellaneous configurable options 80849249e13SPoonam Aggrwal */ 80949249e13SPoonam Aggrwal #define CONFIG_SYS_LONGHELP /* undef to save memory */ 81049249e13SPoonam Aggrwal #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 81149249e13SPoonam Aggrwal #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 81249249e13SPoonam Aggrwal #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 81349249e13SPoonam Aggrwal 81449249e13SPoonam Aggrwal #if defined(CONFIG_CMD_KGDB) 81549249e13SPoonam Aggrwal #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 81649249e13SPoonam Aggrwal #else 81749249e13SPoonam Aggrwal #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 81849249e13SPoonam Aggrwal #endif 81949249e13SPoonam Aggrwal #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 82049249e13SPoonam Aggrwal /* Print Buffer Size */ 82149249e13SPoonam Aggrwal #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 82249249e13SPoonam Aggrwal #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 82349249e13SPoonam Aggrwal 82449249e13SPoonam Aggrwal /* 82549249e13SPoonam Aggrwal * For booting Linux, the board info and command line data 82649249e13SPoonam Aggrwal * have to be in the first 64 MB of memory, since this is 82749249e13SPoonam Aggrwal * the maximum mapped by the Linux kernel during initialization. 82849249e13SPoonam Aggrwal */ 82949249e13SPoonam Aggrwal #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 83049249e13SPoonam Aggrwal #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 83149249e13SPoonam Aggrwal 83249249e13SPoonam Aggrwal #if defined(CONFIG_CMD_KGDB) 83349249e13SPoonam Aggrwal #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 83449249e13SPoonam Aggrwal #endif 83549249e13SPoonam Aggrwal 83649249e13SPoonam Aggrwal /* 83749249e13SPoonam Aggrwal * Environment Configuration 83849249e13SPoonam Aggrwal */ 83949249e13SPoonam Aggrwal 84049249e13SPoonam Aggrwal #if defined(CONFIG_TSEC_ENET) 84149249e13SPoonam Aggrwal #define CONFIG_HAS_ETH0 84249249e13SPoonam Aggrwal #define CONFIG_HAS_ETH1 84349249e13SPoonam Aggrwal #define CONFIG_HAS_ETH2 84449249e13SPoonam Aggrwal #endif 84549249e13SPoonam Aggrwal 8468b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 847b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 84849249e13SPoonam Aggrwal #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */ 84949249e13SPoonam Aggrwal 85049249e13SPoonam Aggrwal /* default location for tftp and bootm */ 85149249e13SPoonam Aggrwal #define CONFIG_LOADADDR 1000000 85249249e13SPoonam Aggrwal 85349249e13SPoonam Aggrwal #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 85449249e13SPoonam Aggrwal 85549249e13SPoonam Aggrwal #define CONFIG_BAUDRATE 115200 85649249e13SPoonam Aggrwal 85749249e13SPoonam Aggrwal #define CONFIG_EXTRA_ENV_SETTINGS \ 8585368c55dSMarek Vasut "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \ 85949249e13SPoonam Aggrwal "netdev=eth0\0" \ 8605368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 86149249e13SPoonam Aggrwal "loadaddr=1000000\0" \ 86249249e13SPoonam Aggrwal "consoledev=ttyS0\0" \ 86349249e13SPoonam Aggrwal "ramdiskaddr=2000000\0" \ 86449249e13SPoonam Aggrwal "ramdiskfile=rootfs.ext2.gz.uboot\0" \ 865*b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 86649249e13SPoonam Aggrwal "fdtfile=p1010rdb.dtb\0" \ 86749249e13SPoonam Aggrwal "bdev=sda1\0" \ 86849249e13SPoonam Aggrwal "hwconfig=usb1:dr_mode=host,phy_type=utmi\0" \ 86949249e13SPoonam Aggrwal "othbootargs=ramdisk_size=600000\0" \ 87049249e13SPoonam Aggrwal "usbfatboot=setenv bootargs root=/dev/ram rw " \ 87149249e13SPoonam Aggrwal "console=$consoledev,$baudrate $othbootargs; " \ 87249249e13SPoonam Aggrwal "usb start;" \ 87349249e13SPoonam Aggrwal "fatload usb 0:2 $loadaddr $bootfile;" \ 87449249e13SPoonam Aggrwal "fatload usb 0:2 $fdtaddr $fdtfile;" \ 87549249e13SPoonam Aggrwal "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \ 87649249e13SPoonam Aggrwal "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \ 87749249e13SPoonam Aggrwal "usbext2boot=setenv bootargs root=/dev/ram rw " \ 87849249e13SPoonam Aggrwal "console=$consoledev,$baudrate $othbootargs; " \ 87949249e13SPoonam Aggrwal "usb start;" \ 88049249e13SPoonam Aggrwal "ext2load usb 0:4 $loadaddr $bootfile;" \ 88149249e13SPoonam Aggrwal "ext2load usb 0:4 $fdtaddr $fdtfile;" \ 88249249e13SPoonam Aggrwal "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \ 88349249e13SPoonam Aggrwal "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \ 884e512c50bSShengzhou Liu CONFIG_BOOTMODE 885e512c50bSShengzhou Liu 886e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PA) 887e512c50bSShengzhou Liu #define CONFIG_BOOTMODE \ 888e512c50bSShengzhou Liu "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \ 889e512c50bSShengzhou Liu "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \ 890e512c50bSShengzhou Liu "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \ 891e512c50bSShengzhou Liu "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \ 892e512c50bSShengzhou Liu "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \ 893e512c50bSShengzhou Liu "mw.b ffb00011 0; mw.b ffb00017 1; reset\0" 894e512c50bSShengzhou Liu 895e512c50bSShengzhou Liu #elif defined(CONFIG_P1010RDB_PB) 896e512c50bSShengzhou Liu #define CONFIG_BOOTMODE \ 897e512c50bSShengzhou Liu "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \ 898e512c50bSShengzhou Liu "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \ 899e512c50bSShengzhou Liu "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \ 900e512c50bSShengzhou Liu "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \ 901e512c50bSShengzhou Liu "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \ 902e512c50bSShengzhou Liu "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \ 903e512c50bSShengzhou Liu "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \ 904e512c50bSShengzhou Liu "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \ 905e512c50bSShengzhou Liu "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \ 906e512c50bSShengzhou Liu "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0" 907e512c50bSShengzhou Liu #endif 90849249e13SPoonam Aggrwal 90949249e13SPoonam Aggrwal #define CONFIG_RAMBOOTCOMMAND \ 91049249e13SPoonam Aggrwal "setenv bootargs root=/dev/ram rw " \ 91149249e13SPoonam Aggrwal "console=$consoledev,$baudrate $othbootargs; " \ 91249249e13SPoonam Aggrwal "tftp $ramdiskaddr $ramdiskfile;" \ 91349249e13SPoonam Aggrwal "tftp $loadaddr $bootfile;" \ 91449249e13SPoonam Aggrwal "tftp $fdtaddr $fdtfile;" \ 91549249e13SPoonam Aggrwal "bootm $loadaddr $ramdiskaddr $fdtaddr" 91649249e13SPoonam Aggrwal 91749249e13SPoonam Aggrwal #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 91849249e13SPoonam Aggrwal 9192f439e80SRuchika Gupta #include <asm/fsl_secure_boot.h> 9202f439e80SRuchika Gupta 92149249e13SPoonam Aggrwal #endif /* __CONFIG_H */ 922