149249e13SPoonam Aggrwal /* 249249e13SPoonam Aggrwal * Copyright 2010-2011 Freescale Semiconductor, Inc. 349249e13SPoonam Aggrwal * 449249e13SPoonam Aggrwal * See file CREDITS for list of people who contributed to this 549249e13SPoonam Aggrwal * project. 649249e13SPoonam Aggrwal * 749249e13SPoonam Aggrwal * This program is free software; you can redistribute it and/or 849249e13SPoonam Aggrwal * modify it under the terms of the GNU General Public License as 949249e13SPoonam Aggrwal * published by the Free Software Foundation; either version 2 of 1049249e13SPoonam Aggrwal * the License, or (at your option) any later version. 1149249e13SPoonam Aggrwal * 1249249e13SPoonam Aggrwal * This program is distributed in the hope that it will be useful, 1349249e13SPoonam Aggrwal * but WITHOUT ANY WARRANTY; without even the implied warranty of 1449249e13SPoonam Aggrwal * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.See the 1549249e13SPoonam Aggrwal * GNU General Public License for more details. 1649249e13SPoonam Aggrwal * 1749249e13SPoonam Aggrwal * You should have received a copy of the GNU General Public License 1849249e13SPoonam Aggrwal * along with this program; if not, write to the Free Software 1949249e13SPoonam Aggrwal * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2049249e13SPoonam Aggrwal * MA 02111-1307 USA 2149249e13SPoonam Aggrwal */ 2249249e13SPoonam Aggrwal 2349249e13SPoonam Aggrwal /* 2449249e13SPoonam Aggrwal * P010 RDB board configuration file 2549249e13SPoonam Aggrwal */ 2649249e13SPoonam Aggrwal 2749249e13SPoonam Aggrwal #ifndef __CONFIG_H 2849249e13SPoonam Aggrwal #define __CONFIG_H 2949249e13SPoonam Aggrwal 3049249e13SPoonam Aggrwal #ifdef CONFIG_36BIT 3149249e13SPoonam Aggrwal #define CONFIG_PHYS_64BIT 3249249e13SPoonam Aggrwal #endif 3349249e13SPoonam Aggrwal 3449249e13SPoonam Aggrwal #ifdef CONFIG_P1010RDB 3549249e13SPoonam Aggrwal #define CONFIG_P1010 36d793e5a8SDipen Dudhat #define CONFIG_NAND_FSL_IFC 3749249e13SPoonam Aggrwal #endif 3849249e13SPoonam Aggrwal 3949249e13SPoonam Aggrwal #ifdef CONFIG_SDCARD 4049249e13SPoonam Aggrwal #define CONFIG_RAMBOOT_SDCARD 4149249e13SPoonam Aggrwal #define CONFIG_SYS_TEXT_BASE 0x11000000 4249249e13SPoonam Aggrwal #define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc 4349249e13SPoonam Aggrwal #endif 4449249e13SPoonam Aggrwal 4549249e13SPoonam Aggrwal #ifdef CONFIG_SPIFLASH 4649249e13SPoonam Aggrwal #define CONFIG_RAMBOOT_SPIFLASH 4749249e13SPoonam Aggrwal #define CONFIG_SYS_TEXT_BASE 0x11000000 4849249e13SPoonam Aggrwal #define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc 4949249e13SPoonam Aggrwal #endif 5049249e13SPoonam Aggrwal 51d793e5a8SDipen Dudhat #ifdef CONFIG_NAND /* NAND Boot */ 52d793e5a8SDipen Dudhat #define CONFIG_RAMBOOT_NAND 53d793e5a8SDipen Dudhat #define CONFIG_NAND_U_BOOT 54d793e5a8SDipen Dudhat #define CONFIG_SYS_TEXT_BASE_SPL 0xff800000 55d793e5a8SDipen Dudhat #ifdef CONFIG_NAND_SPL 56d793e5a8SDipen Dudhat #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL 57d793e5a8SDipen Dudhat #else 58d793e5a8SDipen Dudhat #define CONFIG_SYS_TEXT_BASE 0x11001000 59d793e5a8SDipen Dudhat #endif /* CONFIG_NAND_SPL */ 60d793e5a8SDipen Dudhat #endif 61d793e5a8SDipen Dudhat 622f439e80SRuchika Gupta 632f439e80SRuchika Gupta #ifdef CONFIG_NAND_SECBOOT /* NAND Boot */ 642f439e80SRuchika Gupta #define CONFIG_RAMBOOT_NAND 652f439e80SRuchika Gupta #define CONFIG_SYS_TEXT_BASE 0x11000000 662f439e80SRuchika Gupta #define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc 672f439e80SRuchika Gupta #endif 682f439e80SRuchika Gupta 6949249e13SPoonam Aggrwal #ifndef CONFIG_SYS_TEXT_BASE 7049249e13SPoonam Aggrwal #define CONFIG_SYS_TEXT_BASE 0xeff80000 7149249e13SPoonam Aggrwal #endif 7249249e13SPoonam Aggrwal 7349249e13SPoonam Aggrwal #ifndef CONFIG_RESET_VECTOR_ADDRESS 7449249e13SPoonam Aggrwal #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 7549249e13SPoonam Aggrwal #endif 7649249e13SPoonam Aggrwal 7749249e13SPoonam Aggrwal #ifndef CONFIG_SYS_MONITOR_BASE 7849249e13SPoonam Aggrwal #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 7949249e13SPoonam Aggrwal #endif 8049249e13SPoonam Aggrwal 8149249e13SPoonam Aggrwal /* High Level Configuration Options */ 8249249e13SPoonam Aggrwal #define CONFIG_BOOKE /* BOOKE */ 8349249e13SPoonam Aggrwal #define CONFIG_E500 /* BOOKE e500 family */ 8449249e13SPoonam Aggrwal #define CONFIG_MPC85xx 8549249e13SPoonam Aggrwal #define CONFIG_FSL_IFC /* Enable IFC Support */ 8649249e13SPoonam Aggrwal #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */ 8749249e13SPoonam Aggrwal 8849249e13SPoonam Aggrwal #define CONFIG_PCI /* Enable PCI/PCIE */ 8949249e13SPoonam Aggrwal #if defined(CONFIG_PCI) 9049249e13SPoonam Aggrwal #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */ 9149249e13SPoonam Aggrwal #define CONFIG_PCIE2 /* PCIE controler 2 (slot 2) */ 9249249e13SPoonam Aggrwal #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 9349249e13SPoonam Aggrwal #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 9449249e13SPoonam Aggrwal #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 9549249e13SPoonam Aggrwal 9649249e13SPoonam Aggrwal #define CONFIG_CMD_NET 9749249e13SPoonam Aggrwal #define CONFIG_CMD_PCI 9849249e13SPoonam Aggrwal 9949249e13SPoonam Aggrwal #define CONFIG_E1000 /* E1000 pci Ethernet card*/ 10049249e13SPoonam Aggrwal 10149249e13SPoonam Aggrwal /* 10249249e13SPoonam Aggrwal * PCI Windows 10349249e13SPoonam Aggrwal * Memory space is mapped 1-1, but I/O space must start from 0. 10449249e13SPoonam Aggrwal */ 10549249e13SPoonam Aggrwal /* controller 1, Slot 1, tgtid 1, Base address a000 */ 10649249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_NAME "mini PCIe Slot" 10749249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 10849249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 10949249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 11049249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 11149249e13SPoonam Aggrwal #else 11249249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 11349249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 11449249e13SPoonam Aggrwal #endif 11549249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 11649249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 11749249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 11849249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 11949249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 12049249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull 12149249e13SPoonam Aggrwal #else 12249249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000 12349249e13SPoonam Aggrwal #endif 12449249e13SPoonam Aggrwal 12549249e13SPoonam Aggrwal /* controller 2, Slot 2, tgtid 2, Base address 9000 */ 12649249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_NAME "PCIe Slot" 12749249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 12849249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 12949249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000 13049249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 13149249e13SPoonam Aggrwal #else 13249249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 13349249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 13449249e13SPoonam Aggrwal #endif 13549249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 13649249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000 13749249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 13849249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 13949249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 14049249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull 14149249e13SPoonam Aggrwal #else 14249249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000 14349249e13SPoonam Aggrwal #endif 14449249e13SPoonam Aggrwal 14549249e13SPoonam Aggrwal #define CONFIG_PCI_PNP /* do pci plug-and-play */ 14649249e13SPoonam Aggrwal 14749249e13SPoonam Aggrwal #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 14849249e13SPoonam Aggrwal #define CONFIG_DOS_PARTITION 14949249e13SPoonam Aggrwal #endif 15049249e13SPoonam Aggrwal 15149249e13SPoonam Aggrwal #define CONFIG_FSL_LAW /* Use common FSL init code */ 15249249e13SPoonam Aggrwal #define CONFIG_TSEC_ENET 15349249e13SPoonam Aggrwal #define CONFIG_ENV_OVERWRITE 15449249e13SPoonam Aggrwal 15549249e13SPoonam Aggrwal #define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on P1010 RDB */ 15649249e13SPoonam Aggrwal #define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for P1010 RDB */ 15749249e13SPoonam Aggrwal 15849249e13SPoonam Aggrwal #ifndef CONFIG_SDCARD 15949249e13SPoonam Aggrwal #define CONFIG_MISC_INIT_R 16049249e13SPoonam Aggrwal #endif 16149249e13SPoonam Aggrwal 16249249e13SPoonam Aggrwal #define CONFIG_HWCONFIG 16349249e13SPoonam Aggrwal /* 16449249e13SPoonam Aggrwal * These can be toggled for performance analysis, otherwise use default. 16549249e13SPoonam Aggrwal */ 16649249e13SPoonam Aggrwal #define CONFIG_L2_CACHE /* toggle L2 cache */ 16749249e13SPoonam Aggrwal #define CONFIG_BTB /* toggle branch predition */ 16849249e13SPoonam Aggrwal 16949249e13SPoonam Aggrwal #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ 17049249e13SPoonam Aggrwal 17149249e13SPoonam Aggrwal #define CONFIG_ENABLE_36BIT_PHYS 17249249e13SPoonam Aggrwal 17349249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 17449249e13SPoonam Aggrwal #define CONFIG_ADDR_MAP 1 17549249e13SPoonam Aggrwal #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 17649249e13SPoonam Aggrwal #endif 17749249e13SPoonam Aggrwal 17849249e13SPoonam Aggrwal #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */ 17949249e13SPoonam Aggrwal #define CONFIG_SYS_MEMTEST_END 0x1fffffff 18049249e13SPoonam Aggrwal #define CONFIG_PANIC_HANG /* do not reset board on panic */ 18149249e13SPoonam Aggrwal 18249249e13SPoonam Aggrwal /* DDR Setup */ 18349249e13SPoonam Aggrwal #define CONFIG_FSL_DDR3 18449249e13SPoonam Aggrwal #define CONFIG_DDR_RAW_TIMING 18549249e13SPoonam Aggrwal #define CONFIG_DDR_SPD 18649249e13SPoonam Aggrwal #define CONFIG_SYS_SPD_BUS_NUM 1 18749249e13SPoonam Aggrwal #define SPD_EEPROM_ADDRESS 0x52 18849249e13SPoonam Aggrwal 18949249e13SPoonam Aggrwal #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 19049249e13SPoonam Aggrwal 19149249e13SPoonam Aggrwal #ifndef __ASSEMBLY__ 19249249e13SPoonam Aggrwal extern unsigned long get_sdram_size(void); 19349249e13SPoonam Aggrwal #endif 19449249e13SPoonam Aggrwal #define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */ 19549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 19649249e13SPoonam Aggrwal #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 19749249e13SPoonam Aggrwal 19849249e13SPoonam Aggrwal #define CONFIG_DIMM_SLOTS_PER_CTLR 1 19949249e13SPoonam Aggrwal #define CONFIG_CHIP_SELECTS_PER_CTRL 1 20049249e13SPoonam Aggrwal 20149249e13SPoonam Aggrwal /* DDR3 Controller Settings */ 20249249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f 20349249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302 20449249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000 20549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 20649249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000 20749249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000 20849249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000 20949249e13SPoonam Aggrwal 21049249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 21149249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_SR_CNTR 0x00000000 21249249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_RCW_1 0x00000000 21349249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_RCW_2 0x00000000 21449249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CONTROL 0x470C0000 /* Type = DDR3 */ 21549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CONTROL_2 0x04401010 21649249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_4 0x00000001 21749249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_5 0x03402400 21849249e13SPoonam Aggrwal 21949249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_3_800 0x00020000 22049249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_0_800 0x00330004 22149249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6B4644 22249249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA888CF 22349249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000 22449249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_1_800 0x40461520 22549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_2_800 0x8000c000 22649249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300100 22749249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8655A608 22849249e13SPoonam Aggrwal 22949249e13SPoonam Aggrwal /* settings for DDR3 at 667MT/s */ 23049249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_3_667 0x00010000 23149249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_0_667 0x00110004 23249249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_1_667 0x5d59e544 23349249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_2_667 0x0FA890CD 23449249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CLK_CTRL_667 0x03000000 23549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_1_667 0x00441210 23649249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_2_667 0x00000000 23749249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INTERVAL_667 0x0a280000 23849249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_WRLVL_CONTROL_667 0x8675F608 23949249e13SPoonam Aggrwal 24049249e13SPoonam Aggrwal #define CONFIG_SYS_CCSRBAR 0xffe00000 24149249e13SPoonam Aggrwal #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 24249249e13SPoonam Aggrwal 243d793e5a8SDipen Dudhat /* Don't relocate CCSRBAR while in NAND_SPL */ 244d793e5a8SDipen Dudhat #ifdef CONFIG_NAND_SPL 245d793e5a8SDipen Dudhat #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 246d793e5a8SDipen Dudhat #endif 247d793e5a8SDipen Dudhat 24849249e13SPoonam Aggrwal /* 24949249e13SPoonam Aggrwal * Memory map 25049249e13SPoonam Aggrwal * 25149249e13SPoonam Aggrwal * 0x0000_0000 0x3fff_ffff DDR 1G cacheable 25249249e13SPoonam Aggrwal * 0x8000_0000 0xbfff_ffff PCI Express Mem 1.5G non-cacheable 25349249e13SPoonam Aggrwal * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable 25449249e13SPoonam Aggrwal * 25549249e13SPoonam Aggrwal * Localbus non-cacheable 25649249e13SPoonam Aggrwal * 0xff80_0000 0xff8f_ffff NAND Flash 1M non-cacheable 25749249e13SPoonam Aggrwal * 0xffb0_0000 0xffbf_ffff Board CPLD 1M non-cacheable 25849249e13SPoonam Aggrwal * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 25949249e13SPoonam Aggrwal * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 26049249e13SPoonam Aggrwal */ 26149249e13SPoonam Aggrwal 26249249e13SPoonam Aggrwal /* In case of SD card boot, IFC interface is not available because of muxing */ 26349249e13SPoonam Aggrwal #ifdef CONFIG_SDCARD 26449249e13SPoonam Aggrwal #define CONFIG_SYS_NO_FLASH 26549249e13SPoonam Aggrwal #else 26649249e13SPoonam Aggrwal /* 26749249e13SPoonam Aggrwal * IFC Definitions 26849249e13SPoonam Aggrwal */ 26949249e13SPoonam Aggrwal /* NOR Flash on IFC */ 27049249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BASE 0xee000000 27149249e13SPoonam Aggrwal #define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */ 27249249e13SPoonam Aggrwal 27349249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 27449249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 27549249e13SPoonam Aggrwal #else 27649249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 27749249e13SPoonam Aggrwal #endif 27849249e13SPoonam Aggrwal 27949249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 28049249e13SPoonam Aggrwal CSPR_PORT_SIZE_16 | \ 28149249e13SPoonam Aggrwal CSPR_MSEL_NOR | \ 28249249e13SPoonam Aggrwal CSPR_V) 28349249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_AMASK IFC_AMASK(32*1024*1024) 28449249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(7) 28549249e13SPoonam Aggrwal /* NOR Flash Timing Params */ 28649249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM0 FTIM0_NOR_TACSE(0x4) | \ 28749249e13SPoonam Aggrwal FTIM0_NOR_TEADC(0x5) | \ 28849249e13SPoonam Aggrwal FTIM0_NOR_TEAHC(0x5) 28949249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM1 FTIM1_NOR_TACO(0x1e) | \ 29049249e13SPoonam Aggrwal FTIM1_NOR_TRAD_NOR(0x0f) 29149249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM2 FTIM2_NOR_TCS(0x4) | \ 29249249e13SPoonam Aggrwal FTIM2_NOR_TCH(0x4) | \ 29349249e13SPoonam Aggrwal FTIM2_NOR_TWP(0x1c) 29449249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM3 0x0 29549249e13SPoonam Aggrwal 29649249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 29749249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_QUIET_TEST 29849249e13SPoonam Aggrwal #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 29949249e13SPoonam Aggrwal #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 30049249e13SPoonam Aggrwal 30149249e13SPoonam Aggrwal #undef CONFIG_SYS_FLASH_CHECKSUM 30249249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 30349249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 30449249e13SPoonam Aggrwal 30549249e13SPoonam Aggrwal /* CFI for NOR Flash */ 30649249e13SPoonam Aggrwal #define CONFIG_FLASH_CFI_DRIVER 30749249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_CFI 30849249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_EMPTY_INFO 30949249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 31049249e13SPoonam Aggrwal 31149249e13SPoonam Aggrwal /* NAND Flash on IFC */ 31249249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_BASE 0xff800000 31349249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 31449249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull 31549249e13SPoonam Aggrwal #else 31649249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 31749249e13SPoonam Aggrwal #endif 31849249e13SPoonam Aggrwal 31949249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 32049249e13SPoonam Aggrwal | CSPR_PORT_SIZE_8 \ 32149249e13SPoonam Aggrwal | CSPR_MSEL_NAND \ 32249249e13SPoonam Aggrwal | CSPR_V) 32349249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 32449249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 32549249e13SPoonam Aggrwal | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 32649249e13SPoonam Aggrwal | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 32749249e13SPoonam Aggrwal | CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \ 32849249e13SPoonam Aggrwal | CSOR_NAND_PGS_512 /* Page Size = 512b */ \ 32949249e13SPoonam Aggrwal | CSOR_NAND_SPRZ_16 /* Spare size = 16 */ \ 33049249e13SPoonam Aggrwal | CSOR_NAND_PB(32)) /* 32 Pages Per Block */ 33149249e13SPoonam Aggrwal 332d793e5a8SDipen Dudhat #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 333d793e5a8SDipen Dudhat #define CONFIG_SYS_MAX_NAND_DEVICE 1 334d793e5a8SDipen Dudhat #define CONFIG_MTD_NAND_VERIFY_WRITE 335d793e5a8SDipen Dudhat #define CONFIG_CMD_NAND 336d793e5a8SDipen Dudhat #define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024) 337d793e5a8SDipen Dudhat 33849249e13SPoonam Aggrwal /* NAND Flash Timing Params */ 33949249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM0 FTIM0_NAND_TCCST(0x01) | \ 34049249e13SPoonam Aggrwal FTIM0_NAND_TWP(0x0C) | \ 34149249e13SPoonam Aggrwal FTIM0_NAND_TWCHT(0x04) | \ 34249249e13SPoonam Aggrwal FTIM0_NAND_TWH(0x05) 34349249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM1 FTIM1_NAND_TADLE(0x1d) | \ 34449249e13SPoonam Aggrwal FTIM1_NAND_TWBE(0x1d) | \ 34549249e13SPoonam Aggrwal FTIM1_NAND_TRR(0x07) | \ 34649249e13SPoonam Aggrwal FTIM1_NAND_TRP(0x0c) 34749249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM2 FTIM2_NAND_TRAD(0x0c) | \ 34849249e13SPoonam Aggrwal FTIM2_NAND_TREH(0x05) | \ 34949249e13SPoonam Aggrwal FTIM2_NAND_TWHRE(0x0f) 35049249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04) 35149249e13SPoonam Aggrwal 35249249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_DDR_LAW 11 35349249e13SPoonam Aggrwal 35449249e13SPoonam Aggrwal /* Set up IFC registers for boot location NOR/NAND */ 3552f439e80SRuchika Gupta #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SECBOOT) 356d793e5a8SDipen Dudhat #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 357d793e5a8SDipen Dudhat #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 358d793e5a8SDipen Dudhat #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 359d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 360d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 361d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 362d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 363d793e5a8SDipen Dudhat #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 364d793e5a8SDipen Dudhat #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 365d793e5a8SDipen Dudhat #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 366d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 367d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 368d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 369d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 370d793e5a8SDipen Dudhat #else 37149249e13SPoonam Aggrwal #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 37249249e13SPoonam Aggrwal #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 37349249e13SPoonam Aggrwal #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 37449249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 37549249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 37649249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 37749249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 37849249e13SPoonam Aggrwal #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 37949249e13SPoonam Aggrwal #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 38049249e13SPoonam Aggrwal #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 38149249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 38249249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 38349249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 38449249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 385d793e5a8SDipen Dudhat #endif 386d793e5a8SDipen Dudhat 387d793e5a8SDipen Dudhat /* NAND boot: 8K NAND loader config */ 388d793e5a8SDipen Dudhat #define CONFIG_SYS_NAND_SPL_SIZE 0x2000 389d793e5a8SDipen Dudhat #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) 390d793e5a8SDipen Dudhat #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000 - CONFIG_SYS_NAND_SPL_SIZE) 391d793e5a8SDipen Dudhat #define CONFIG_SYS_NAND_U_BOOT_START 0x11000000 392d793e5a8SDipen Dudhat #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 393d793e5a8SDipen Dudhat #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x10000 394d793e5a8SDipen Dudhat #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000) 39549249e13SPoonam Aggrwal 39649249e13SPoonam Aggrwal /* CPLD on IFC */ 39749249e13SPoonam Aggrwal #define CONFIG_SYS_CPLD_BASE 0xffb00000 39849249e13SPoonam Aggrwal 39949249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 40049249e13SPoonam Aggrwal #define CONFIG_SYS_CPLD_BASE_PHYS 0xfffb00000ull 40149249e13SPoonam Aggrwal #else 40249249e13SPoonam Aggrwal #define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE 40349249e13SPoonam Aggrwal #endif 40449249e13SPoonam Aggrwal 40549249e13SPoonam Aggrwal #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 40649249e13SPoonam Aggrwal | CSPR_PORT_SIZE_8 \ 40749249e13SPoonam Aggrwal | CSPR_MSEL_GPCM \ 40849249e13SPoonam Aggrwal | CSPR_V) 40949249e13SPoonam Aggrwal #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024) 41049249e13SPoonam Aggrwal #define CONFIG_SYS_CSOR3 0x0 41149249e13SPoonam Aggrwal /* CPLD Timing parameters for IFC CS3 */ 41249249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 41349249e13SPoonam Aggrwal FTIM0_GPCM_TEADC(0x0e) | \ 41449249e13SPoonam Aggrwal FTIM0_GPCM_TEAHC(0x0e)) 41549249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 41649249e13SPoonam Aggrwal FTIM1_GPCM_TRAD(0x1f)) 41749249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 41849249e13SPoonam Aggrwal FTIM2_GPCM_TCH(0x0) | \ 41949249e13SPoonam Aggrwal FTIM2_GPCM_TWP(0x1f)) 42049249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM3 0x0 42149249e13SPoonam Aggrwal #endif /* CONFIG_SDCARD */ 42249249e13SPoonam Aggrwal 42349249e13SPoonam Aggrwal #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \ 42449249e13SPoonam Aggrwal defined(CONFIG_RAMBOOT_NAND) 42549249e13SPoonam Aggrwal #define CONFIG_SYS_RAMBOOT 42649249e13SPoonam Aggrwal #define CONFIG_SYS_EXTRA_ENV_RELOC 42749249e13SPoonam Aggrwal #else 42849249e13SPoonam Aggrwal #undef CONFIG_SYS_RAMBOOT 42949249e13SPoonam Aggrwal #endif 43049249e13SPoonam Aggrwal 43149249e13SPoonam Aggrwal #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */ 43249249e13SPoonam Aggrwal #define CONFIG_BOARD_EARLY_INIT_R 43349249e13SPoonam Aggrwal 43449249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_RAM_LOCK 43549249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */ 43649249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */ 43749249e13SPoonam Aggrwal 43849249e13SPoonam Aggrwal #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END \ 43949249e13SPoonam Aggrwal - GENERATED_GBL_DATA_SIZE) 44049249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 44149249e13SPoonam Aggrwal 44249249e13SPoonam Aggrwal #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon*/ 44349249e13SPoonam Aggrwal #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/ 44449249e13SPoonam Aggrwal 44549249e13SPoonam Aggrwal /* Serial Port */ 44649249e13SPoonam Aggrwal #define CONFIG_CONS_INDEX 1 44749249e13SPoonam Aggrwal #undef CONFIG_SERIAL_SOFTWARE_FIFO 44849249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550 44949249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_SERIAL 45049249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_REG_SIZE 1 45149249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 452d793e5a8SDipen Dudhat #ifdef CONFIG_NAND_SPL 453d793e5a8SDipen Dudhat #define CONFIG_NS16550_MIN_FUNCTIONS 454d793e5a8SDipen Dudhat #endif 45549249e13SPoonam Aggrwal 45649249e13SPoonam Aggrwal #define CONFIG_SERIAL_MULTI /* Enable both serial ports */ 45749249e13SPoonam Aggrwal #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */ 45849249e13SPoonam Aggrwal 45949249e13SPoonam Aggrwal #define CONFIG_SYS_BAUDRATE_TABLE \ 46049249e13SPoonam Aggrwal {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 46149249e13SPoonam Aggrwal 46249249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 46349249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 46449249e13SPoonam Aggrwal 46549249e13SPoonam Aggrwal /* Use the HUSH parser */ 46649249e13SPoonam Aggrwal #define CONFIG_SYS_HUSH_PARSER 46749249e13SPoonam Aggrwal #ifdef CONFIG_SYS_HUSH_PARSER 46849249e13SPoonam Aggrwal #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 46949249e13SPoonam Aggrwal #endif 47049249e13SPoonam Aggrwal 47149249e13SPoonam Aggrwal /* 47249249e13SPoonam Aggrwal * Pass open firmware flat tree 47349249e13SPoonam Aggrwal */ 47449249e13SPoonam Aggrwal #define CONFIG_OF_LIBFDT 47549249e13SPoonam Aggrwal #define CONFIG_OF_BOARD_SETUP 47649249e13SPoonam Aggrwal #define CONFIG_OF_STDOUT_VIA_ALIAS 47749249e13SPoonam Aggrwal 47849249e13SPoonam Aggrwal /* new uImage format support */ 47949249e13SPoonam Aggrwal #define CONFIG_FIT 48049249e13SPoonam Aggrwal #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 48149249e13SPoonam Aggrwal 48249249e13SPoonam Aggrwal #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 48349249e13SPoonam Aggrwal #define CONFIG_HARD_I2C /* I2C with hardware support */ 48449249e13SPoonam Aggrwal #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 48549249e13SPoonam Aggrwal #define CONFIG_I2C_MULTI_BUS 48649249e13SPoonam Aggrwal #define CONFIG_I2C_CMD_TREE 48749249e13SPoonam Aggrwal #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address*/ 48849249e13SPoonam Aggrwal #define CONFIG_SYS_I2C_SLAVE 0x7F 48949249e13SPoonam Aggrwal #define CONFIG_SYS_I2C_OFFSET 0x3000 49049249e13SPoonam Aggrwal #define CONFIG_SYS_I2C2_OFFSET 0x3100 49149249e13SPoonam Aggrwal 49249249e13SPoonam Aggrwal /* I2C EEPROM */ 49349249e13SPoonam Aggrwal #undef CONFIG_ID_EEPROM 49449249e13SPoonam Aggrwal /* enable read and write access to EEPROM */ 49549249e13SPoonam Aggrwal #define CONFIG_CMD_EEPROM 49649249e13SPoonam Aggrwal #define CONFIG_SYS_I2C_MULTI_EEPROMS 49749249e13SPoonam Aggrwal #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 49849249e13SPoonam Aggrwal #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 49949249e13SPoonam Aggrwal #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 50049249e13SPoonam Aggrwal 50149249e13SPoonam Aggrwal /* RTC */ 50249249e13SPoonam Aggrwal #define CONFIG_RTC_PT7C4338 50349249e13SPoonam Aggrwal #define CONFIG_SYS_I2C_RTC_ADDR 0x68 50449249e13SPoonam Aggrwal 50549249e13SPoonam Aggrwal #define CONFIG_CMD_I2C 50649249e13SPoonam Aggrwal 50749249e13SPoonam Aggrwal /* 50849249e13SPoonam Aggrwal * SPI interface will not be available in case of NAND boot SPI CS0 will be 50949249e13SPoonam Aggrwal * used for SLIC 51049249e13SPoonam Aggrwal */ 5112f439e80SRuchika Gupta #if !defined(CONFIG_NAND_U_BOOT) || !defined(CONFIG_NAND_SECBOOT) 51249249e13SPoonam Aggrwal /* eSPI - Enhanced SPI */ 51349249e13SPoonam Aggrwal #define CONFIG_FSL_ESPI 51449249e13SPoonam Aggrwal #define CONFIG_SPI_FLASH 51549249e13SPoonam Aggrwal #define CONFIG_SPI_FLASH_SPANSION 51649249e13SPoonam Aggrwal #define CONFIG_CMD_SF 51749249e13SPoonam Aggrwal #define CONFIG_SF_DEFAULT_SPEED 10000000 51849249e13SPoonam Aggrwal #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 519d793e5a8SDipen Dudhat #endif 52049249e13SPoonam Aggrwal 52149249e13SPoonam Aggrwal #if defined(CONFIG_TSEC_ENET) 52249249e13SPoonam Aggrwal #ifndef CONFIG_NET_MULTI 52349249e13SPoonam Aggrwal #define CONFIG_NET_MULTI 52449249e13SPoonam Aggrwal #endif 52549249e13SPoonam Aggrwal 52649249e13SPoonam Aggrwal #define CONFIG_MII /* MII PHY management */ 52749249e13SPoonam Aggrwal #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 52849249e13SPoonam Aggrwal #define CONFIG_TSEC1 1 52949249e13SPoonam Aggrwal #define CONFIG_TSEC1_NAME "eTSEC1" 53049249e13SPoonam Aggrwal #define CONFIG_TSEC2 1 53149249e13SPoonam Aggrwal #define CONFIG_TSEC2_NAME "eTSEC2" 53249249e13SPoonam Aggrwal #define CONFIG_TSEC3 1 53349249e13SPoonam Aggrwal #define CONFIG_TSEC3_NAME "eTSEC3" 53449249e13SPoonam Aggrwal 53549249e13SPoonam Aggrwal #define TSEC1_PHY_ADDR 1 53649249e13SPoonam Aggrwal #define TSEC2_PHY_ADDR 0 53749249e13SPoonam Aggrwal #define TSEC3_PHY_ADDR 2 53849249e13SPoonam Aggrwal 53949249e13SPoonam Aggrwal #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 54049249e13SPoonam Aggrwal #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 54149249e13SPoonam Aggrwal #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 54249249e13SPoonam Aggrwal 54349249e13SPoonam Aggrwal #define TSEC1_PHYIDX 0 54449249e13SPoonam Aggrwal #define TSEC2_PHYIDX 0 54549249e13SPoonam Aggrwal #define TSEC3_PHYIDX 0 54649249e13SPoonam Aggrwal 54749249e13SPoonam Aggrwal #define CONFIG_ETHPRIME "eTSEC1" 54849249e13SPoonam Aggrwal 54949249e13SPoonam Aggrwal #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 55049249e13SPoonam Aggrwal 55149249e13SPoonam Aggrwal /* TBI PHY configuration for SGMII mode */ 55249249e13SPoonam Aggrwal #define CONFIG_TSEC_TBICR_SETTINGS ( \ 55349249e13SPoonam Aggrwal TBICR_PHY_RESET \ 55449249e13SPoonam Aggrwal | TBICR_ANEG_ENABLE \ 55549249e13SPoonam Aggrwal | TBICR_FULL_DUPLEX \ 55649249e13SPoonam Aggrwal | TBICR_SPEED1_SET \ 55749249e13SPoonam Aggrwal ) 55849249e13SPoonam Aggrwal 55949249e13SPoonam Aggrwal #endif /* CONFIG_TSEC_ENET */ 56049249e13SPoonam Aggrwal 56149249e13SPoonam Aggrwal 56249249e13SPoonam Aggrwal /* SATA */ 56349249e13SPoonam Aggrwal #define CONFIG_FSL_SATA 56449249e13SPoonam Aggrwal #define CONFIG_LIBATA 56549249e13SPoonam Aggrwal 56649249e13SPoonam Aggrwal #ifdef CONFIG_FSL_SATA 56749249e13SPoonam Aggrwal #define CONFIG_SYS_SATA_MAX_DEVICE 2 56849249e13SPoonam Aggrwal #define CONFIG_SATA1 56949249e13SPoonam Aggrwal #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 57049249e13SPoonam Aggrwal #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 57149249e13SPoonam Aggrwal #define CONFIG_SATA2 57249249e13SPoonam Aggrwal #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 57349249e13SPoonam Aggrwal #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 57449249e13SPoonam Aggrwal 57549249e13SPoonam Aggrwal #define CONFIG_CMD_SATA 57649249e13SPoonam Aggrwal #define CONFIG_LBA48 57749249e13SPoonam Aggrwal #endif /* #ifdef CONFIG_FSL_SATA */ 57849249e13SPoonam Aggrwal 57949249e13SPoonam Aggrwal /* SD interface will only be available in case of SD boot */ 58049249e13SPoonam Aggrwal #ifdef CONFIG_SDCARD 58149249e13SPoonam Aggrwal #define CONFIG_MMC 58249249e13SPoonam Aggrwal #define CONFIG_DEF_HWCONFIG esdhc 58349249e13SPoonam Aggrwal #endif 58449249e13SPoonam Aggrwal 58549249e13SPoonam Aggrwal #ifdef CONFIG_MMC 58649249e13SPoonam Aggrwal #define CONFIG_CMD_MMC 58749249e13SPoonam Aggrwal #define CONFIG_DOS_PARTITION 58849249e13SPoonam Aggrwal #define CONFIG_FSL_ESDHC 58949249e13SPoonam Aggrwal #define CONFIG_GENERIC_MMC 59049249e13SPoonam Aggrwal #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 59149249e13SPoonam Aggrwal #endif 59249249e13SPoonam Aggrwal 59349249e13SPoonam Aggrwal #define CONFIG_HAS_FSL_DR_USB 59449249e13SPoonam Aggrwal 59549249e13SPoonam Aggrwal #if defined(CONFIG_HAS_FSL_DR_USB) 59649249e13SPoonam Aggrwal #define CONFIG_USB_EHCI 59749249e13SPoonam Aggrwal 59849249e13SPoonam Aggrwal #ifdef CONFIG_USB_EHCI 59949249e13SPoonam Aggrwal #define CONFIG_CMD_USB 60049249e13SPoonam Aggrwal #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 60149249e13SPoonam Aggrwal #define CONFIG_USB_EHCI_FSL 60249249e13SPoonam Aggrwal #define CONFIG_USB_STORAGE 60349249e13SPoonam Aggrwal #endif 60449249e13SPoonam Aggrwal #endif 60549249e13SPoonam Aggrwal 60649249e13SPoonam Aggrwal /* 60749249e13SPoonam Aggrwal * Environment 60849249e13SPoonam Aggrwal */ 60949249e13SPoonam Aggrwal #if defined(CONFIG_SYS_RAMBOOT) 61049249e13SPoonam Aggrwal #if defined(CONFIG_RAMBOOT_SDCARD) 61149249e13SPoonam Aggrwal #define CONFIG_ENV_IS_IN_MMC 61249249e13SPoonam Aggrwal #define CONFIG_SYS_MMC_ENV_DEV 0 61349249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE 0x2000 61449249e13SPoonam Aggrwal #elif defined(CONFIG_RAMBOOT_SPIFLASH) 61549249e13SPoonam Aggrwal #define CONFIG_ENV_IS_IN_SPI_FLASH 61649249e13SPoonam Aggrwal #define CONFIG_ENV_SPI_BUS 0 61749249e13SPoonam Aggrwal #define CONFIG_ENV_SPI_CS 0 61849249e13SPoonam Aggrwal #define CONFIG_ENV_SPI_MAX_HZ 10000000 61949249e13SPoonam Aggrwal #define CONFIG_ENV_SPI_MODE 0 62049249e13SPoonam Aggrwal #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 62149249e13SPoonam Aggrwal #define CONFIG_ENV_SECT_SIZE 0x10000 62249249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE 0x2000 623d793e5a8SDipen Dudhat #elif defined(CONFIG_NAND_U_BOOT) 624d793e5a8SDipen Dudhat #define CONFIG_ENV_IS_IN_NAND 625d793e5a8SDipen Dudhat #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 626d793e5a8SDipen Dudhat #define CONFIG_ENV_OFFSET CONFIG_SYS_NAND_U_BOOT_SIZE 627d793e5a8SDipen Dudhat #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) 62849249e13SPoonam Aggrwal #else 62949249e13SPoonam Aggrwal #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */ 63049249e13SPoonam Aggrwal #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 63149249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE 0x2000 63249249e13SPoonam Aggrwal #endif 63349249e13SPoonam Aggrwal #else 63449249e13SPoonam Aggrwal #define CONFIG_ENV_IS_IN_FLASH 63549249e13SPoonam Aggrwal #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 63649249e13SPoonam Aggrwal #define CONFIG_ENV_ADDR 0xfff80000 63749249e13SPoonam Aggrwal #else 63849249e13SPoonam Aggrwal #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 63949249e13SPoonam Aggrwal #endif 64049249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE 0x2000 64149249e13SPoonam Aggrwal #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 64249249e13SPoonam Aggrwal #endif 64349249e13SPoonam Aggrwal 64449249e13SPoonam Aggrwal #define CONFIG_LOADS_ECHO /* echo on for serial download */ 64549249e13SPoonam Aggrwal #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 64649249e13SPoonam Aggrwal 64749249e13SPoonam Aggrwal /* 64849249e13SPoonam Aggrwal * Command line configuration. 64949249e13SPoonam Aggrwal */ 65049249e13SPoonam Aggrwal #include <config_cmd_default.h> 65149249e13SPoonam Aggrwal 65249249e13SPoonam Aggrwal #define CONFIG_CMD_DATE 65349249e13SPoonam Aggrwal #define CONFIG_CMD_ERRATA 65449249e13SPoonam Aggrwal #define CONFIG_CMD_ELF 65549249e13SPoonam Aggrwal #define CONFIG_CMD_IRQ 65649249e13SPoonam Aggrwal #define CONFIG_CMD_MII 65749249e13SPoonam Aggrwal #define CONFIG_CMD_PING 65849249e13SPoonam Aggrwal #define CONFIG_CMD_SETEXPR 65949249e13SPoonam Aggrwal #define CONFIG_CMD_REGINFO 66049249e13SPoonam Aggrwal 66149249e13SPoonam Aggrwal #undef CONFIG_WATCHDOG /* watchdog disabled */ 66249249e13SPoonam Aggrwal 66349249e13SPoonam Aggrwal #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \ 66449249e13SPoonam Aggrwal || defined(CONFIG_FSL_SATA) 66549249e13SPoonam Aggrwal #define CONFIG_CMD_EXT2 66649249e13SPoonam Aggrwal #define CONFIG_CMD_FAT 66749249e13SPoonam Aggrwal #define CONFIG_DOS_PARTITION 66849249e13SPoonam Aggrwal #endif 66949249e13SPoonam Aggrwal 67049249e13SPoonam Aggrwal /* 67149249e13SPoonam Aggrwal * Miscellaneous configurable options 67249249e13SPoonam Aggrwal */ 67349249e13SPoonam Aggrwal #define CONFIG_SYS_LONGHELP /* undef to save memory */ 67449249e13SPoonam Aggrwal #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 67549249e13SPoonam Aggrwal #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 67649249e13SPoonam Aggrwal #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 67749249e13SPoonam Aggrwal #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 67849249e13SPoonam Aggrwal 67949249e13SPoonam Aggrwal #if defined(CONFIG_CMD_KGDB) 68049249e13SPoonam Aggrwal #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 68149249e13SPoonam Aggrwal #else 68249249e13SPoonam Aggrwal #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 68349249e13SPoonam Aggrwal #endif 68449249e13SPoonam Aggrwal #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 68549249e13SPoonam Aggrwal /* Print Buffer Size */ 68649249e13SPoonam Aggrwal #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 68749249e13SPoonam Aggrwal #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 68849249e13SPoonam Aggrwal #define CONFIG_SYS_HZ 1000 /* dec freq: 1ms ticks */ 68949249e13SPoonam Aggrwal 69049249e13SPoonam Aggrwal /* 69149249e13SPoonam Aggrwal * Internal Definitions 69249249e13SPoonam Aggrwal * 69349249e13SPoonam Aggrwal * Boot Flags 69449249e13SPoonam Aggrwal */ 69549249e13SPoonam Aggrwal #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 69649249e13SPoonam Aggrwal #define BOOTFLAG_WARM 0x02 /* Software reboot */ 69749249e13SPoonam Aggrwal 69849249e13SPoonam Aggrwal /* 69949249e13SPoonam Aggrwal * For booting Linux, the board info and command line data 70049249e13SPoonam Aggrwal * have to be in the first 64 MB of memory, since this is 70149249e13SPoonam Aggrwal * the maximum mapped by the Linux kernel during initialization. 70249249e13SPoonam Aggrwal */ 70349249e13SPoonam Aggrwal #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 70449249e13SPoonam Aggrwal #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 70549249e13SPoonam Aggrwal 70649249e13SPoonam Aggrwal #if defined(CONFIG_CMD_KGDB) 70749249e13SPoonam Aggrwal #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 70849249e13SPoonam Aggrwal #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 70949249e13SPoonam Aggrwal #endif 71049249e13SPoonam Aggrwal 71149249e13SPoonam Aggrwal /* 71249249e13SPoonam Aggrwal * Environment Configuration 71349249e13SPoonam Aggrwal */ 71449249e13SPoonam Aggrwal 71549249e13SPoonam Aggrwal #if defined(CONFIG_TSEC_ENET) 71649249e13SPoonam Aggrwal #define CONFIG_HAS_ETH0 71749249e13SPoonam Aggrwal #define CONFIG_HAS_ETH1 71849249e13SPoonam Aggrwal #define CONFIG_HAS_ETH2 71949249e13SPoonam Aggrwal #endif 72049249e13SPoonam Aggrwal 72149249e13SPoonam Aggrwal #define CONFIG_HOSTNAME P1010RDB 722*8b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 72349249e13SPoonam Aggrwal #define CONFIG_BOOTFILE uImage 72449249e13SPoonam Aggrwal #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */ 72549249e13SPoonam Aggrwal 72649249e13SPoonam Aggrwal /* default location for tftp and bootm */ 72749249e13SPoonam Aggrwal #define CONFIG_LOADADDR 1000000 72849249e13SPoonam Aggrwal 72949249e13SPoonam Aggrwal #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 73049249e13SPoonam Aggrwal #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 73149249e13SPoonam Aggrwal 73249249e13SPoonam Aggrwal #define CONFIG_BAUDRATE 115200 73349249e13SPoonam Aggrwal 73449249e13SPoonam Aggrwal #define CONFIG_EXTRA_ENV_SETTINGS \ 73549249e13SPoonam Aggrwal "hwconfig=" MK_STR(CONFIG_DEF_HWCONFIG) "\0" \ 73649249e13SPoonam Aggrwal "netdev=eth0\0" \ 73749249e13SPoonam Aggrwal "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 73849249e13SPoonam Aggrwal "loadaddr=1000000\0" \ 73949249e13SPoonam Aggrwal "consoledev=ttyS0\0" \ 74049249e13SPoonam Aggrwal "ramdiskaddr=2000000\0" \ 74149249e13SPoonam Aggrwal "ramdiskfile=rootfs.ext2.gz.uboot\0" \ 74249249e13SPoonam Aggrwal "fdtaddr=c00000\0" \ 74349249e13SPoonam Aggrwal "fdtfile=p1010rdb.dtb\0" \ 74449249e13SPoonam Aggrwal "bdev=sda1\0" \ 74549249e13SPoonam Aggrwal "hwconfig=usb1:dr_mode=host,phy_type=utmi\0" \ 74649249e13SPoonam Aggrwal "othbootargs=ramdisk_size=600000\0" \ 74749249e13SPoonam Aggrwal "usbfatboot=setenv bootargs root=/dev/ram rw " \ 74849249e13SPoonam Aggrwal "console=$consoledev,$baudrate $othbootargs; " \ 74949249e13SPoonam Aggrwal "usb start;" \ 75049249e13SPoonam Aggrwal "fatload usb 0:2 $loadaddr $bootfile;" \ 75149249e13SPoonam Aggrwal "fatload usb 0:2 $fdtaddr $fdtfile;" \ 75249249e13SPoonam Aggrwal "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \ 75349249e13SPoonam Aggrwal "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \ 75449249e13SPoonam Aggrwal "usbext2boot=setenv bootargs root=/dev/ram rw " \ 75549249e13SPoonam Aggrwal "console=$consoledev,$baudrate $othbootargs; " \ 75649249e13SPoonam Aggrwal "usb start;" \ 75749249e13SPoonam Aggrwal "ext2load usb 0:4 $loadaddr $bootfile;" \ 75849249e13SPoonam Aggrwal "ext2load usb 0:4 $fdtaddr $fdtfile;" \ 75949249e13SPoonam Aggrwal "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \ 76049249e13SPoonam Aggrwal "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \ 76149249e13SPoonam Aggrwal 76249249e13SPoonam Aggrwal #define CONFIG_RAMBOOTCOMMAND \ 76349249e13SPoonam Aggrwal "setenv bootargs root=/dev/ram rw " \ 76449249e13SPoonam Aggrwal "console=$consoledev,$baudrate $othbootargs; " \ 76549249e13SPoonam Aggrwal "tftp $ramdiskaddr $ramdiskfile;" \ 76649249e13SPoonam Aggrwal "tftp $loadaddr $bootfile;" \ 76749249e13SPoonam Aggrwal "tftp $fdtaddr $fdtfile;" \ 76849249e13SPoonam Aggrwal "bootm $loadaddr $ramdiskaddr $fdtaddr" 76949249e13SPoonam Aggrwal 77049249e13SPoonam Aggrwal #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 77149249e13SPoonam Aggrwal 7722f439e80SRuchika Gupta #ifdef CONFIG_SECURE_BOOT 7732f439e80SRuchika Gupta #include <asm/fsl_secure_boot.h> 7742f439e80SRuchika Gupta #endif 7752f439e80SRuchika Gupta 77649249e13SPoonam Aggrwal #endif /* __CONFIG_H */ 777