xref: /rk3399_rockchip-uboot/include/configs/P1010RDB.h (revision 737537ef0c9622114cf1a48208abf048df1b2005)
149249e13SPoonam Aggrwal /*
249249e13SPoonam Aggrwal  * Copyright 2010-2011 Freescale Semiconductor, Inc.
349249e13SPoonam Aggrwal  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
549249e13SPoonam Aggrwal  */
649249e13SPoonam Aggrwal 
749249e13SPoonam Aggrwal /*
849249e13SPoonam Aggrwal  * P010 RDB board configuration file
949249e13SPoonam Aggrwal  */
1049249e13SPoonam Aggrwal 
1149249e13SPoonam Aggrwal #ifndef __CONFIG_H
1249249e13SPoonam Aggrwal #define __CONFIG_H
1349249e13SPoonam Aggrwal 
1449249e13SPoonam Aggrwal #ifdef CONFIG_36BIT
1549249e13SPoonam Aggrwal #define CONFIG_PHYS_64BIT
1649249e13SPoonam Aggrwal #endif
1749249e13SPoonam Aggrwal 
1849249e13SPoonam Aggrwal #define CONFIG_P1010
1974fa22edSPrabhakar Kushwaha #define CONFIG_E500			/* BOOKE e500 family */
2074fa22edSPrabhakar Kushwaha #include <asm/config_mpc85xx.h>
21d793e5a8SDipen Dudhat #define CONFIG_NAND_FSL_IFC
2249249e13SPoonam Aggrwal 
2349249e13SPoonam Aggrwal #ifdef CONFIG_SDCARD
24c9e1f588SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
25c9e1f588SYing Zhang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
26c9e1f588SYing Zhang #define CONFIG_SPL_ENV_SUPPORT
27c9e1f588SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
28c9e1f588SYing Zhang #define CONFIG_SPL_MMC_SUPPORT
29c9e1f588SYing Zhang #define CONFIG_SPL_MMC_MINIMAL
30c9e1f588SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
31c9e1f588SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
32c9e1f588SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT
33c9e1f588SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT
34c9e1f588SYing Zhang #define CONFIG_SPL_I2C_SUPPORT
35c9e1f588SYing Zhang #define CONFIG_FSL_LAW                 /* Use common FSL init code */
36c9e1f588SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
37c9e1f588SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xD0001000
38c9e1f588SYing Zhang #define CONFIG_SPL_PAD_TO		0x18000
39c9e1f588SYing Zhang #define CONFIG_SPL_MAX_SIZE		(96 * 1024)
40c9e1f588SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_SIZE	(512 << 10)
41c9e1f588SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_DST	(0x11000000)
42c9e1f588SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_START	(0x11000000)
43c9e1f588SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_OFFS	(96 << 10)
44c9e1f588SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
45c9e1f588SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
46c9e1f588SYing Zhang #define CONFIG_SPL_MMC_BOOT
47c9e1f588SYing Zhang #ifdef CONFIG_SPL_BUILD
48c9e1f588SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
49c9e1f588SYing Zhang #endif
5049249e13SPoonam Aggrwal #endif
5149249e13SPoonam Aggrwal 
5249249e13SPoonam Aggrwal #ifdef CONFIG_SPIFLASH
53c9e1f588SYing Zhang #ifdef CONFIG_SECURE_BOOT
5449249e13SPoonam Aggrwal #define CONFIG_RAMBOOT_SPIFLASH
5549249e13SPoonam Aggrwal #define CONFIG_SYS_TEXT_BASE		0x11000000
5684e0fb40SRuchika Gupta #define CONFIG_RESET_VECTOR_ADDRESS	0x110bfffc
57c9e1f588SYing Zhang #else
58c9e1f588SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
59c9e1f588SYing Zhang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
60c9e1f588SYing Zhang #define CONFIG_SPL_ENV_SUPPORT
61c9e1f588SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
62c9e1f588SYing Zhang #define CONFIG_SPL_SPI_SUPPORT
63c9e1f588SYing Zhang #define CONFIG_SPL_SPI_FLASH_SUPPORT
64c9e1f588SYing Zhang #define CONFIG_SPL_SPI_FLASH_MINIMAL
65c9e1f588SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
66c9e1f588SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
67c9e1f588SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT
68c9e1f588SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT
69c9e1f588SYing Zhang #define CONFIG_SPL_I2C_SUPPORT
70c9e1f588SYing Zhang #define CONFIG_FSL_LAW         /* Use common FSL init code */
71c9e1f588SYing Zhang #define CONFIG_SYS_TEXT_BASE			0x11001000
72c9e1f588SYing Zhang #define CONFIG_SPL_TEXT_BASE			0xD0001000
73c9e1f588SYing Zhang #define CONFIG_SPL_PAD_TO			0x18000
74c9e1f588SYing Zhang #define CONFIG_SPL_MAX_SIZE			(96 * 1024)
75c9e1f588SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(512 << 10)
76c9e1f588SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x11000000)
77c9e1f588SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x11000000)
78c9e1f588SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(96 << 10)
79c9e1f588SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
80c9e1f588SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
81c9e1f588SYing Zhang #define CONFIG_SPL_SPI_BOOT
82c9e1f588SYing Zhang #ifdef CONFIG_SPL_BUILD
83c9e1f588SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
84c9e1f588SYing Zhang #endif
85c9e1f588SYing Zhang #endif
8649249e13SPoonam Aggrwal #endif
8749249e13SPoonam Aggrwal 
880fa934d2SPrabhakar Kushwaha #ifdef CONFIG_NAND
89c9e1f588SYing Zhang #ifdef CONFIG_SECURE_BOOT
900fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_INIT_MINIMAL
910fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_SERIAL_SUPPORT
920fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_NAND_SUPPORT
93fbe76ae4SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT
940fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE
950fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
960fa934d2SPrabhakar Kushwaha 
970fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0x00201000
980fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE		0xFFFFE000
990fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE		8192
1000fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_TEXT_BASE	0x00100000
1010fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK		0x00100000
102e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	((768 << 10) - 0x2000)
1030fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_DST	(0x00200000 - CONFIG_SPL_MAX_SIZE)
1040fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
1050fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS	0
1060fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
107c9e1f588SYing Zhang #else
108c9e1f588SYing Zhang #ifdef CONFIG_TPL_BUILD
109c9e1f588SYing Zhang #define CONFIG_SPL_NAND_BOOT
110c9e1f588SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
111c9e1f588SYing Zhang #define CONFIG_SPL_ENV_SUPPORT
112c9e1f588SYing Zhang #define CONFIG_SPL_NAND_INIT
113c9e1f588SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
114c9e1f588SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT
115c9e1f588SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT
116c9e1f588SYing Zhang #define CONFIG_SPL_I2C_SUPPORT
117c9e1f588SYing Zhang #define CONFIG_SPL_NAND_SUPPORT
118c9e1f588SYing Zhang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
119c9e1f588SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
120c9e1f588SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
121c9e1f588SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 << 10)
122c9e1f588SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xD0001000
123c9e1f588SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
124c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE	(576 << 10)
125c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	(0x11000000)
126c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	(0x11000000)
127c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	((128 + 128) << 10)
128c9e1f588SYing Zhang #elif defined(CONFIG_SPL_BUILD)
129c9e1f588SYing Zhang #define CONFIG_SPL_INIT_MINIMAL
130c9e1f588SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT
131c9e1f588SYing Zhang #define CONFIG_SPL_NAND_SUPPORT
132c9e1f588SYing Zhang #define CONFIG_SPL_NAND_MINIMAL
133c9e1f588SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
134c9e1f588SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xff800000
135c9e1f588SYing Zhang #define CONFIG_SPL_MAX_SIZE		8192
136c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE	(128 << 10)
137c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	0xD0000000
138c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	0xD0000000
139c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	(128 << 10)
140d793e5a8SDipen Dudhat #endif
141c9e1f588SYing Zhang #define CONFIG_SPL_PAD_TO	0x20000
142c9e1f588SYing Zhang #define CONFIG_TPL_PAD_TO	0x20000
143c9e1f588SYing Zhang #define CONFIG_SPL_TARGET	"u-boot-with-spl.bin"
144c9e1f588SYing Zhang #define CONFIG_SYS_TEXT_BASE	0x11001000
145c9e1f588SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
146c9e1f588SYing Zhang #endif
147c9e1f588SYing Zhang #endif
1482f439e80SRuchika Gupta 
1492f439e80SRuchika Gupta #ifdef CONFIG_NAND_SECBOOT	/* NAND Boot */
1502f439e80SRuchika Gupta #define CONFIG_RAMBOOT_NAND
1512f439e80SRuchika Gupta #define CONFIG_SYS_TEXT_BASE		0x11000000
152e222b1f3SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS	0x110bfffc
1532f439e80SRuchika Gupta #endif
1542f439e80SRuchika Gupta 
15549249e13SPoonam Aggrwal #ifndef CONFIG_SYS_TEXT_BASE
156e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0xeff40000
15749249e13SPoonam Aggrwal #endif
15849249e13SPoonam Aggrwal 
15949249e13SPoonam Aggrwal #ifndef CONFIG_RESET_VECTOR_ADDRESS
16049249e13SPoonam Aggrwal #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
16149249e13SPoonam Aggrwal #endif
16249249e13SPoonam Aggrwal 
1630fa934d2SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
1640fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
1650fa934d2SPrabhakar Kushwaha #else
16649249e13SPoonam Aggrwal #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
16749249e13SPoonam Aggrwal #endif
16849249e13SPoonam Aggrwal 
16949249e13SPoonam Aggrwal /* High Level Configuration Options */
17049249e13SPoonam Aggrwal #define CONFIG_BOOKE			/* BOOKE */
17149249e13SPoonam Aggrwal #define CONFIG_E500			/* BOOKE e500 family */
17249249e13SPoonam Aggrwal #define CONFIG_FSL_IFC			/* Enable IFC Support */
173*737537efSRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
17449249e13SPoonam Aggrwal #define CONFIG_SYS_HAS_SERDES		/* common SERDES init code */
17549249e13SPoonam Aggrwal 
17649249e13SPoonam Aggrwal #define CONFIG_PCI			/* Enable PCI/PCIE */
17749249e13SPoonam Aggrwal #if defined(CONFIG_PCI)
17849249e13SPoonam Aggrwal #define CONFIG_PCIE1			/* PCIE controler 1 (slot 1) */
17949249e13SPoonam Aggrwal #define CONFIG_PCIE2			/* PCIE controler 2 (slot 2) */
18049249e13SPoonam Aggrwal #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
181842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE	/* indirect PCI bridge support */
18249249e13SPoonam Aggrwal #define CONFIG_FSL_PCIE_RESET		/* need PCIe reset errata */
18349249e13SPoonam Aggrwal #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
18449249e13SPoonam Aggrwal 
18549249e13SPoonam Aggrwal #define CONFIG_CMD_NET
18649249e13SPoonam Aggrwal #define CONFIG_CMD_PCI
18749249e13SPoonam Aggrwal 
18849249e13SPoonam Aggrwal #define CONFIG_E1000			/*  E1000 pci Ethernet card*/
18949249e13SPoonam Aggrwal 
19049249e13SPoonam Aggrwal /*
19149249e13SPoonam Aggrwal  * PCI Windows
19249249e13SPoonam Aggrwal  * Memory space is mapped 1-1, but I/O space must start from 0.
19349249e13SPoonam Aggrwal  */
19449249e13SPoonam Aggrwal /* controller 1, Slot 1, tgtid 1, Base address a000 */
19549249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_NAME		"mini PCIe Slot"
19649249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
19749249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT
19849249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
19949249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
20049249e13SPoonam Aggrwal #else
20149249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
20249249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
20349249e13SPoonam Aggrwal #endif
20449249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
20549249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
20649249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
20749249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
20849249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT
20949249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc00000ull
21049249e13SPoonam Aggrwal #else
21149249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc00000
21249249e13SPoonam Aggrwal #endif
21349249e13SPoonam Aggrwal 
21449249e13SPoonam Aggrwal /* controller 2, Slot 2, tgtid 2, Base address 9000 */
215e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PA)
21649249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_NAME		"PCIe Slot"
217e512c50bSShengzhou Liu #elif defined(CONFIG_P1010RDB_PB)
218e512c50bSShengzhou Liu #define CONFIG_SYS_PCIE2_NAME		"mini PCIe Slot"
219e512c50bSShengzhou Liu #endif
22049249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
22149249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT
22249249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_BUS	0xc0000000
22349249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
22449249e13SPoonam Aggrwal #else
22549249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
22649249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
22749249e13SPoonam Aggrwal #endif
22849249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
22949249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
23049249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
23149249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
23249249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT
23349249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
23449249e13SPoonam Aggrwal #else
23549249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
23649249e13SPoonam Aggrwal #endif
23749249e13SPoonam Aggrwal 
23849249e13SPoonam Aggrwal #define CONFIG_PCI_PNP			/* do pci plug-and-play */
23949249e13SPoonam Aggrwal 
24049249e13SPoonam Aggrwal #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
24149249e13SPoonam Aggrwal #define CONFIG_DOS_PARTITION
24249249e13SPoonam Aggrwal #endif
24349249e13SPoonam Aggrwal 
24449249e13SPoonam Aggrwal #define CONFIG_FSL_LAW			/* Use common FSL init code */
24549249e13SPoonam Aggrwal #define CONFIG_TSEC_ENET
24649249e13SPoonam Aggrwal #define CONFIG_ENV_OVERWRITE
24749249e13SPoonam Aggrwal 
24849249e13SPoonam Aggrwal #define CONFIG_DDR_CLK_FREQ	66666666 /* DDRCLK on P1010 RDB */
24949249e13SPoonam Aggrwal #define CONFIG_SYS_CLK_FREQ	66666666 /* SYSCLK for P1010 RDB */
25049249e13SPoonam Aggrwal 
25149249e13SPoonam Aggrwal #define CONFIG_MISC_INIT_R
25249249e13SPoonam Aggrwal #define CONFIG_HWCONFIG
25349249e13SPoonam Aggrwal /*
25449249e13SPoonam Aggrwal  * These can be toggled for performance analysis, otherwise use default.
25549249e13SPoonam Aggrwal  */
25649249e13SPoonam Aggrwal #define CONFIG_L2_CACHE			/* toggle L2 cache */
25749249e13SPoonam Aggrwal #define CONFIG_BTB			/* toggle branch predition */
25849249e13SPoonam Aggrwal 
25949249e13SPoonam Aggrwal #define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
26049249e13SPoonam Aggrwal 
26149249e13SPoonam Aggrwal #define CONFIG_ENABLE_36BIT_PHYS
26249249e13SPoonam Aggrwal 
26349249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT
26449249e13SPoonam Aggrwal #define CONFIG_ADDR_MAP			1
26549249e13SPoonam Aggrwal #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
26649249e13SPoonam Aggrwal #endif
26749249e13SPoonam Aggrwal 
268c3cc02afSZhao Qiang #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
26949249e13SPoonam Aggrwal #define CONFIG_SYS_MEMTEST_END		0x1fffffff
27049249e13SPoonam Aggrwal #define CONFIG_PANIC_HANG		/* do not reset board on panic */
27149249e13SPoonam Aggrwal 
27249249e13SPoonam Aggrwal /* DDR Setup */
2735614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3
2741ba62f10SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING
27549249e13SPoonam Aggrwal #define CONFIG_DDR_SPD
27649249e13SPoonam Aggrwal #define CONFIG_SYS_SPD_BUS_NUM		1
27749249e13SPoonam Aggrwal #define SPD_EEPROM_ADDRESS		0x52
27849249e13SPoonam Aggrwal 
27949249e13SPoonam Aggrwal #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
28049249e13SPoonam Aggrwal 
28149249e13SPoonam Aggrwal #ifndef __ASSEMBLY__
28249249e13SPoonam Aggrwal extern unsigned long get_sdram_size(void);
28349249e13SPoonam Aggrwal #endif
28449249e13SPoonam Aggrwal #define CONFIG_SYS_SDRAM_SIZE		get_sdram_size() /* DDR size */
28549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
28649249e13SPoonam Aggrwal #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
28749249e13SPoonam Aggrwal 
28849249e13SPoonam Aggrwal #define CONFIG_DIMM_SLOTS_PER_CTLR	1
28949249e13SPoonam Aggrwal #define CONFIG_CHIP_SELECTS_PER_CTRL	1
29049249e13SPoonam Aggrwal 
29149249e13SPoonam Aggrwal /* DDR3 Controller Settings */
29249249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003f
29349249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014302
29449249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CS0_CONFIG_2	0x00000000
29549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
29649249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INIT_ADDR	0x00000000
29749249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INIT_EXT_ADDR	0x00000000
29849249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_CONTROL	0x00000000
29949249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
30049249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_SR_CNTR		0x00000000
30149249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_RCW_1		0x00000000
30249249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_RCW_2		0x00000000
303e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_CONTROL		0xc70c0008      /* Type = DDR3  */
304e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_CONTROL_2	0x24401000
30549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_4		0x00000001
30649249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_5		0x03402400
30749249e13SPoonam Aggrwal 
308e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_TIMING_3_800	0x00030000
309e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_TIMING_0_800	0x00110104
310e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_TIMING_1_800	0x6f6b8644
31149249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_2_800	0x0FA888CF
31249249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CLK_CTRL_800	0x03000000
313e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_MODE_1_800	0x00441420
314e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_MODE_2_800	0x00000000
31549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INTERVAL_800	0x0C300100
316e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
31749249e13SPoonam Aggrwal 
31849249e13SPoonam Aggrwal /* settings for DDR3 at 667MT/s */
31949249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_3_667		0x00010000
32049249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_0_667		0x00110004
32149249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_1_667		0x5d59e544
32249249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_2_667		0x0FA890CD
32349249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CLK_CTRL_667		0x03000000
32449249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_1_667		0x00441210
32549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_2_667		0x00000000
32649249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INTERVAL_667		0x0a280000
32749249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_WRLVL_CONTROL_667	0x8675F608
32849249e13SPoonam Aggrwal 
32949249e13SPoonam Aggrwal #define CONFIG_SYS_CCSRBAR			0xffe00000
33049249e13SPoonam Aggrwal #define CONFIG_SYS_CCSRBAR_PHYS_LOW		CONFIG_SYS_CCSRBAR
33149249e13SPoonam Aggrwal 
332d793e5a8SDipen Dudhat /* Don't relocate CCSRBAR while in NAND_SPL */
3330fa934d2SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
334d793e5a8SDipen Dudhat #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
335d793e5a8SDipen Dudhat #endif
336d793e5a8SDipen Dudhat 
33749249e13SPoonam Aggrwal /*
33849249e13SPoonam Aggrwal  * Memory map
33949249e13SPoonam Aggrwal  *
34049249e13SPoonam Aggrwal  * 0x0000_0000	0x3fff_ffff	DDR			1G cacheable
34149249e13SPoonam Aggrwal  * 0x8000_0000  0xbfff_ffff	PCI Express Mem		1.5G non-cacheable
34249249e13SPoonam Aggrwal  * 0xffc0_0000  0xffc3_ffff	PCI IO range		256k non-cacheable
34349249e13SPoonam Aggrwal  *
34449249e13SPoonam Aggrwal  * Localbus non-cacheable
34549249e13SPoonam Aggrwal  * 0xff80_0000	0xff8f_ffff	NAND Flash		1M non-cacheable
34649249e13SPoonam Aggrwal  * 0xffb0_0000	0xffbf_ffff	Board CPLD		1M non-cacheable
34749249e13SPoonam Aggrwal  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
34849249e13SPoonam Aggrwal  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
34949249e13SPoonam Aggrwal  */
35049249e13SPoonam Aggrwal 
35149249e13SPoonam Aggrwal /*
35249249e13SPoonam Aggrwal  * IFC Definitions
35349249e13SPoonam Aggrwal  */
35449249e13SPoonam Aggrwal /* NOR Flash on IFC */
3550fa934d2SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
3560fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH
3570fa934d2SPrabhakar Kushwaha #endif
3580fa934d2SPrabhakar Kushwaha 
35949249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BASE		0xee000000
36049249e13SPoonam Aggrwal #define CONFIG_SYS_MAX_FLASH_SECT	256	/* 32M */
36149249e13SPoonam Aggrwal 
36249249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT
36349249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
36449249e13SPoonam Aggrwal #else
36549249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
36649249e13SPoonam Aggrwal #endif
36749249e13SPoonam Aggrwal 
36849249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
36949249e13SPoonam Aggrwal 				CSPR_PORT_SIZE_16 | \
37049249e13SPoonam Aggrwal 				CSPR_MSEL_NOR | \
37149249e13SPoonam Aggrwal 				CSPR_V)
37249249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(32*1024*1024)
37349249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(7)
37449249e13SPoonam Aggrwal /* NOR Flash Timing Params */
37549249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM0	FTIM0_NOR_TACSE(0x4) | \
37649249e13SPoonam Aggrwal 				FTIM0_NOR_TEADC(0x5) | \
37749249e13SPoonam Aggrwal 				FTIM0_NOR_TEAHC(0x5)
37849249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM1	FTIM1_NOR_TACO(0x1e) | \
37949249e13SPoonam Aggrwal 				FTIM1_NOR_TRAD_NOR(0x0f)
38049249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM2	FTIM2_NOR_TCS(0x4) | \
38149249e13SPoonam Aggrwal 				FTIM2_NOR_TCH(0x4) | \
38249249e13SPoonam Aggrwal 				FTIM2_NOR_TWP(0x1c)
38349249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM3	0x0
38449249e13SPoonam Aggrwal 
38549249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
38649249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_QUIET_TEST
38749249e13SPoonam Aggrwal #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
38849249e13SPoonam Aggrwal #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
38949249e13SPoonam Aggrwal 
39049249e13SPoonam Aggrwal #undef CONFIG_SYS_FLASH_CHECKSUM
39149249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
39249249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
39349249e13SPoonam Aggrwal 
39449249e13SPoonam Aggrwal /* CFI for NOR Flash */
39549249e13SPoonam Aggrwal #define CONFIG_FLASH_CFI_DRIVER
39649249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_CFI
39749249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_EMPTY_INFO
39849249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
39949249e13SPoonam Aggrwal 
40049249e13SPoonam Aggrwal /* NAND Flash on IFC */
40149249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_BASE		0xff800000
40249249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT
40349249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
40449249e13SPoonam Aggrwal #else
40549249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
40649249e13SPoonam Aggrwal #endif
40749249e13SPoonam Aggrwal 
408ac688078SZhao Qiang #define CONFIG_MTD_DEVICE
409ac688078SZhao Qiang #define CONFIG_MTD_PARTITION
410ac688078SZhao Qiang #define CONFIG_CMD_MTDPARTS
411ac688078SZhao Qiang #define MTDIDS_DEFAULT			"nand0=ff800000.flash"
412ac688078SZhao Qiang #define MTDPARTS_DEFAULT		\
413ac688078SZhao Qiang 	"mtdparts=ff800000.flash:2m(uboot-env),1m(dtb),5m(kernel),56m(fs),-(usr)"
414ac688078SZhao Qiang 
41549249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
41649249e13SPoonam Aggrwal 				| CSPR_PORT_SIZE_8	\
41749249e13SPoonam Aggrwal 				| CSPR_MSEL_NAND	\
41849249e13SPoonam Aggrwal 				| CSPR_V)
41949249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
420e512c50bSShengzhou Liu 
421e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PA)
42249249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
42349249e13SPoonam Aggrwal 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
42449249e13SPoonam Aggrwal 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */ \
42549249e13SPoonam Aggrwal 				| CSOR_NAND_RAL_2	/* RAL = 2 Bytes */ \
42649249e13SPoonam Aggrwal 				| CSOR_NAND_PGS_512	/* Page Size = 512b */ \
42749249e13SPoonam Aggrwal 				| CSOR_NAND_SPRZ_16	/* Spare size = 16 */ \
42849249e13SPoonam Aggrwal 				| CSOR_NAND_PB(32))	/* 32 Pages Per Block */
429e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE	(16 * 1024)
430e512c50bSShengzhou Liu 
431e512c50bSShengzhou Liu #elif defined(CONFIG_P1010RDB_PB)
432e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_ONFI_DETECTION
433e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_CSOR   (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
434e512c50bSShengzhou Liu 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
435e512c50bSShengzhou Liu 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
436e512c50bSShengzhou Liu 				| CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
437e512c50bSShengzhou Liu 				| CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
438e512c50bSShengzhou Liu 				| CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
439e512c50bSShengzhou Liu 				| CSOR_NAND_PB(128))  /*Pages Per Block = 128 */
440e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE     (512 * 1024)
441e512c50bSShengzhou Liu #endif
44249249e13SPoonam Aggrwal 
443d793e5a8SDipen Dudhat #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
444d793e5a8SDipen Dudhat #define CONFIG_SYS_MAX_NAND_DEVICE	1
445d793e5a8SDipen Dudhat #define CONFIG_MTD_NAND_VERIFY_WRITE
446d793e5a8SDipen Dudhat #define CONFIG_CMD_NAND
447d793e5a8SDipen Dudhat 
448e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PA)
44949249e13SPoonam Aggrwal /* NAND Flash Timing Params */
45049249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM0		FTIM0_NAND_TCCST(0x01) | \
45149249e13SPoonam Aggrwal 					FTIM0_NAND_TWP(0x0C)   | \
45249249e13SPoonam Aggrwal 					FTIM0_NAND_TWCHT(0x04) | \
45349249e13SPoonam Aggrwal 					FTIM0_NAND_TWH(0x05)
45449249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM1		FTIM1_NAND_TADLE(0x1d) | \
45549249e13SPoonam Aggrwal 					FTIM1_NAND_TWBE(0x1d)  | \
45649249e13SPoonam Aggrwal 					FTIM1_NAND_TRR(0x07)   | \
45749249e13SPoonam Aggrwal 					FTIM1_NAND_TRP(0x0c)
45849249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM2		FTIM2_NAND_TRAD(0x0c) | \
45949249e13SPoonam Aggrwal 					FTIM2_NAND_TREH(0x05) | \
46049249e13SPoonam Aggrwal 					FTIM2_NAND_TWHRE(0x0f)
46149249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM3		FTIM3_NAND_TWW(0x04)
46249249e13SPoonam Aggrwal 
463e512c50bSShengzhou Liu #elif defined(CONFIG_P1010RDB_PB)
464e512c50bSShengzhou Liu /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
465e512c50bSShengzhou Liu /* ONFI NAND Flash mode0 Timing Params */
466e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_FTIM0  (FTIM0_NAND_TCCST(0x07)| \
467e512c50bSShengzhou Liu 					FTIM0_NAND_TWP(0x18)   | \
468e512c50bSShengzhou Liu 					FTIM0_NAND_TWCHT(0x07) | \
469e512c50bSShengzhou Liu 					FTIM0_NAND_TWH(0x0a))
470e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_FTIM1  (FTIM1_NAND_TADLE(0x32)| \
471e512c50bSShengzhou Liu 					FTIM1_NAND_TWBE(0x39)  | \
472e512c50bSShengzhou Liu 					FTIM1_NAND_TRR(0x0e)   | \
473e512c50bSShengzhou Liu 					FTIM1_NAND_TRP(0x18))
474e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_FTIM2  (FTIM2_NAND_TRAD(0x0f) | \
475e512c50bSShengzhou Liu 					FTIM2_NAND_TREH(0x0a)  | \
476e512c50bSShengzhou Liu 					FTIM2_NAND_TWHRE(0x1e))
477e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_FTIM3	0x0
478e512c50bSShengzhou Liu #endif
479e512c50bSShengzhou Liu 
48049249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_DDR_LAW		11
48149249e13SPoonam Aggrwal 
48249249e13SPoonam Aggrwal /* Set up IFC registers for boot location NOR/NAND */
4830fa934d2SPrabhakar Kushwaha #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
484d793e5a8SDipen Dudhat #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
485d793e5a8SDipen Dudhat #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
486d793e5a8SDipen Dudhat #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
487d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
488d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
489d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
490d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
491d793e5a8SDipen Dudhat #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR_CSPR
492d793e5a8SDipen Dudhat #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
493d793e5a8SDipen Dudhat #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
494d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
495d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
496d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
497d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
498d793e5a8SDipen Dudhat #else
49949249e13SPoonam Aggrwal #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR_CSPR
50049249e13SPoonam Aggrwal #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
50149249e13SPoonam Aggrwal #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
50249249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
50349249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
50449249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
50549249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
50649249e13SPoonam Aggrwal #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
50749249e13SPoonam Aggrwal #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
50849249e13SPoonam Aggrwal #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
50949249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
51049249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
51149249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
51249249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
513d793e5a8SDipen Dudhat #endif
514d793e5a8SDipen Dudhat 
51549249e13SPoonam Aggrwal /* CPLD on IFC */
51649249e13SPoonam Aggrwal #define CONFIG_SYS_CPLD_BASE		0xffb00000
51749249e13SPoonam Aggrwal 
51849249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT
51949249e13SPoonam Aggrwal #define CONFIG_SYS_CPLD_BASE_PHYS	0xfffb00000ull
52049249e13SPoonam Aggrwal #else
52149249e13SPoonam Aggrwal #define CONFIG_SYS_CPLD_BASE_PHYS	CONFIG_SYS_CPLD_BASE
52249249e13SPoonam Aggrwal #endif
52349249e13SPoonam Aggrwal 
52449249e13SPoonam Aggrwal #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
52549249e13SPoonam Aggrwal 				| CSPR_PORT_SIZE_8 \
52649249e13SPoonam Aggrwal 				| CSPR_MSEL_GPCM \
52749249e13SPoonam Aggrwal 				| CSPR_V)
52849249e13SPoonam Aggrwal #define CONFIG_SYS_AMASK3		IFC_AMASK(64*1024)
52949249e13SPoonam Aggrwal #define CONFIG_SYS_CSOR3		0x0
53049249e13SPoonam Aggrwal /* CPLD Timing parameters for IFC CS3 */
53149249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
53249249e13SPoonam Aggrwal 					FTIM0_GPCM_TEADC(0x0e) | \
53349249e13SPoonam Aggrwal 					FTIM0_GPCM_TEAHC(0x0e))
53449249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
53549249e13SPoonam Aggrwal 					FTIM1_GPCM_TRAD(0x1f))
53649249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
537de519163SShaohui Xie 					FTIM2_GPCM_TCH(0x8) | \
53849249e13SPoonam Aggrwal 					FTIM2_GPCM_TWP(0x1f))
53949249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM3		0x0
54049249e13SPoonam Aggrwal 
54176c9aaf5SAneesh Bansal #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
54276c9aaf5SAneesh Bansal 	defined(CONFIG_RAMBOOT_NAND)
54349249e13SPoonam Aggrwal #define CONFIG_SYS_RAMBOOT
54449249e13SPoonam Aggrwal #define CONFIG_SYS_EXTRA_ENV_RELOC
54549249e13SPoonam Aggrwal #else
54649249e13SPoonam Aggrwal #undef CONFIG_SYS_RAMBOOT
54749249e13SPoonam Aggrwal #endif
54849249e13SPoonam Aggrwal 
54974fa22edSPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
55050c76367SAneesh Bansal #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT)
55174fa22edSPrabhakar Kushwaha #define CONFIG_A003399_NOR_WORKAROUND
55274fa22edSPrabhakar Kushwaha #endif
55374fa22edSPrabhakar Kushwaha #endif
55474fa22edSPrabhakar Kushwaha 
55549249e13SPoonam Aggrwal #define CONFIG_BOARD_EARLY_INIT_F	/* Call board_pre_init */
55649249e13SPoonam Aggrwal #define CONFIG_BOARD_EARLY_INIT_R
55749249e13SPoonam Aggrwal 
55849249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_RAM_LOCK
55949249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000 /* stack in RAM */
56049249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_RAM_END		0x00004000 /* End of used area in RAM */
56149249e13SPoonam Aggrwal 
56249249e13SPoonam Aggrwal #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END \
56349249e13SPoonam Aggrwal 						- GENERATED_GBL_DATA_SIZE)
56449249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
56549249e13SPoonam Aggrwal 
5669307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
56749249e13SPoonam Aggrwal #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc*/
56849249e13SPoonam Aggrwal 
569c9e1f588SYing Zhang /*
570c9e1f588SYing Zhang  * Config the L2 Cache as L2 SRAM
571c9e1f588SYing Zhang  */
572c9e1f588SYing Zhang #if defined(CONFIG_SPL_BUILD)
573c9e1f588SYing Zhang #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
574c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xD0000000
575c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
576c9e1f588SYing Zhang #define CONFIG_SYS_L2_SIZE		(256 << 10)
577c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
578c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xD0001000
579c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
580c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_STACK_SIZE	(16 << 10)
581c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
582c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(128 << 10)
583c9e1f588SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
584c9e1f588SYing Zhang #elif defined(CONFIG_NAND)
585c9e1f588SYing Zhang #ifdef CONFIG_TPL_BUILD
586c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xD0000000
587c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
588c9e1f588SYing Zhang #define CONFIG_SYS_L2_SIZE		(256 << 10)
589c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
590c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xD0001000
591c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
592c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
593c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(48 << 10)
594c9e1f588SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
595c9e1f588SYing Zhang #else
596c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xD0000000
597c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
598c9e1f588SYing Zhang #define CONFIG_SYS_L2_SIZE		(256 << 10)
599c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
600c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	(CONFIG_SYS_INIT_L2_END - 0x3000)
601c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_STACK		((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
602c9e1f588SYing Zhang #endif
603c9e1f588SYing Zhang #endif
604c9e1f588SYing Zhang #endif
605c9e1f588SYing Zhang 
60649249e13SPoonam Aggrwal /* Serial Port */
60749249e13SPoonam Aggrwal #define CONFIG_CONS_INDEX	1
60849249e13SPoonam Aggrwal #undef	CONFIG_SERIAL_SOFTWARE_FIFO
60949249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550
61049249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_SERIAL
61149249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_REG_SIZE	1
61249249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
613c9e1f588SYing Zhang #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
614d793e5a8SDipen Dudhat #define CONFIG_NS16550_MIN_FUNCTIONS
615d793e5a8SDipen Dudhat #endif
61649249e13SPoonam Aggrwal 
61749249e13SPoonam Aggrwal #define CONFIG_SYS_CONSOLE_IS_IN_ENV	/* determine from environment */
61849249e13SPoonam Aggrwal 
61949249e13SPoonam Aggrwal #define CONFIG_SYS_BAUDRATE_TABLE	\
62049249e13SPoonam Aggrwal 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
62149249e13SPoonam Aggrwal 
62249249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
62349249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
62449249e13SPoonam Aggrwal 
62549249e13SPoonam Aggrwal /* Use the HUSH parser */
62649249e13SPoonam Aggrwal #define CONFIG_SYS_HUSH_PARSER
62749249e13SPoonam Aggrwal 
62849249e13SPoonam Aggrwal /*
62949249e13SPoonam Aggrwal  * Pass open firmware flat tree
63049249e13SPoonam Aggrwal  */
63149249e13SPoonam Aggrwal #define CONFIG_OF_LIBFDT
63249249e13SPoonam Aggrwal #define CONFIG_OF_BOARD_SETUP
63349249e13SPoonam Aggrwal #define CONFIG_OF_STDOUT_VIA_ALIAS
63449249e13SPoonam Aggrwal 
63549249e13SPoonam Aggrwal /* new uImage format support */
63649249e13SPoonam Aggrwal #define CONFIG_FIT
63749249e13SPoonam Aggrwal #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
63849249e13SPoonam Aggrwal 
63900f792e0SHeiko Schocher /* I2C */
64000f792e0SHeiko Schocher #define CONFIG_SYS_I2C
64100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
64200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
64300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
64400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
64500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
64600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
64700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
648ad89da0cSShengzhou Liu #define I2C_PCA9557_ADDR1		0x18
649e512c50bSShengzhou Liu #define I2C_PCA9557_ADDR2		0x19
650ad89da0cSShengzhou Liu #define I2C_PCA9557_BUS_NUM		0
65149249e13SPoonam Aggrwal 
65249249e13SPoonam Aggrwal /* I2C EEPROM */
653e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PB)
654e512c50bSShengzhou Liu #define CONFIG_ID_EEPROM
655e512c50bSShengzhou Liu #ifdef CONFIG_ID_EEPROM
656e512c50bSShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_NXID
657e512c50bSShengzhou Liu #endif
658e512c50bSShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
659e512c50bSShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
660e512c50bSShengzhou Liu #define CONFIG_SYS_EEPROM_BUS_NUM	0
661e512c50bSShengzhou Liu #define MAX_NUM_PORTS			9 /* for 128Bytes EEPROM */
662e512c50bSShengzhou Liu #endif
66349249e13SPoonam Aggrwal /* enable read and write access to EEPROM */
66449249e13SPoonam Aggrwal #define CONFIG_CMD_EEPROM
66549249e13SPoonam Aggrwal #define CONFIG_SYS_I2C_MULTI_EEPROMS
66649249e13SPoonam Aggrwal #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
66749249e13SPoonam Aggrwal #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
66849249e13SPoonam Aggrwal #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
66949249e13SPoonam Aggrwal 
67049249e13SPoonam Aggrwal /* RTC */
67149249e13SPoonam Aggrwal #define CONFIG_RTC_PT7C4338
67249249e13SPoonam Aggrwal #define CONFIG_SYS_I2C_RTC_ADDR	0x68
67349249e13SPoonam Aggrwal 
67449249e13SPoonam Aggrwal #define CONFIG_CMD_I2C
67549249e13SPoonam Aggrwal 
67649249e13SPoonam Aggrwal /*
67749249e13SPoonam Aggrwal  * SPI interface will not be available in case of NAND boot SPI CS0 will be
67849249e13SPoonam Aggrwal  * used for SLIC
67949249e13SPoonam Aggrwal  */
6800fa934d2SPrabhakar Kushwaha #if !defined(CONFIG_NAND) || !defined(CONFIG_NAND_SECBOOT)
68149249e13SPoonam Aggrwal /* eSPI - Enhanced SPI */
68249249e13SPoonam Aggrwal #define CONFIG_FSL_ESPI
68349249e13SPoonam Aggrwal #define CONFIG_SPI_FLASH
68449249e13SPoonam Aggrwal #define CONFIG_SPI_FLASH_SPANSION
68549249e13SPoonam Aggrwal #define CONFIG_CMD_SF
68649249e13SPoonam Aggrwal #define CONFIG_SF_DEFAULT_SPEED		10000000
68749249e13SPoonam Aggrwal #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_0
688d793e5a8SDipen Dudhat #endif
68949249e13SPoonam Aggrwal 
69049249e13SPoonam Aggrwal #if defined(CONFIG_TSEC_ENET)
69149249e13SPoonam Aggrwal #define CONFIG_MII			/* MII PHY management */
69249249e13SPoonam Aggrwal #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
69349249e13SPoonam Aggrwal #define CONFIG_TSEC1	1
69449249e13SPoonam Aggrwal #define CONFIG_TSEC1_NAME	"eTSEC1"
69549249e13SPoonam Aggrwal #define CONFIG_TSEC2	1
69649249e13SPoonam Aggrwal #define CONFIG_TSEC2_NAME	"eTSEC2"
69749249e13SPoonam Aggrwal #define CONFIG_TSEC3	1
69849249e13SPoonam Aggrwal #define CONFIG_TSEC3_NAME	"eTSEC3"
69949249e13SPoonam Aggrwal 
70049249e13SPoonam Aggrwal #define TSEC1_PHY_ADDR		1
70149249e13SPoonam Aggrwal #define TSEC2_PHY_ADDR		0
70249249e13SPoonam Aggrwal #define TSEC3_PHY_ADDR		2
70349249e13SPoonam Aggrwal 
70449249e13SPoonam Aggrwal #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
70549249e13SPoonam Aggrwal #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
70649249e13SPoonam Aggrwal #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
70749249e13SPoonam Aggrwal 
70849249e13SPoonam Aggrwal #define TSEC1_PHYIDX		0
70949249e13SPoonam Aggrwal #define TSEC2_PHYIDX		0
71049249e13SPoonam Aggrwal #define TSEC3_PHYIDX		0
71149249e13SPoonam Aggrwal 
71249249e13SPoonam Aggrwal #define CONFIG_ETHPRIME		"eTSEC1"
71349249e13SPoonam Aggrwal 
71449249e13SPoonam Aggrwal #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
71549249e13SPoonam Aggrwal 
71649249e13SPoonam Aggrwal /* TBI PHY configuration for SGMII mode */
71749249e13SPoonam Aggrwal #define CONFIG_TSEC_TBICR_SETTINGS ( \
71849249e13SPoonam Aggrwal 		TBICR_PHY_RESET \
71949249e13SPoonam Aggrwal 		| TBICR_ANEG_ENABLE \
72049249e13SPoonam Aggrwal 		| TBICR_FULL_DUPLEX \
72149249e13SPoonam Aggrwal 		| TBICR_SPEED1_SET \
72249249e13SPoonam Aggrwal 		)
72349249e13SPoonam Aggrwal 
72449249e13SPoonam Aggrwal #endif	/* CONFIG_TSEC_ENET */
72549249e13SPoonam Aggrwal 
72649249e13SPoonam Aggrwal 
72749249e13SPoonam Aggrwal /* SATA */
72849249e13SPoonam Aggrwal #define CONFIG_FSL_SATA
7299760b274SZang Roy-R61911 #define CONFIG_FSL_SATA_V2
73049249e13SPoonam Aggrwal #define CONFIG_LIBATA
73149249e13SPoonam Aggrwal 
73249249e13SPoonam Aggrwal #ifdef CONFIG_FSL_SATA
73349249e13SPoonam Aggrwal #define CONFIG_SYS_SATA_MAX_DEVICE	2
73449249e13SPoonam Aggrwal #define CONFIG_SATA1
73549249e13SPoonam Aggrwal #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
73649249e13SPoonam Aggrwal #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
73749249e13SPoonam Aggrwal #define CONFIG_SATA2
73849249e13SPoonam Aggrwal #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
73949249e13SPoonam Aggrwal #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
74049249e13SPoonam Aggrwal 
74149249e13SPoonam Aggrwal #define CONFIG_CMD_SATA
74249249e13SPoonam Aggrwal #define CONFIG_LBA48
74349249e13SPoonam Aggrwal #endif /* #ifdef CONFIG_FSL_SATA  */
74449249e13SPoonam Aggrwal 
74549249e13SPoonam Aggrwal #define CONFIG_MMC
74649249e13SPoonam Aggrwal #ifdef CONFIG_MMC
74749249e13SPoonam Aggrwal #define CONFIG_CMD_MMC
74849249e13SPoonam Aggrwal #define CONFIG_DOS_PARTITION
74949249e13SPoonam Aggrwal #define CONFIG_FSL_ESDHC
75049249e13SPoonam Aggrwal #define CONFIG_GENERIC_MMC
75149249e13SPoonam Aggrwal #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
75249249e13SPoonam Aggrwal #endif
75349249e13SPoonam Aggrwal 
75449249e13SPoonam Aggrwal #define CONFIG_HAS_FSL_DR_USB
75549249e13SPoonam Aggrwal 
75649249e13SPoonam Aggrwal #if defined(CONFIG_HAS_FSL_DR_USB)
75749249e13SPoonam Aggrwal #define CONFIG_USB_EHCI
75849249e13SPoonam Aggrwal 
75949249e13SPoonam Aggrwal #ifdef CONFIG_USB_EHCI
76049249e13SPoonam Aggrwal #define CONFIG_CMD_USB
76149249e13SPoonam Aggrwal #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
76249249e13SPoonam Aggrwal #define CONFIG_USB_EHCI_FSL
76349249e13SPoonam Aggrwal #define CONFIG_USB_STORAGE
76449249e13SPoonam Aggrwal #endif
76549249e13SPoonam Aggrwal #endif
76649249e13SPoonam Aggrwal 
76749249e13SPoonam Aggrwal /*
76849249e13SPoonam Aggrwal  * Environment
76949249e13SPoonam Aggrwal  */
770c9e1f588SYing Zhang #if defined(CONFIG_SDCARD)
77149249e13SPoonam Aggrwal #define CONFIG_ENV_IS_IN_MMC
7724394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION
77349249e13SPoonam Aggrwal #define CONFIG_SYS_MMC_ENV_DEV		0
77449249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE			0x2000
775c9e1f588SYing Zhang #elif defined(CONFIG_SPIFLASH)
77649249e13SPoonam Aggrwal #define CONFIG_ENV_IS_IN_SPI_FLASH
77749249e13SPoonam Aggrwal #define CONFIG_ENV_SPI_BUS	0
77849249e13SPoonam Aggrwal #define CONFIG_ENV_SPI_CS	0
77949249e13SPoonam Aggrwal #define CONFIG_ENV_SPI_MAX_HZ	10000000
78049249e13SPoonam Aggrwal #define CONFIG_ENV_SPI_MODE	0
78149249e13SPoonam Aggrwal #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
78249249e13SPoonam Aggrwal #define CONFIG_ENV_SECT_SIZE	0x10000
78349249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE		0x2000
7840fa934d2SPrabhakar Kushwaha #elif defined(CONFIG_NAND)
785d793e5a8SDipen Dudhat #define CONFIG_ENV_IS_IN_NAND
786c9e1f588SYing Zhang #ifdef CONFIG_TPL_BUILD
787c9e1f588SYing Zhang #define CONFIG_ENV_SIZE		0x2000
788c9e1f588SYing Zhang #define CONFIG_ENV_ADDR		(CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
789c9e1f588SYing Zhang #else
790e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PA)
791d793e5a8SDipen Dudhat #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
792e512c50bSShengzhou Liu #define CONFIG_ENV_RANGE	(3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
793e512c50bSShengzhou Liu #elif defined(CONFIG_P1010RDB_PB)
794e512c50bSShengzhou Liu #define CONFIG_ENV_SIZE		(16 * 1024)
795e512c50bSShengzhou Liu #define CONFIG_ENV_RANGE	(32 * CONFIG_ENV_SIZE) /* new block size 512K */
796e512c50bSShengzhou Liu #endif
797c9e1f588SYing Zhang #endif
798c9e1f588SYing Zhang #define CONFIG_ENV_OFFSET	(1024 * 1024)
7990fa934d2SPrabhakar Kushwaha #elif defined(CONFIG_SYS_RAMBOOT)
80049249e13SPoonam Aggrwal #define CONFIG_ENV_IS_NOWHERE		/* Store ENV in memory only */
80149249e13SPoonam Aggrwal #define CONFIG_ENV_ADDR			(CONFIG_SYS_MONITOR_BASE - 0x1000)
80249249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE			0x2000
80349249e13SPoonam Aggrwal #else
80449249e13SPoonam Aggrwal #define CONFIG_ENV_IS_IN_FLASH
80549249e13SPoonam Aggrwal #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
80649249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE		0x2000
80749249e13SPoonam Aggrwal #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
80849249e13SPoonam Aggrwal #endif
80949249e13SPoonam Aggrwal 
81049249e13SPoonam Aggrwal #define CONFIG_LOADS_ECHO		/* echo on for serial download */
81149249e13SPoonam Aggrwal #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
81249249e13SPoonam Aggrwal 
81349249e13SPoonam Aggrwal /*
81449249e13SPoonam Aggrwal  * Command line configuration.
81549249e13SPoonam Aggrwal  */
81649249e13SPoonam Aggrwal #include <config_cmd_default.h>
81749249e13SPoonam Aggrwal 
81849249e13SPoonam Aggrwal #define CONFIG_CMD_DATE
81949249e13SPoonam Aggrwal #define CONFIG_CMD_ERRATA
82049249e13SPoonam Aggrwal #define CONFIG_CMD_ELF
82149249e13SPoonam Aggrwal #define CONFIG_CMD_IRQ
82249249e13SPoonam Aggrwal #define CONFIG_CMD_MII
82349249e13SPoonam Aggrwal #define CONFIG_CMD_PING
82449249e13SPoonam Aggrwal #define CONFIG_CMD_SETEXPR
82549249e13SPoonam Aggrwal #define CONFIG_CMD_REGINFO
82649249e13SPoonam Aggrwal 
82749249e13SPoonam Aggrwal #undef CONFIG_WATCHDOG			/* watchdog disabled */
82849249e13SPoonam Aggrwal 
82949249e13SPoonam Aggrwal #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \
83049249e13SPoonam Aggrwal 		 || defined(CONFIG_FSL_SATA)
83149249e13SPoonam Aggrwal #define CONFIG_CMD_EXT2
83249249e13SPoonam Aggrwal #define CONFIG_CMD_FAT
83349249e13SPoonam Aggrwal #define CONFIG_DOS_PARTITION
83449249e13SPoonam Aggrwal #endif
83549249e13SPoonam Aggrwal 
836*737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
837*737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM
838*737537efSRuchika Gupta #define CONFIG_CMD_HASH
839*737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL
840*737537efSRuchika Gupta #endif
841*737537efSRuchika Gupta 
84249249e13SPoonam Aggrwal /*
84349249e13SPoonam Aggrwal  * Miscellaneous configurable options
84449249e13SPoonam Aggrwal  */
84549249e13SPoonam Aggrwal #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
84649249e13SPoonam Aggrwal #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
84749249e13SPoonam Aggrwal #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
84849249e13SPoonam Aggrwal #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
84949249e13SPoonam Aggrwal 
85049249e13SPoonam Aggrwal #if defined(CONFIG_CMD_KGDB)
85149249e13SPoonam Aggrwal #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
85249249e13SPoonam Aggrwal #else
85349249e13SPoonam Aggrwal #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
85449249e13SPoonam Aggrwal #endif
85549249e13SPoonam Aggrwal #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
85649249e13SPoonam Aggrwal 						/* Print Buffer Size */
85749249e13SPoonam Aggrwal #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
85849249e13SPoonam Aggrwal #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
85949249e13SPoonam Aggrwal 
86049249e13SPoonam Aggrwal /*
86149249e13SPoonam Aggrwal  * Internal Definitions
86249249e13SPoonam Aggrwal  *
86349249e13SPoonam Aggrwal  * Boot Flags
86449249e13SPoonam Aggrwal  */
86549249e13SPoonam Aggrwal #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
86649249e13SPoonam Aggrwal #define BOOTFLAG_WARM	0x02		/* Software reboot */
86749249e13SPoonam Aggrwal 
86849249e13SPoonam Aggrwal /*
86949249e13SPoonam Aggrwal  * For booting Linux, the board info and command line data
87049249e13SPoonam Aggrwal  * have to be in the first 64 MB of memory, since this is
87149249e13SPoonam Aggrwal  * the maximum mapped by the Linux kernel during initialization.
87249249e13SPoonam Aggrwal  */
87349249e13SPoonam Aggrwal #define CONFIG_SYS_BOOTMAPSZ	(64 << 20) /* Initial Memory map for Linux */
87449249e13SPoonam Aggrwal #define CONFIG_SYS_BOOTM_LEN	(64 << 20) /* Increase max gunzip size */
87549249e13SPoonam Aggrwal 
87649249e13SPoonam Aggrwal #if defined(CONFIG_CMD_KGDB)
87749249e13SPoonam Aggrwal #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
87849249e13SPoonam Aggrwal #endif
87949249e13SPoonam Aggrwal 
88049249e13SPoonam Aggrwal /*
88149249e13SPoonam Aggrwal  * Environment Configuration
88249249e13SPoonam Aggrwal  */
88349249e13SPoonam Aggrwal 
88449249e13SPoonam Aggrwal #if defined(CONFIG_TSEC_ENET)
88549249e13SPoonam Aggrwal #define CONFIG_HAS_ETH0
88649249e13SPoonam Aggrwal #define CONFIG_HAS_ETH1
88749249e13SPoonam Aggrwal #define CONFIG_HAS_ETH2
88849249e13SPoonam Aggrwal #endif
88949249e13SPoonam Aggrwal 
8908b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
891b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
89249249e13SPoonam Aggrwal #define CONFIG_UBOOTPATH	u-boot.bin/* U-Boot image on TFTP server */
89349249e13SPoonam Aggrwal 
89449249e13SPoonam Aggrwal /* default location for tftp and bootm */
89549249e13SPoonam Aggrwal #define CONFIG_LOADADDR		1000000
89649249e13SPoonam Aggrwal 
89749249e13SPoonam Aggrwal #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
89849249e13SPoonam Aggrwal #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
89949249e13SPoonam Aggrwal 
90049249e13SPoonam Aggrwal #define CONFIG_BAUDRATE		115200
90149249e13SPoonam Aggrwal 
90249249e13SPoonam Aggrwal #define	CONFIG_EXTRA_ENV_SETTINGS				\
9035368c55dSMarek Vasut 	"hwconfig=" __stringify(CONFIG_DEF_HWCONFIG)  "\0"	\
90449249e13SPoonam Aggrwal 	"netdev=eth0\0"						\
9055368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
90649249e13SPoonam Aggrwal 	"loadaddr=1000000\0"			\
90749249e13SPoonam Aggrwal 	"consoledev=ttyS0\0"				\
90849249e13SPoonam Aggrwal 	"ramdiskaddr=2000000\0"			\
90949249e13SPoonam Aggrwal 	"ramdiskfile=rootfs.ext2.gz.uboot\0"		\
91049249e13SPoonam Aggrwal 	"fdtaddr=c00000\0"				\
91149249e13SPoonam Aggrwal 	"fdtfile=p1010rdb.dtb\0"		\
91249249e13SPoonam Aggrwal 	"bdev=sda1\0"	\
91349249e13SPoonam Aggrwal 	"hwconfig=usb1:dr_mode=host,phy_type=utmi\0"	\
91449249e13SPoonam Aggrwal 	"othbootargs=ramdisk_size=600000\0" \
91549249e13SPoonam Aggrwal 	"usbfatboot=setenv bootargs root=/dev/ram rw "	\
91649249e13SPoonam Aggrwal 	"console=$consoledev,$baudrate $othbootargs; "	\
91749249e13SPoonam Aggrwal 	"usb start;"			\
91849249e13SPoonam Aggrwal 	"fatload usb 0:2 $loadaddr $bootfile;"		\
91949249e13SPoonam Aggrwal 	"fatload usb 0:2 $fdtaddr $fdtfile;"	\
92049249e13SPoonam Aggrwal 	"fatload usb 0:2 $ramdiskaddr $ramdiskfile;"	\
92149249e13SPoonam Aggrwal 	"bootm $loadaddr $ramdiskaddr $fdtaddr\0"		\
92249249e13SPoonam Aggrwal 	"usbext2boot=setenv bootargs root=/dev/ram rw "	\
92349249e13SPoonam Aggrwal 	"console=$consoledev,$baudrate $othbootargs; "	\
92449249e13SPoonam Aggrwal 	"usb start;"			\
92549249e13SPoonam Aggrwal 	"ext2load usb 0:4 $loadaddr $bootfile;"		\
92649249e13SPoonam Aggrwal 	"ext2load usb 0:4 $fdtaddr $fdtfile;"	\
92749249e13SPoonam Aggrwal 	"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"	\
92849249e13SPoonam Aggrwal 	"bootm $loadaddr $ramdiskaddr $fdtaddr\0"	\
929e512c50bSShengzhou Liu 	CONFIG_BOOTMODE
930e512c50bSShengzhou Liu 
931e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PA)
932e512c50bSShengzhou Liu #define CONFIG_BOOTMODE \
933e512c50bSShengzhou Liu 	"boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
934e512c50bSShengzhou Liu 	"mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
935e512c50bSShengzhou Liu 	"boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
936e512c50bSShengzhou Liu 	"mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
937e512c50bSShengzhou Liu 	"boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
938e512c50bSShengzhou Liu 	"mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
939e512c50bSShengzhou Liu 
940e512c50bSShengzhou Liu #elif defined(CONFIG_P1010RDB_PB)
941e512c50bSShengzhou Liu #define CONFIG_BOOTMODE \
942e512c50bSShengzhou Liu 	"boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
943e512c50bSShengzhou Liu 	"i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
944e512c50bSShengzhou Liu 	"boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
945e512c50bSShengzhou Liu 	"i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
946e512c50bSShengzhou Liu 	"boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
947e512c50bSShengzhou Liu 	"i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
948e512c50bSShengzhou Liu 	"boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
949e512c50bSShengzhou Liu 	"i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
950e512c50bSShengzhou Liu 	"boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
951e512c50bSShengzhou Liu 	"i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
952e512c50bSShengzhou Liu #endif
95349249e13SPoonam Aggrwal 
95449249e13SPoonam Aggrwal #define CONFIG_RAMBOOTCOMMAND		\
95549249e13SPoonam Aggrwal 	"setenv bootargs root=/dev/ram rw "	\
95649249e13SPoonam Aggrwal 	"console=$consoledev,$baudrate $othbootargs; "	\
95749249e13SPoonam Aggrwal 	"tftp $ramdiskaddr $ramdiskfile;"	\
95849249e13SPoonam Aggrwal 	"tftp $loadaddr $bootfile;"		\
95949249e13SPoonam Aggrwal 	"tftp $fdtaddr $fdtfile;"		\
96049249e13SPoonam Aggrwal 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
96149249e13SPoonam Aggrwal 
96249249e13SPoonam Aggrwal #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
96349249e13SPoonam Aggrwal 
9642f439e80SRuchika Gupta #include <asm/fsl_secure_boot.h>
9652f439e80SRuchika Gupta 
96649249e13SPoonam Aggrwal #endif	/* __CONFIG_H */
967