149249e13SPoonam Aggrwal /* 249249e13SPoonam Aggrwal * Copyright 2010-2011 Freescale Semiconductor, Inc. 349249e13SPoonam Aggrwal * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 549249e13SPoonam Aggrwal */ 649249e13SPoonam Aggrwal 749249e13SPoonam Aggrwal /* 849249e13SPoonam Aggrwal * P010 RDB board configuration file 949249e13SPoonam Aggrwal */ 1049249e13SPoonam Aggrwal 1149249e13SPoonam Aggrwal #ifndef __CONFIG_H 1249249e13SPoonam Aggrwal #define __CONFIG_H 1349249e13SPoonam Aggrwal 1449249e13SPoonam Aggrwal #ifdef CONFIG_36BIT 1549249e13SPoonam Aggrwal #define CONFIG_PHYS_64BIT 1649249e13SPoonam Aggrwal #endif 17*653c28f3SYing Zhang #define CONFIG_SYS_GENERIC_BOARD 18*653c28f3SYing Zhang #define CONFIG_DISPLAY_BOARDINFO 1949249e13SPoonam Aggrwal 2049249e13SPoonam Aggrwal #define CONFIG_P1010 2174fa22edSPrabhakar Kushwaha #define CONFIG_E500 /* BOOKE e500 family */ 2274fa22edSPrabhakar Kushwaha #include <asm/config_mpc85xx.h> 23d793e5a8SDipen Dudhat #define CONFIG_NAND_FSL_IFC 2449249e13SPoonam Aggrwal 2549249e13SPoonam Aggrwal #ifdef CONFIG_SDCARD 26c9e1f588SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 27c9e1f588SYing Zhang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 28c9e1f588SYing Zhang #define CONFIG_SPL_ENV_SUPPORT 29c9e1f588SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT 30c9e1f588SYing Zhang #define CONFIG_SPL_MMC_SUPPORT 31c9e1f588SYing Zhang #define CONFIG_SPL_MMC_MINIMAL 32c9e1f588SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE 33c9e1f588SYing Zhang #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 34c9e1f588SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT 35c9e1f588SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT 36c9e1f588SYing Zhang #define CONFIG_SPL_I2C_SUPPORT 37c9e1f588SYing Zhang #define CONFIG_FSL_LAW /* Use common FSL init code */ 38c9e1f588SYing Zhang #define CONFIG_SYS_TEXT_BASE 0x11001000 39c9e1f588SYing Zhang #define CONFIG_SPL_TEXT_BASE 0xD0001000 40c9e1f588SYing Zhang #define CONFIG_SPL_PAD_TO 0x18000 41c9e1f588SYing Zhang #define CONFIG_SPL_MAX_SIZE (96 * 1024) 42c9e1f588SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_SIZE (512 << 10) 43c9e1f588SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000) 44c9e1f588SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000) 45c9e1f588SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_OFFS (96 << 10) 46c9e1f588SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC 47c9e1f588SYing Zhang #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 48c9e1f588SYing Zhang #define CONFIG_SPL_MMC_BOOT 49c9e1f588SYing Zhang #ifdef CONFIG_SPL_BUILD 50c9e1f588SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR 51c9e1f588SYing Zhang #endif 5249249e13SPoonam Aggrwal #endif 5349249e13SPoonam Aggrwal 5449249e13SPoonam Aggrwal #ifdef CONFIG_SPIFLASH 55c9e1f588SYing Zhang #ifdef CONFIG_SECURE_BOOT 5649249e13SPoonam Aggrwal #define CONFIG_RAMBOOT_SPIFLASH 5749249e13SPoonam Aggrwal #define CONFIG_SYS_TEXT_BASE 0x11000000 5884e0fb40SRuchika Gupta #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 59c9e1f588SYing Zhang #else 60c9e1f588SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 61c9e1f588SYing Zhang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 62c9e1f588SYing Zhang #define CONFIG_SPL_ENV_SUPPORT 63c9e1f588SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT 64c9e1f588SYing Zhang #define CONFIG_SPL_SPI_SUPPORT 65c9e1f588SYing Zhang #define CONFIG_SPL_SPI_FLASH_SUPPORT 66c9e1f588SYing Zhang #define CONFIG_SPL_SPI_FLASH_MINIMAL 67c9e1f588SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE 68c9e1f588SYing Zhang #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 69c9e1f588SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT 70c9e1f588SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT 71c9e1f588SYing Zhang #define CONFIG_SPL_I2C_SUPPORT 72c9e1f588SYing Zhang #define CONFIG_FSL_LAW /* Use common FSL init code */ 73c9e1f588SYing Zhang #define CONFIG_SYS_TEXT_BASE 0x11001000 74c9e1f588SYing Zhang #define CONFIG_SPL_TEXT_BASE 0xD0001000 75c9e1f588SYing Zhang #define CONFIG_SPL_PAD_TO 0x18000 76c9e1f588SYing Zhang #define CONFIG_SPL_MAX_SIZE (96 * 1024) 77c9e1f588SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (512 << 10) 78c9e1f588SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000) 79c9e1f588SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000) 80c9e1f588SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (96 << 10) 81c9e1f588SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC 82c9e1f588SYing Zhang #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 83c9e1f588SYing Zhang #define CONFIG_SPL_SPI_BOOT 84c9e1f588SYing Zhang #ifdef CONFIG_SPL_BUILD 85c9e1f588SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR 86c9e1f588SYing Zhang #endif 87c9e1f588SYing Zhang #endif 8849249e13SPoonam Aggrwal #endif 8949249e13SPoonam Aggrwal 900fa934d2SPrabhakar Kushwaha #ifdef CONFIG_NAND 91c9e1f588SYing Zhang #ifdef CONFIG_SECURE_BOOT 920fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_INIT_MINIMAL 930fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_SERIAL_SUPPORT 940fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_NAND_SUPPORT 95fbe76ae4SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT 960fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE 970fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 980fa934d2SPrabhakar Kushwaha 990fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0x00201000 1000fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE 0xFFFFE000 1010fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE 8192 1020fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000 1030fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK 0x00100000 104e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000) 1050fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE) 1060fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 1070fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS 0 1080fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 109c9e1f588SYing Zhang #else 110c9e1f588SYing Zhang #ifdef CONFIG_TPL_BUILD 111c9e1f588SYing Zhang #define CONFIG_SPL_NAND_BOOT 112c9e1f588SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE 113c9e1f588SYing Zhang #define CONFIG_SPL_ENV_SUPPORT 114c9e1f588SYing Zhang #define CONFIG_SPL_NAND_INIT 115c9e1f588SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT 116c9e1f588SYing Zhang #define CONFIG_SPL_LIBGENERIC_SUPPORT 117c9e1f588SYing Zhang #define CONFIG_SPL_LIBCOMMON_SUPPORT 118c9e1f588SYing Zhang #define CONFIG_SPL_I2C_SUPPORT 119c9e1f588SYing Zhang #define CONFIG_SPL_NAND_SUPPORT 120c9e1f588SYing Zhang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 121c9e1f588SYing Zhang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 122c9e1f588SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR 123c9e1f588SYing Zhang #define CONFIG_SPL_MAX_SIZE (128 << 10) 124c9e1f588SYing Zhang #define CONFIG_SPL_TEXT_BASE 0xD0001000 125c9e1f588SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC 126c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE (576 << 10) 127c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000) 128c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000) 129c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10) 130c9e1f588SYing Zhang #elif defined(CONFIG_SPL_BUILD) 131c9e1f588SYing Zhang #define CONFIG_SPL_INIT_MINIMAL 132c9e1f588SYing Zhang #define CONFIG_SPL_SERIAL_SUPPORT 133c9e1f588SYing Zhang #define CONFIG_SPL_NAND_SUPPORT 134c9e1f588SYing Zhang #define CONFIG_SPL_NAND_MINIMAL 135c9e1f588SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE 136c9e1f588SYing Zhang #define CONFIG_SPL_TEXT_BASE 0xff800000 137c9e1f588SYing Zhang #define CONFIG_SPL_MAX_SIZE 8192 138c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10) 139c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST 0xD0000000 140c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START 0xD0000000 141c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10) 142d793e5a8SDipen Dudhat #endif 143c9e1f588SYing Zhang #define CONFIG_SPL_PAD_TO 0x20000 144c9e1f588SYing Zhang #define CONFIG_TPL_PAD_TO 0x20000 145c9e1f588SYing Zhang #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 146c9e1f588SYing Zhang #define CONFIG_SYS_TEXT_BASE 0x11001000 147c9e1f588SYing Zhang #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 148c9e1f588SYing Zhang #endif 149c9e1f588SYing Zhang #endif 1502f439e80SRuchika Gupta 1512f439e80SRuchika Gupta #ifdef CONFIG_NAND_SECBOOT /* NAND Boot */ 1522f439e80SRuchika Gupta #define CONFIG_RAMBOOT_NAND 1532f439e80SRuchika Gupta #define CONFIG_SYS_TEXT_BASE 0x11000000 154e222b1f3SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 1552f439e80SRuchika Gupta #endif 1562f439e80SRuchika Gupta 15749249e13SPoonam Aggrwal #ifndef CONFIG_SYS_TEXT_BASE 158e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0xeff40000 15949249e13SPoonam Aggrwal #endif 16049249e13SPoonam Aggrwal 16149249e13SPoonam Aggrwal #ifndef CONFIG_RESET_VECTOR_ADDRESS 16249249e13SPoonam Aggrwal #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 16349249e13SPoonam Aggrwal #endif 16449249e13SPoonam Aggrwal 1650fa934d2SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 1660fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 1670fa934d2SPrabhakar Kushwaha #else 16849249e13SPoonam Aggrwal #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 16949249e13SPoonam Aggrwal #endif 17049249e13SPoonam Aggrwal 17149249e13SPoonam Aggrwal /* High Level Configuration Options */ 17249249e13SPoonam Aggrwal #define CONFIG_BOOKE /* BOOKE */ 17349249e13SPoonam Aggrwal #define CONFIG_E500 /* BOOKE e500 family */ 17449249e13SPoonam Aggrwal #define CONFIG_FSL_IFC /* Enable IFC Support */ 175737537efSRuchika Gupta #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 17649249e13SPoonam Aggrwal #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */ 17749249e13SPoonam Aggrwal 17849249e13SPoonam Aggrwal #define CONFIG_PCI /* Enable PCI/PCIE */ 17949249e13SPoonam Aggrwal #if defined(CONFIG_PCI) 18049249e13SPoonam Aggrwal #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */ 18149249e13SPoonam Aggrwal #define CONFIG_PCIE2 /* PCIE controler 2 (slot 2) */ 18249249e13SPoonam Aggrwal #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 183842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ 18449249e13SPoonam Aggrwal #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 18549249e13SPoonam Aggrwal #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 18649249e13SPoonam Aggrwal 18749249e13SPoonam Aggrwal #define CONFIG_CMD_NET 18849249e13SPoonam Aggrwal #define CONFIG_CMD_PCI 18949249e13SPoonam Aggrwal 19049249e13SPoonam Aggrwal #define CONFIG_E1000 /* E1000 pci Ethernet card*/ 19149249e13SPoonam Aggrwal 19249249e13SPoonam Aggrwal /* 19349249e13SPoonam Aggrwal * PCI Windows 19449249e13SPoonam Aggrwal * Memory space is mapped 1-1, but I/O space must start from 0. 19549249e13SPoonam Aggrwal */ 19649249e13SPoonam Aggrwal /* controller 1, Slot 1, tgtid 1, Base address a000 */ 19749249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_NAME "mini PCIe Slot" 19849249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 19949249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 20049249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 20149249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 20249249e13SPoonam Aggrwal #else 20349249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 20449249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 20549249e13SPoonam Aggrwal #endif 20649249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 20749249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 20849249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 20949249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 21049249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 21149249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull 21249249e13SPoonam Aggrwal #else 21349249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000 21449249e13SPoonam Aggrwal #endif 21549249e13SPoonam Aggrwal 21649249e13SPoonam Aggrwal /* controller 2, Slot 2, tgtid 2, Base address 9000 */ 217e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PA) 21849249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_NAME "PCIe Slot" 219e512c50bSShengzhou Liu #elif defined(CONFIG_P1010RDB_PB) 220e512c50bSShengzhou Liu #define CONFIG_SYS_PCIE2_NAME "mini PCIe Slot" 221e512c50bSShengzhou Liu #endif 22249249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 22349249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 22449249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000 22549249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 22649249e13SPoonam Aggrwal #else 22749249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 22849249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 22949249e13SPoonam Aggrwal #endif 23049249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 23149249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000 23249249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 23349249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 23449249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 23549249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull 23649249e13SPoonam Aggrwal #else 23749249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000 23849249e13SPoonam Aggrwal #endif 23949249e13SPoonam Aggrwal 24049249e13SPoonam Aggrwal #define CONFIG_PCI_PNP /* do pci plug-and-play */ 24149249e13SPoonam Aggrwal 24249249e13SPoonam Aggrwal #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 24349249e13SPoonam Aggrwal #define CONFIG_DOS_PARTITION 24449249e13SPoonam Aggrwal #endif 24549249e13SPoonam Aggrwal 24649249e13SPoonam Aggrwal #define CONFIG_FSL_LAW /* Use common FSL init code */ 24749249e13SPoonam Aggrwal #define CONFIG_TSEC_ENET 24849249e13SPoonam Aggrwal #define CONFIG_ENV_OVERWRITE 24949249e13SPoonam Aggrwal 25049249e13SPoonam Aggrwal #define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on P1010 RDB */ 25149249e13SPoonam Aggrwal #define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for P1010 RDB */ 25249249e13SPoonam Aggrwal 25349249e13SPoonam Aggrwal #define CONFIG_MISC_INIT_R 25449249e13SPoonam Aggrwal #define CONFIG_HWCONFIG 25549249e13SPoonam Aggrwal /* 25649249e13SPoonam Aggrwal * These can be toggled for performance analysis, otherwise use default. 25749249e13SPoonam Aggrwal */ 25849249e13SPoonam Aggrwal #define CONFIG_L2_CACHE /* toggle L2 cache */ 25949249e13SPoonam Aggrwal #define CONFIG_BTB /* toggle branch predition */ 26049249e13SPoonam Aggrwal 26149249e13SPoonam Aggrwal #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ 26249249e13SPoonam Aggrwal 26349249e13SPoonam Aggrwal #define CONFIG_ENABLE_36BIT_PHYS 26449249e13SPoonam Aggrwal 26549249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 26649249e13SPoonam Aggrwal #define CONFIG_ADDR_MAP 1 26749249e13SPoonam Aggrwal #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 26849249e13SPoonam Aggrwal #endif 26949249e13SPoonam Aggrwal 270c3cc02afSZhao Qiang #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 27149249e13SPoonam Aggrwal #define CONFIG_SYS_MEMTEST_END 0x1fffffff 27249249e13SPoonam Aggrwal #define CONFIG_PANIC_HANG /* do not reset board on panic */ 27349249e13SPoonam Aggrwal 27449249e13SPoonam Aggrwal /* DDR Setup */ 2755614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3 2761ba62f10SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING 27749249e13SPoonam Aggrwal #define CONFIG_DDR_SPD 27849249e13SPoonam Aggrwal #define CONFIG_SYS_SPD_BUS_NUM 1 27949249e13SPoonam Aggrwal #define SPD_EEPROM_ADDRESS 0x52 28049249e13SPoonam Aggrwal 28149249e13SPoonam Aggrwal #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 28249249e13SPoonam Aggrwal 28349249e13SPoonam Aggrwal #ifndef __ASSEMBLY__ 28449249e13SPoonam Aggrwal extern unsigned long get_sdram_size(void); 28549249e13SPoonam Aggrwal #endif 28649249e13SPoonam Aggrwal #define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */ 28749249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 28849249e13SPoonam Aggrwal #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 28949249e13SPoonam Aggrwal 29049249e13SPoonam Aggrwal #define CONFIG_DIMM_SLOTS_PER_CTLR 1 29149249e13SPoonam Aggrwal #define CONFIG_CHIP_SELECTS_PER_CTRL 1 29249249e13SPoonam Aggrwal 29349249e13SPoonam Aggrwal /* DDR3 Controller Settings */ 29449249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f 29549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302 29649249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000 29749249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 29849249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000 29949249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000 30049249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000 30149249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 30249249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_SR_CNTR 0x00000000 30349249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_RCW_1 0x00000000 30449249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_RCW_2 0x00000000 305e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_CONTROL 0xc70c0008 /* Type = DDR3 */ 306e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_CONTROL_2 0x24401000 30749249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_4 0x00000001 30849249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_5 0x03402400 30949249e13SPoonam Aggrwal 310e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_TIMING_3_800 0x00030000 311e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_TIMING_0_800 0x00110104 312e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644 31349249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA888CF 31449249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000 315e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_MODE_1_800 0x00441420 316e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_MODE_2_800 0x00000000 31749249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300100 318e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608 31949249e13SPoonam Aggrwal 32049249e13SPoonam Aggrwal /* settings for DDR3 at 667MT/s */ 32149249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_3_667 0x00010000 32249249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_0_667 0x00110004 32349249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_1_667 0x5d59e544 32449249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_2_667 0x0FA890CD 32549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CLK_CTRL_667 0x03000000 32649249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_1_667 0x00441210 32749249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_2_667 0x00000000 32849249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INTERVAL_667 0x0a280000 32949249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_WRLVL_CONTROL_667 0x8675F608 33049249e13SPoonam Aggrwal 33149249e13SPoonam Aggrwal #define CONFIG_SYS_CCSRBAR 0xffe00000 33249249e13SPoonam Aggrwal #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 33349249e13SPoonam Aggrwal 334d793e5a8SDipen Dudhat /* Don't relocate CCSRBAR while in NAND_SPL */ 3350fa934d2SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 336d793e5a8SDipen Dudhat #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 337d793e5a8SDipen Dudhat #endif 338d793e5a8SDipen Dudhat 33949249e13SPoonam Aggrwal /* 34049249e13SPoonam Aggrwal * Memory map 34149249e13SPoonam Aggrwal * 34249249e13SPoonam Aggrwal * 0x0000_0000 0x3fff_ffff DDR 1G cacheable 34349249e13SPoonam Aggrwal * 0x8000_0000 0xbfff_ffff PCI Express Mem 1.5G non-cacheable 34449249e13SPoonam Aggrwal * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable 34549249e13SPoonam Aggrwal * 34649249e13SPoonam Aggrwal * Localbus non-cacheable 34749249e13SPoonam Aggrwal * 0xff80_0000 0xff8f_ffff NAND Flash 1M non-cacheable 34849249e13SPoonam Aggrwal * 0xffb0_0000 0xffbf_ffff Board CPLD 1M non-cacheable 34949249e13SPoonam Aggrwal * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 35049249e13SPoonam Aggrwal * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 35149249e13SPoonam Aggrwal */ 35249249e13SPoonam Aggrwal 35349249e13SPoonam Aggrwal /* 35449249e13SPoonam Aggrwal * IFC Definitions 35549249e13SPoonam Aggrwal */ 35649249e13SPoonam Aggrwal /* NOR Flash on IFC */ 3570fa934d2SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 3580fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH 3590fa934d2SPrabhakar Kushwaha #endif 3600fa934d2SPrabhakar Kushwaha 36149249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BASE 0xee000000 36249249e13SPoonam Aggrwal #define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */ 36349249e13SPoonam Aggrwal 36449249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 36549249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 36649249e13SPoonam Aggrwal #else 36749249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 36849249e13SPoonam Aggrwal #endif 36949249e13SPoonam Aggrwal 37049249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 37149249e13SPoonam Aggrwal CSPR_PORT_SIZE_16 | \ 37249249e13SPoonam Aggrwal CSPR_MSEL_NOR | \ 37349249e13SPoonam Aggrwal CSPR_V) 37449249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_AMASK IFC_AMASK(32*1024*1024) 37549249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(7) 37649249e13SPoonam Aggrwal /* NOR Flash Timing Params */ 37749249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM0 FTIM0_NOR_TACSE(0x4) | \ 37849249e13SPoonam Aggrwal FTIM0_NOR_TEADC(0x5) | \ 37949249e13SPoonam Aggrwal FTIM0_NOR_TEAHC(0x5) 38049249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM1 FTIM1_NOR_TACO(0x1e) | \ 38149249e13SPoonam Aggrwal FTIM1_NOR_TRAD_NOR(0x0f) 38249249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM2 FTIM2_NOR_TCS(0x4) | \ 38349249e13SPoonam Aggrwal FTIM2_NOR_TCH(0x4) | \ 38449249e13SPoonam Aggrwal FTIM2_NOR_TWP(0x1c) 38549249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM3 0x0 38649249e13SPoonam Aggrwal 38749249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 38849249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_QUIET_TEST 38949249e13SPoonam Aggrwal #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 39049249e13SPoonam Aggrwal #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 39149249e13SPoonam Aggrwal 39249249e13SPoonam Aggrwal #undef CONFIG_SYS_FLASH_CHECKSUM 39349249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 39449249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 39549249e13SPoonam Aggrwal 39649249e13SPoonam Aggrwal /* CFI for NOR Flash */ 39749249e13SPoonam Aggrwal #define CONFIG_FLASH_CFI_DRIVER 39849249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_CFI 39949249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_EMPTY_INFO 40049249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 40149249e13SPoonam Aggrwal 40249249e13SPoonam Aggrwal /* NAND Flash on IFC */ 40349249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_BASE 0xff800000 40449249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 40549249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull 40649249e13SPoonam Aggrwal #else 40749249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 40849249e13SPoonam Aggrwal #endif 40949249e13SPoonam Aggrwal 410ac688078SZhao Qiang #define CONFIG_MTD_DEVICE 411ac688078SZhao Qiang #define CONFIG_MTD_PARTITION 412ac688078SZhao Qiang #define CONFIG_CMD_MTDPARTS 413ac688078SZhao Qiang #define MTDIDS_DEFAULT "nand0=ff800000.flash" 414ac688078SZhao Qiang #define MTDPARTS_DEFAULT \ 415ac688078SZhao Qiang "mtdparts=ff800000.flash:2m(uboot-env),1m(dtb),5m(kernel),56m(fs),-(usr)" 416ac688078SZhao Qiang 41749249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 41849249e13SPoonam Aggrwal | CSPR_PORT_SIZE_8 \ 41949249e13SPoonam Aggrwal | CSPR_MSEL_NAND \ 42049249e13SPoonam Aggrwal | CSPR_V) 42149249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 422e512c50bSShengzhou Liu 423e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PA) 42449249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 42549249e13SPoonam Aggrwal | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 42649249e13SPoonam Aggrwal | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 42749249e13SPoonam Aggrwal | CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \ 42849249e13SPoonam Aggrwal | CSOR_NAND_PGS_512 /* Page Size = 512b */ \ 42949249e13SPoonam Aggrwal | CSOR_NAND_SPRZ_16 /* Spare size = 16 */ \ 43049249e13SPoonam Aggrwal | CSOR_NAND_PB(32)) /* 32 Pages Per Block */ 431e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024) 432e512c50bSShengzhou Liu 433e512c50bSShengzhou Liu #elif defined(CONFIG_P1010RDB_PB) 434e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_ONFI_DETECTION 435e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 436e512c50bSShengzhou Liu | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 437e512c50bSShengzhou Liu | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 438e512c50bSShengzhou Liu | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 439e512c50bSShengzhou Liu | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 440e512c50bSShengzhou Liu | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \ 441e512c50bSShengzhou Liu | CSOR_NAND_PB(128)) /*Pages Per Block = 128 */ 442e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 443e512c50bSShengzhou Liu #endif 44449249e13SPoonam Aggrwal 445d793e5a8SDipen Dudhat #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 446d793e5a8SDipen Dudhat #define CONFIG_SYS_MAX_NAND_DEVICE 1 447d793e5a8SDipen Dudhat #define CONFIG_MTD_NAND_VERIFY_WRITE 448d793e5a8SDipen Dudhat #define CONFIG_CMD_NAND 449d793e5a8SDipen Dudhat 450e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PA) 45149249e13SPoonam Aggrwal /* NAND Flash Timing Params */ 45249249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM0 FTIM0_NAND_TCCST(0x01) | \ 45349249e13SPoonam Aggrwal FTIM0_NAND_TWP(0x0C) | \ 45449249e13SPoonam Aggrwal FTIM0_NAND_TWCHT(0x04) | \ 45549249e13SPoonam Aggrwal FTIM0_NAND_TWH(0x05) 45649249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM1 FTIM1_NAND_TADLE(0x1d) | \ 45749249e13SPoonam Aggrwal FTIM1_NAND_TWBE(0x1d) | \ 45849249e13SPoonam Aggrwal FTIM1_NAND_TRR(0x07) | \ 45949249e13SPoonam Aggrwal FTIM1_NAND_TRP(0x0c) 46049249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM2 FTIM2_NAND_TRAD(0x0c) | \ 46149249e13SPoonam Aggrwal FTIM2_NAND_TREH(0x05) | \ 46249249e13SPoonam Aggrwal FTIM2_NAND_TWHRE(0x0f) 46349249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04) 46449249e13SPoonam Aggrwal 465e512c50bSShengzhou Liu #elif defined(CONFIG_P1010RDB_PB) 466e512c50bSShengzhou Liu /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */ 467e512c50bSShengzhou Liu /* ONFI NAND Flash mode0 Timing Params */ 468e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07)| \ 469e512c50bSShengzhou Liu FTIM0_NAND_TWP(0x18) | \ 470e512c50bSShengzhou Liu FTIM0_NAND_TWCHT(0x07) | \ 471e512c50bSShengzhou Liu FTIM0_NAND_TWH(0x0a)) 472e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32)| \ 473e512c50bSShengzhou Liu FTIM1_NAND_TWBE(0x39) | \ 474e512c50bSShengzhou Liu FTIM1_NAND_TRR(0x0e) | \ 475e512c50bSShengzhou Liu FTIM1_NAND_TRP(0x18)) 476e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 477e512c50bSShengzhou Liu FTIM2_NAND_TREH(0x0a) | \ 478e512c50bSShengzhou Liu FTIM2_NAND_TWHRE(0x1e)) 479e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_FTIM3 0x0 480e512c50bSShengzhou Liu #endif 481e512c50bSShengzhou Liu 48249249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_DDR_LAW 11 48349249e13SPoonam Aggrwal 48449249e13SPoonam Aggrwal /* Set up IFC registers for boot location NOR/NAND */ 4850fa934d2SPrabhakar Kushwaha #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT) 486d793e5a8SDipen Dudhat #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 487d793e5a8SDipen Dudhat #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 488d793e5a8SDipen Dudhat #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 489d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 490d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 491d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 492d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 493d793e5a8SDipen Dudhat #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 494d793e5a8SDipen Dudhat #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 495d793e5a8SDipen Dudhat #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 496d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 497d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 498d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 499d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 500d793e5a8SDipen Dudhat #else 50149249e13SPoonam Aggrwal #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 50249249e13SPoonam Aggrwal #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 50349249e13SPoonam Aggrwal #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 50449249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 50549249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 50649249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 50749249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 50849249e13SPoonam Aggrwal #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 50949249e13SPoonam Aggrwal #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 51049249e13SPoonam Aggrwal #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 51149249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 51249249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 51349249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 51449249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 515d793e5a8SDipen Dudhat #endif 516d793e5a8SDipen Dudhat 51749249e13SPoonam Aggrwal /* CPLD on IFC */ 51849249e13SPoonam Aggrwal #define CONFIG_SYS_CPLD_BASE 0xffb00000 51949249e13SPoonam Aggrwal 52049249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT 52149249e13SPoonam Aggrwal #define CONFIG_SYS_CPLD_BASE_PHYS 0xfffb00000ull 52249249e13SPoonam Aggrwal #else 52349249e13SPoonam Aggrwal #define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE 52449249e13SPoonam Aggrwal #endif 52549249e13SPoonam Aggrwal 52649249e13SPoonam Aggrwal #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 52749249e13SPoonam Aggrwal | CSPR_PORT_SIZE_8 \ 52849249e13SPoonam Aggrwal | CSPR_MSEL_GPCM \ 52949249e13SPoonam Aggrwal | CSPR_V) 53049249e13SPoonam Aggrwal #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024) 53149249e13SPoonam Aggrwal #define CONFIG_SYS_CSOR3 0x0 53249249e13SPoonam Aggrwal /* CPLD Timing parameters for IFC CS3 */ 53349249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 53449249e13SPoonam Aggrwal FTIM0_GPCM_TEADC(0x0e) | \ 53549249e13SPoonam Aggrwal FTIM0_GPCM_TEAHC(0x0e)) 53649249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 53749249e13SPoonam Aggrwal FTIM1_GPCM_TRAD(0x1f)) 53849249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 539de519163SShaohui Xie FTIM2_GPCM_TCH(0x8) | \ 54049249e13SPoonam Aggrwal FTIM2_GPCM_TWP(0x1f)) 54149249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM3 0x0 54249249e13SPoonam Aggrwal 54376c9aaf5SAneesh Bansal #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \ 54476c9aaf5SAneesh Bansal defined(CONFIG_RAMBOOT_NAND) 54549249e13SPoonam Aggrwal #define CONFIG_SYS_RAMBOOT 54649249e13SPoonam Aggrwal #define CONFIG_SYS_EXTRA_ENV_RELOC 54749249e13SPoonam Aggrwal #else 54849249e13SPoonam Aggrwal #undef CONFIG_SYS_RAMBOOT 54949249e13SPoonam Aggrwal #endif 55049249e13SPoonam Aggrwal 55174fa22edSPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399 55250c76367SAneesh Bansal #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT) 55374fa22edSPrabhakar Kushwaha #define CONFIG_A003399_NOR_WORKAROUND 55474fa22edSPrabhakar Kushwaha #endif 55574fa22edSPrabhakar Kushwaha #endif 55674fa22edSPrabhakar Kushwaha 55749249e13SPoonam Aggrwal #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */ 55849249e13SPoonam Aggrwal #define CONFIG_BOARD_EARLY_INIT_R 55949249e13SPoonam Aggrwal 56049249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_RAM_LOCK 56149249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */ 56249249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */ 56349249e13SPoonam Aggrwal 56449249e13SPoonam Aggrwal #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END \ 56549249e13SPoonam Aggrwal - GENERATED_GBL_DATA_SIZE) 56649249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 56749249e13SPoonam Aggrwal 5689307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 56949249e13SPoonam Aggrwal #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/ 57049249e13SPoonam Aggrwal 571c9e1f588SYing Zhang /* 572c9e1f588SYing Zhang * Config the L2 Cache as L2 SRAM 573c9e1f588SYing Zhang */ 574c9e1f588SYing Zhang #if defined(CONFIG_SPL_BUILD) 575c9e1f588SYing Zhang #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH) 576c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000 577c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 578c9e1f588SYing Zhang #define CONFIG_SYS_L2_SIZE (256 << 10) 579c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 580c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000 581c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024) 582c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_STACK_SIZE (16 << 10) 583c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024) 584c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE (128 << 10) 585c9e1f588SYing Zhang #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024) 586c9e1f588SYing Zhang #elif defined(CONFIG_NAND) 587c9e1f588SYing Zhang #ifdef CONFIG_TPL_BUILD 588c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000 589c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 590c9e1f588SYing Zhang #define CONFIG_SYS_L2_SIZE (256 << 10) 591c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 592c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000 593c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024) 594c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024) 595c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10) 596c9e1f588SYing Zhang #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024) 597c9e1f588SYing Zhang #else 598c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000 599c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 600c9e1f588SYing Zhang #define CONFIG_SYS_L2_SIZE (256 << 10) 601c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 602c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000) 603c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 604c9e1f588SYing Zhang #endif 605c9e1f588SYing Zhang #endif 606c9e1f588SYing Zhang #endif 607c9e1f588SYing Zhang 60849249e13SPoonam Aggrwal /* Serial Port */ 60949249e13SPoonam Aggrwal #define CONFIG_CONS_INDEX 1 61049249e13SPoonam Aggrwal #undef CONFIG_SERIAL_SOFTWARE_FIFO 61149249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550 61249249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_SERIAL 61349249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_REG_SIZE 1 61449249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 615c9e1f588SYing Zhang #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL) 616d793e5a8SDipen Dudhat #define CONFIG_NS16550_MIN_FUNCTIONS 617d793e5a8SDipen Dudhat #endif 61849249e13SPoonam Aggrwal 61949249e13SPoonam Aggrwal #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */ 62049249e13SPoonam Aggrwal 62149249e13SPoonam Aggrwal #define CONFIG_SYS_BAUDRATE_TABLE \ 62249249e13SPoonam Aggrwal {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 62349249e13SPoonam Aggrwal 62449249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 62549249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 62649249e13SPoonam Aggrwal 62749249e13SPoonam Aggrwal /* Use the HUSH parser */ 62849249e13SPoonam Aggrwal #define CONFIG_SYS_HUSH_PARSER 62949249e13SPoonam Aggrwal 63049249e13SPoonam Aggrwal /* 63149249e13SPoonam Aggrwal * Pass open firmware flat tree 63249249e13SPoonam Aggrwal */ 63349249e13SPoonam Aggrwal #define CONFIG_OF_LIBFDT 63449249e13SPoonam Aggrwal #define CONFIG_OF_BOARD_SETUP 63549249e13SPoonam Aggrwal #define CONFIG_OF_STDOUT_VIA_ALIAS 63649249e13SPoonam Aggrwal 63749249e13SPoonam Aggrwal /* new uImage format support */ 63849249e13SPoonam Aggrwal #define CONFIG_FIT 63949249e13SPoonam Aggrwal #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 64049249e13SPoonam Aggrwal 64100f792e0SHeiko Schocher /* I2C */ 64200f792e0SHeiko Schocher #define CONFIG_SYS_I2C 64300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 64400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 64500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 64600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 64700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 64800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 64900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 650ad89da0cSShengzhou Liu #define I2C_PCA9557_ADDR1 0x18 651e512c50bSShengzhou Liu #define I2C_PCA9557_ADDR2 0x19 652ad89da0cSShengzhou Liu #define I2C_PCA9557_BUS_NUM 0 65349249e13SPoonam Aggrwal 65449249e13SPoonam Aggrwal /* I2C EEPROM */ 655e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PB) 656e512c50bSShengzhou Liu #define CONFIG_ID_EEPROM 657e512c50bSShengzhou Liu #ifdef CONFIG_ID_EEPROM 658e512c50bSShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_NXID 659e512c50bSShengzhou Liu #endif 660e512c50bSShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 661e512c50bSShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 662e512c50bSShengzhou Liu #define CONFIG_SYS_EEPROM_BUS_NUM 0 663e512c50bSShengzhou Liu #define MAX_NUM_PORTS 9 /* for 128Bytes EEPROM */ 664e512c50bSShengzhou Liu #endif 66549249e13SPoonam Aggrwal /* enable read and write access to EEPROM */ 66649249e13SPoonam Aggrwal #define CONFIG_CMD_EEPROM 66749249e13SPoonam Aggrwal #define CONFIG_SYS_I2C_MULTI_EEPROMS 66849249e13SPoonam Aggrwal #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 66949249e13SPoonam Aggrwal #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 67049249e13SPoonam Aggrwal #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 67149249e13SPoonam Aggrwal 67249249e13SPoonam Aggrwal /* RTC */ 67349249e13SPoonam Aggrwal #define CONFIG_RTC_PT7C4338 67449249e13SPoonam Aggrwal #define CONFIG_SYS_I2C_RTC_ADDR 0x68 67549249e13SPoonam Aggrwal 67649249e13SPoonam Aggrwal #define CONFIG_CMD_I2C 67749249e13SPoonam Aggrwal 67849249e13SPoonam Aggrwal /* 67949249e13SPoonam Aggrwal * SPI interface will not be available in case of NAND boot SPI CS0 will be 68049249e13SPoonam Aggrwal * used for SLIC 68149249e13SPoonam Aggrwal */ 6820fa934d2SPrabhakar Kushwaha #if !defined(CONFIG_NAND) || !defined(CONFIG_NAND_SECBOOT) 68349249e13SPoonam Aggrwal /* eSPI - Enhanced SPI */ 68449249e13SPoonam Aggrwal #define CONFIG_FSL_ESPI 68549249e13SPoonam Aggrwal #define CONFIG_SPI_FLASH 68649249e13SPoonam Aggrwal #define CONFIG_SPI_FLASH_SPANSION 68749249e13SPoonam Aggrwal #define CONFIG_CMD_SF 68849249e13SPoonam Aggrwal #define CONFIG_SF_DEFAULT_SPEED 10000000 68949249e13SPoonam Aggrwal #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 690d793e5a8SDipen Dudhat #endif 69149249e13SPoonam Aggrwal 69249249e13SPoonam Aggrwal #if defined(CONFIG_TSEC_ENET) 69349249e13SPoonam Aggrwal #define CONFIG_MII /* MII PHY management */ 69449249e13SPoonam Aggrwal #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 69549249e13SPoonam Aggrwal #define CONFIG_TSEC1 1 69649249e13SPoonam Aggrwal #define CONFIG_TSEC1_NAME "eTSEC1" 69749249e13SPoonam Aggrwal #define CONFIG_TSEC2 1 69849249e13SPoonam Aggrwal #define CONFIG_TSEC2_NAME "eTSEC2" 69949249e13SPoonam Aggrwal #define CONFIG_TSEC3 1 70049249e13SPoonam Aggrwal #define CONFIG_TSEC3_NAME "eTSEC3" 70149249e13SPoonam Aggrwal 70249249e13SPoonam Aggrwal #define TSEC1_PHY_ADDR 1 70349249e13SPoonam Aggrwal #define TSEC2_PHY_ADDR 0 70449249e13SPoonam Aggrwal #define TSEC3_PHY_ADDR 2 70549249e13SPoonam Aggrwal 70649249e13SPoonam Aggrwal #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 70749249e13SPoonam Aggrwal #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 70849249e13SPoonam Aggrwal #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 70949249e13SPoonam Aggrwal 71049249e13SPoonam Aggrwal #define TSEC1_PHYIDX 0 71149249e13SPoonam Aggrwal #define TSEC2_PHYIDX 0 71249249e13SPoonam Aggrwal #define TSEC3_PHYIDX 0 71349249e13SPoonam Aggrwal 71449249e13SPoonam Aggrwal #define CONFIG_ETHPRIME "eTSEC1" 71549249e13SPoonam Aggrwal 71649249e13SPoonam Aggrwal #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 71749249e13SPoonam Aggrwal 71849249e13SPoonam Aggrwal /* TBI PHY configuration for SGMII mode */ 71949249e13SPoonam Aggrwal #define CONFIG_TSEC_TBICR_SETTINGS ( \ 72049249e13SPoonam Aggrwal TBICR_PHY_RESET \ 72149249e13SPoonam Aggrwal | TBICR_ANEG_ENABLE \ 72249249e13SPoonam Aggrwal | TBICR_FULL_DUPLEX \ 72349249e13SPoonam Aggrwal | TBICR_SPEED1_SET \ 72449249e13SPoonam Aggrwal ) 72549249e13SPoonam Aggrwal 72649249e13SPoonam Aggrwal #endif /* CONFIG_TSEC_ENET */ 72749249e13SPoonam Aggrwal 72849249e13SPoonam Aggrwal 72949249e13SPoonam Aggrwal /* SATA */ 73049249e13SPoonam Aggrwal #define CONFIG_FSL_SATA 7319760b274SZang Roy-R61911 #define CONFIG_FSL_SATA_V2 73249249e13SPoonam Aggrwal #define CONFIG_LIBATA 73349249e13SPoonam Aggrwal 73449249e13SPoonam Aggrwal #ifdef CONFIG_FSL_SATA 73549249e13SPoonam Aggrwal #define CONFIG_SYS_SATA_MAX_DEVICE 2 73649249e13SPoonam Aggrwal #define CONFIG_SATA1 73749249e13SPoonam Aggrwal #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 73849249e13SPoonam Aggrwal #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 73949249e13SPoonam Aggrwal #define CONFIG_SATA2 74049249e13SPoonam Aggrwal #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 74149249e13SPoonam Aggrwal #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 74249249e13SPoonam Aggrwal 74349249e13SPoonam Aggrwal #define CONFIG_CMD_SATA 74449249e13SPoonam Aggrwal #define CONFIG_LBA48 74549249e13SPoonam Aggrwal #endif /* #ifdef CONFIG_FSL_SATA */ 74649249e13SPoonam Aggrwal 74749249e13SPoonam Aggrwal #define CONFIG_MMC 74849249e13SPoonam Aggrwal #ifdef CONFIG_MMC 74949249e13SPoonam Aggrwal #define CONFIG_CMD_MMC 75049249e13SPoonam Aggrwal #define CONFIG_DOS_PARTITION 75149249e13SPoonam Aggrwal #define CONFIG_FSL_ESDHC 75249249e13SPoonam Aggrwal #define CONFIG_GENERIC_MMC 75349249e13SPoonam Aggrwal #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 75449249e13SPoonam Aggrwal #endif 75549249e13SPoonam Aggrwal 75649249e13SPoonam Aggrwal #define CONFIG_HAS_FSL_DR_USB 75749249e13SPoonam Aggrwal 75849249e13SPoonam Aggrwal #if defined(CONFIG_HAS_FSL_DR_USB) 75949249e13SPoonam Aggrwal #define CONFIG_USB_EHCI 76049249e13SPoonam Aggrwal 76149249e13SPoonam Aggrwal #ifdef CONFIG_USB_EHCI 76249249e13SPoonam Aggrwal #define CONFIG_CMD_USB 76349249e13SPoonam Aggrwal #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 76449249e13SPoonam Aggrwal #define CONFIG_USB_EHCI_FSL 76549249e13SPoonam Aggrwal #define CONFIG_USB_STORAGE 76649249e13SPoonam Aggrwal #endif 76749249e13SPoonam Aggrwal #endif 76849249e13SPoonam Aggrwal 76949249e13SPoonam Aggrwal /* 77049249e13SPoonam Aggrwal * Environment 77149249e13SPoonam Aggrwal */ 772c9e1f588SYing Zhang #if defined(CONFIG_SDCARD) 77349249e13SPoonam Aggrwal #define CONFIG_ENV_IS_IN_MMC 7744394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION 77549249e13SPoonam Aggrwal #define CONFIG_SYS_MMC_ENV_DEV 0 77649249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE 0x2000 777c9e1f588SYing Zhang #elif defined(CONFIG_SPIFLASH) 77849249e13SPoonam Aggrwal #define CONFIG_ENV_IS_IN_SPI_FLASH 77949249e13SPoonam Aggrwal #define CONFIG_ENV_SPI_BUS 0 78049249e13SPoonam Aggrwal #define CONFIG_ENV_SPI_CS 0 78149249e13SPoonam Aggrwal #define CONFIG_ENV_SPI_MAX_HZ 10000000 78249249e13SPoonam Aggrwal #define CONFIG_ENV_SPI_MODE 0 78349249e13SPoonam Aggrwal #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 78449249e13SPoonam Aggrwal #define CONFIG_ENV_SECT_SIZE 0x10000 78549249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE 0x2000 7860fa934d2SPrabhakar Kushwaha #elif defined(CONFIG_NAND) 787d793e5a8SDipen Dudhat #define CONFIG_ENV_IS_IN_NAND 788c9e1f588SYing Zhang #ifdef CONFIG_TPL_BUILD 789c9e1f588SYing Zhang #define CONFIG_ENV_SIZE 0x2000 790c9e1f588SYing Zhang #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10)) 791c9e1f588SYing Zhang #else 792e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PA) 793d793e5a8SDipen Dudhat #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 794e512c50bSShengzhou Liu #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */ 795e512c50bSShengzhou Liu #elif defined(CONFIG_P1010RDB_PB) 796e512c50bSShengzhou Liu #define CONFIG_ENV_SIZE (16 * 1024) 797e512c50bSShengzhou Liu #define CONFIG_ENV_RANGE (32 * CONFIG_ENV_SIZE) /* new block size 512K */ 798e512c50bSShengzhou Liu #endif 799c9e1f588SYing Zhang #endif 800c9e1f588SYing Zhang #define CONFIG_ENV_OFFSET (1024 * 1024) 8010fa934d2SPrabhakar Kushwaha #elif defined(CONFIG_SYS_RAMBOOT) 80249249e13SPoonam Aggrwal #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */ 80349249e13SPoonam Aggrwal #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 80449249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE 0x2000 80549249e13SPoonam Aggrwal #else 80649249e13SPoonam Aggrwal #define CONFIG_ENV_IS_IN_FLASH 80749249e13SPoonam Aggrwal #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 80849249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE 0x2000 80949249e13SPoonam Aggrwal #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 81049249e13SPoonam Aggrwal #endif 81149249e13SPoonam Aggrwal 81249249e13SPoonam Aggrwal #define CONFIG_LOADS_ECHO /* echo on for serial download */ 81349249e13SPoonam Aggrwal #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 81449249e13SPoonam Aggrwal 81549249e13SPoonam Aggrwal /* 81649249e13SPoonam Aggrwal * Command line configuration. 81749249e13SPoonam Aggrwal */ 81849249e13SPoonam Aggrwal #include <config_cmd_default.h> 81949249e13SPoonam Aggrwal 82049249e13SPoonam Aggrwal #define CONFIG_CMD_DATE 82149249e13SPoonam Aggrwal #define CONFIG_CMD_ERRATA 82249249e13SPoonam Aggrwal #define CONFIG_CMD_ELF 82349249e13SPoonam Aggrwal #define CONFIG_CMD_IRQ 82449249e13SPoonam Aggrwal #define CONFIG_CMD_MII 82549249e13SPoonam Aggrwal #define CONFIG_CMD_PING 82649249e13SPoonam Aggrwal #define CONFIG_CMD_SETEXPR 82749249e13SPoonam Aggrwal #define CONFIG_CMD_REGINFO 82849249e13SPoonam Aggrwal 82949249e13SPoonam Aggrwal #undef CONFIG_WATCHDOG /* watchdog disabled */ 83049249e13SPoonam Aggrwal 83149249e13SPoonam Aggrwal #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \ 83249249e13SPoonam Aggrwal || defined(CONFIG_FSL_SATA) 83349249e13SPoonam Aggrwal #define CONFIG_CMD_EXT2 83449249e13SPoonam Aggrwal #define CONFIG_CMD_FAT 83549249e13SPoonam Aggrwal #define CONFIG_DOS_PARTITION 83649249e13SPoonam Aggrwal #endif 83749249e13SPoonam Aggrwal 838737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 839737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM 840737537efSRuchika Gupta #define CONFIG_CMD_HASH 841737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL 842737537efSRuchika Gupta #endif 843737537efSRuchika Gupta 84449249e13SPoonam Aggrwal /* 84549249e13SPoonam Aggrwal * Miscellaneous configurable options 84649249e13SPoonam Aggrwal */ 84749249e13SPoonam Aggrwal #define CONFIG_SYS_LONGHELP /* undef to save memory */ 84849249e13SPoonam Aggrwal #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 84949249e13SPoonam Aggrwal #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 85049249e13SPoonam Aggrwal #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 85149249e13SPoonam Aggrwal 85249249e13SPoonam Aggrwal #if defined(CONFIG_CMD_KGDB) 85349249e13SPoonam Aggrwal #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 85449249e13SPoonam Aggrwal #else 85549249e13SPoonam Aggrwal #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 85649249e13SPoonam Aggrwal #endif 85749249e13SPoonam Aggrwal #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 85849249e13SPoonam Aggrwal /* Print Buffer Size */ 85949249e13SPoonam Aggrwal #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 86049249e13SPoonam Aggrwal #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 86149249e13SPoonam Aggrwal 86249249e13SPoonam Aggrwal /* 86349249e13SPoonam Aggrwal * Internal Definitions 86449249e13SPoonam Aggrwal * 86549249e13SPoonam Aggrwal * Boot Flags 86649249e13SPoonam Aggrwal */ 86749249e13SPoonam Aggrwal #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 86849249e13SPoonam Aggrwal #define BOOTFLAG_WARM 0x02 /* Software reboot */ 86949249e13SPoonam Aggrwal 87049249e13SPoonam Aggrwal /* 87149249e13SPoonam Aggrwal * For booting Linux, the board info and command line data 87249249e13SPoonam Aggrwal * have to be in the first 64 MB of memory, since this is 87349249e13SPoonam Aggrwal * the maximum mapped by the Linux kernel during initialization. 87449249e13SPoonam Aggrwal */ 87549249e13SPoonam Aggrwal #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 87649249e13SPoonam Aggrwal #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 87749249e13SPoonam Aggrwal 87849249e13SPoonam Aggrwal #if defined(CONFIG_CMD_KGDB) 87949249e13SPoonam Aggrwal #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 88049249e13SPoonam Aggrwal #endif 88149249e13SPoonam Aggrwal 88249249e13SPoonam Aggrwal /* 88349249e13SPoonam Aggrwal * Environment Configuration 88449249e13SPoonam Aggrwal */ 88549249e13SPoonam Aggrwal 88649249e13SPoonam Aggrwal #if defined(CONFIG_TSEC_ENET) 88749249e13SPoonam Aggrwal #define CONFIG_HAS_ETH0 88849249e13SPoonam Aggrwal #define CONFIG_HAS_ETH1 88949249e13SPoonam Aggrwal #define CONFIG_HAS_ETH2 89049249e13SPoonam Aggrwal #endif 89149249e13SPoonam Aggrwal 8928b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 893b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 89449249e13SPoonam Aggrwal #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */ 89549249e13SPoonam Aggrwal 89649249e13SPoonam Aggrwal /* default location for tftp and bootm */ 89749249e13SPoonam Aggrwal #define CONFIG_LOADADDR 1000000 89849249e13SPoonam Aggrwal 89949249e13SPoonam Aggrwal #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 90049249e13SPoonam Aggrwal #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 90149249e13SPoonam Aggrwal 90249249e13SPoonam Aggrwal #define CONFIG_BAUDRATE 115200 90349249e13SPoonam Aggrwal 90449249e13SPoonam Aggrwal #define CONFIG_EXTRA_ENV_SETTINGS \ 9055368c55dSMarek Vasut "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \ 90649249e13SPoonam Aggrwal "netdev=eth0\0" \ 9075368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 90849249e13SPoonam Aggrwal "loadaddr=1000000\0" \ 90949249e13SPoonam Aggrwal "consoledev=ttyS0\0" \ 91049249e13SPoonam Aggrwal "ramdiskaddr=2000000\0" \ 91149249e13SPoonam Aggrwal "ramdiskfile=rootfs.ext2.gz.uboot\0" \ 91249249e13SPoonam Aggrwal "fdtaddr=c00000\0" \ 91349249e13SPoonam Aggrwal "fdtfile=p1010rdb.dtb\0" \ 91449249e13SPoonam Aggrwal "bdev=sda1\0" \ 91549249e13SPoonam Aggrwal "hwconfig=usb1:dr_mode=host,phy_type=utmi\0" \ 91649249e13SPoonam Aggrwal "othbootargs=ramdisk_size=600000\0" \ 91749249e13SPoonam Aggrwal "usbfatboot=setenv bootargs root=/dev/ram rw " \ 91849249e13SPoonam Aggrwal "console=$consoledev,$baudrate $othbootargs; " \ 91949249e13SPoonam Aggrwal "usb start;" \ 92049249e13SPoonam Aggrwal "fatload usb 0:2 $loadaddr $bootfile;" \ 92149249e13SPoonam Aggrwal "fatload usb 0:2 $fdtaddr $fdtfile;" \ 92249249e13SPoonam Aggrwal "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \ 92349249e13SPoonam Aggrwal "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \ 92449249e13SPoonam Aggrwal "usbext2boot=setenv bootargs root=/dev/ram rw " \ 92549249e13SPoonam Aggrwal "console=$consoledev,$baudrate $othbootargs; " \ 92649249e13SPoonam Aggrwal "usb start;" \ 92749249e13SPoonam Aggrwal "ext2load usb 0:4 $loadaddr $bootfile;" \ 92849249e13SPoonam Aggrwal "ext2load usb 0:4 $fdtaddr $fdtfile;" \ 92949249e13SPoonam Aggrwal "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \ 93049249e13SPoonam Aggrwal "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \ 931e512c50bSShengzhou Liu CONFIG_BOOTMODE 932e512c50bSShengzhou Liu 933e512c50bSShengzhou Liu #if defined(CONFIG_P1010RDB_PA) 934e512c50bSShengzhou Liu #define CONFIG_BOOTMODE \ 935e512c50bSShengzhou Liu "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \ 936e512c50bSShengzhou Liu "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \ 937e512c50bSShengzhou Liu "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \ 938e512c50bSShengzhou Liu "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \ 939e512c50bSShengzhou Liu "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \ 940e512c50bSShengzhou Liu "mw.b ffb00011 0; mw.b ffb00017 1; reset\0" 941e512c50bSShengzhou Liu 942e512c50bSShengzhou Liu #elif defined(CONFIG_P1010RDB_PB) 943e512c50bSShengzhou Liu #define CONFIG_BOOTMODE \ 944e512c50bSShengzhou Liu "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \ 945e512c50bSShengzhou Liu "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \ 946e512c50bSShengzhou Liu "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \ 947e512c50bSShengzhou Liu "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \ 948e512c50bSShengzhou Liu "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \ 949e512c50bSShengzhou Liu "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \ 950e512c50bSShengzhou Liu "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \ 951e512c50bSShengzhou Liu "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \ 952e512c50bSShengzhou Liu "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \ 953e512c50bSShengzhou Liu "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0" 954e512c50bSShengzhou Liu #endif 95549249e13SPoonam Aggrwal 95649249e13SPoonam Aggrwal #define CONFIG_RAMBOOTCOMMAND \ 95749249e13SPoonam Aggrwal "setenv bootargs root=/dev/ram rw " \ 95849249e13SPoonam Aggrwal "console=$consoledev,$baudrate $othbootargs; " \ 95949249e13SPoonam Aggrwal "tftp $ramdiskaddr $ramdiskfile;" \ 96049249e13SPoonam Aggrwal "tftp $loadaddr $bootfile;" \ 96149249e13SPoonam Aggrwal "tftp $fdtaddr $fdtfile;" \ 96249249e13SPoonam Aggrwal "bootm $loadaddr $ramdiskaddr $fdtaddr" 96349249e13SPoonam Aggrwal 96449249e13SPoonam Aggrwal #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 96549249e13SPoonam Aggrwal 9662f439e80SRuchika Gupta #include <asm/fsl_secure_boot.h> 9672f439e80SRuchika Gupta 968789490b6SRuchika Gupta #ifdef CONFIG_SECURE_BOOT 969789490b6SRuchika Gupta #define CONFIG_CMD_BLOB 970789490b6SRuchika Gupta #endif 971789490b6SRuchika Gupta 97249249e13SPoonam Aggrwal #endif /* __CONFIG_H */ 973