xref: /rk3399_rockchip-uboot/include/configs/MigoR.h (revision 8a7507a8a394f4fccbd7eb730910cf62de6f8d32)
1c2042f59Sgoda.yusuke /*
2c2042f59Sgoda.yusuke  * Configuation settings for the Renesas Solutions Migo-R board
3c2042f59Sgoda.yusuke  *
4c2042f59Sgoda.yusuke  * Copyright (C) 2007 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
5c2042f59Sgoda.yusuke  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7c2042f59Sgoda.yusuke  */
8c2042f59Sgoda.yusuke 
9c2042f59Sgoda.yusuke #ifndef __MIGO_R_H
10c2042f59Sgoda.yusuke #define __MIGO_R_H
11c2042f59Sgoda.yusuke 
12c2042f59Sgoda.yusuke #define CONFIG_CPU_SH7722	1
13c2042f59Sgoda.yusuke #define CONFIG_MIGO_R		1
14c2042f59Sgoda.yusuke 
15*18a40e84SVladimir Zapolskiy #define CONFIG_DISPLAY_BOARDINFO
16c2042f59Sgoda.yusuke #undef  CONFIG_SHOW_BOOT_PROGRESS
17c2042f59Sgoda.yusuke 
18c2042f59Sgoda.yusuke /* SMC9111 */
197194ab80SBen Warren #define CONFIG_SMC91111
20c2042f59Sgoda.yusuke #define CONFIG_SMC91111_BASE    (0xB0000000)
21c2042f59Sgoda.yusuke 
22c2042f59Sgoda.yusuke /* MEMORY */
23c2042f59Sgoda.yusuke #define MIGO_R_SDRAM_BASE	(0x8C000000)
24c2042f59Sgoda.yusuke #define MIGO_R_FLASH_BASE_1	(0xA0000000)
25c2042f59Sgoda.yusuke #define MIGO_R_FLASH_BANK_SIZE	(64 * 1024 * 1024)
26c2042f59Sgoda.yusuke 
278cd7379eSNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE	0x8FFC0000
286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE		256		/* Buffer size for Console output */
306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	{ 115200 }	/* List of legal baudrate settings for this board */
31c2042f59Sgoda.yusuke 
32c2042f59Sgoda.yusuke /* SCIF */
33c2042f59Sgoda.yusuke #define CONFIG_CONS_SCIF0	1
34c2042f59Sgoda.yusuke 
356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	(MIGO_R_SDRAM_BASE)
366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
37c2042f59Sgoda.yusuke 
38c2042f59Sgoda.yusuke /* Enable alternate, more extensive, memory test */
396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_ALT_MEMTEST
40c2042f59Sgoda.yusuke /* Scratch address used by the alternate memory test */
416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_MEMTEST_SCRATCH
42c2042f59Sgoda.yusuke 
43c2042f59Sgoda.yusuke /* Enable temporary baudrate change while serial download */
446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_LOADS_BAUD_CHANGE
45c2042f59Sgoda.yusuke 
466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE	(MIGO_R_SDRAM_BASE)
47c2042f59Sgoda.yusuke /* maybe more, but if so u-boot doesn't know about it... */
486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE	(64 * 1024 * 1024)
49c2042f59Sgoda.yusuke /* default load address for scripts ?!? */
506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
51c2042f59Sgoda.yusuke 
52c2042f59Sgoda.yusuke /* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */
536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(MIGO_R_FLASH_BASE_1)
54c2042f59Sgoda.yusuke /* Monitor size */
556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN	(128 * 1024)
56c2042f59Sgoda.yusuke /* Size of DRAM reserved for malloc() use */
576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN	(256 * 1024)
586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 * 1024 * 1024)
59c2042f59Sgoda.yusuke 
60c2042f59Sgoda.yusuke /* FLASH */
616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
6200b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_FLASH_QUIET_TEST
64c2042f59Sgoda.yusuke /* print 'E' for empty sector on flinfo */
656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
66c2042f59Sgoda.yusuke /* Physical start address of Flash memory */
676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE	(MIGO_R_FLASH_BASE_1)
68c2042f59Sgoda.yusuke /* Max number of sectors on each Flash chip */
696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	512
70c2042f59Sgoda.yusuke 
71c2042f59Sgoda.yusuke /* if you use all NOR Flash , you change dip-switch. Please see MIGO_R01 Manual. */
726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1
736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE + (0 * MIGO_R_FLASH_BANK_SIZE) }
74c2042f59Sgoda.yusuke 
75c2042f59Sgoda.yusuke /* Timeout for Flash erase operations (in ms) */
766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	(3 * 1000)
77c2042f59Sgoda.yusuke /* Timeout for Flash write operations (in ms) */
786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	(3 * 1000)
79c2042f59Sgoda.yusuke /* Timeout for Flash set sector lock bit operations (in ms) */
806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_LOCK_TOUT	(3 * 1000)
81c2042f59Sgoda.yusuke /* Timeout for Flash clear lock bit operations (in ms) */
826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_UNLOCK_TOUT	(3 * 1000)
83c2042f59Sgoda.yusuke 
84c2042f59Sgoda.yusuke /* Use hardware flash sectors protection instead of U-Boot software protection */
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_FLASH_PROTECTION
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_DIRECT_FLASH_TFTP
87c2042f59Sgoda.yusuke 
88c2042f59Sgoda.yusuke /* ENV setting */
89c2042f59Sgoda.yusuke #define CONFIG_ENV_OVERWRITE	1
900e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	(128 * 1024)
910e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		(CONFIG_ENV_SECT_SIZE)
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		(CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
950e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SECT_SIZE)
96c2042f59Sgoda.yusuke 
97c2042f59Sgoda.yusuke /* Board Clock */
98c2042f59Sgoda.yusuke #define CONFIG_SYS_CLK_FREQ	33333333
99684a501eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
100684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
101be45c632SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TMU_CLK_DIV		(4)	/* 4 (default), 16, 64, 256 or 1024 */
102c2042f59Sgoda.yusuke 
103c2042f59Sgoda.yusuke #endif	/* __MIGO_R_H */
104