xref: /rk3399_rockchip-uboot/include/configs/MPC8641HPCN.h (revision e1efe43c710bec8d951c25f163cc8b0c5eb92294)
1debb7354SJon Loeliger /*
21b77ca8aSKumar Gala  * Copyright 2006, 2010-2011 Freescale Semiconductor.
35c9efb36SJon Loeliger  *
4debb7354SJon Loeliger  * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5debb7354SJon Loeliger  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7debb7354SJon Loeliger  */
8debb7354SJon Loeliger 
9debb7354SJon Loeliger /*
105c9efb36SJon Loeliger  * MPC8641HPCN board configuration file
11debb7354SJon Loeliger  *
12debb7354SJon Loeliger  * Make sure you change the MAC address and other network params first,
1392ac5208SJoe Hershberger  * search for CONFIG_SERVERIP, etc. in this file.
14debb7354SJon Loeliger  */
15debb7354SJon Loeliger 
16debb7354SJon Loeliger #ifndef __CONFIG_H
17debb7354SJon Loeliger #define __CONFIG_H
18debb7354SJon Loeliger 
1915672c6dSYork Sun #define CONFIG_DISPLAY_BOARDINFO
2015672c6dSYork Sun 
21debb7354SJon Loeliger /* High Level Configuration Options */
22debb7354SJon Loeliger #define CONFIG_MPC8641		1	/* MPC8641 specific */
23debb7354SJon Loeliger #define CONFIG_MPC8641HPCN	1	/* MPC8641HPCN board specific */
247649a590SKumar Gala #define CONFIG_MP		1	/* support multiple processors */
25debb7354SJon Loeliger #define CONFIG_LINUX_RESET_VEC	0x100	/* Reset vector used by Linux */
263111d32cSBecky Bruce /*#define CONFIG_PHYS_64BIT	1*/	/* Place devices in 36-bit space */
27d591a80eSBecky Bruce #define CONFIG_ADDR_MAP		1	/* Use addr map */
28debb7354SJon Loeliger 
292ae18241SWolfgang Denk /*
302ae18241SWolfgang Denk  * default CCSRBAR is at 0xff700000
312ae18241SWolfgang Denk  * assume U-Boot is less than 0.5MB
322ae18241SWolfgang Denk  */
332ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xeff00000
342ae18241SWolfgang Denk 
35debb7354SJon Loeliger #ifdef RUN_DIAG
366bf98b13SBecky Bruce #define CONFIG_SYS_DIAG_ADDR	     CONFIG_SYS_FLASH_BASE
37debb7354SJon Loeliger #endif
385c9efb36SJon Loeliger 
39af5d100eSBecky Bruce /*
401266df88SBecky Bruce  * virtual address to be used for temporary mappings.  There
411266df88SBecky Bruce  * should be 128k free at this VA.
421266df88SBecky Bruce  */
431266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA	0xe0000000
441266df88SBecky Bruce 
451b77ca8aSKumar Gala #define CONFIG_SYS_SRIO
461b77ca8aSKumar Gala #define CONFIG_SRIO1			/* SRIO port 1 */
47af5d100eSBecky Bruce 
4863cec581SEd Swarthout #define CONFIG_PCI		1	/* Enable PCI/PCIE */
49b38eaec5SRobert P. J. Day #define CONFIG_PCIE1		1	/* PCIE controller 1 (ULI bridge) */
50b38eaec5SRobert P. J. Day #define CONFIG_PCIE2		1	/* PCIE controller 2 (slot) */
5163cec581SEd Swarthout #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
528ba93f68SKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
534933b91fSBecky Bruce #define CONFIG_FSL_LAW		1	/* Use common FSL law init code */
545c9efb36SJon Loeliger 
55debb7354SJon Loeliger #define CONFIG_TSEC_ENET		/* tsec ethernet support */
56debb7354SJon Loeliger #define CONFIG_ENV_OVERWRITE
575c9efb36SJon Loeliger 
584bbfd3e2SPeter Tyser #define CONFIG_BAT_RW		1	/* Use common BAT rw code */
5931d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported and enabled */
60d591a80eSBecky Bruce #define CONFIG_SYS_NUM_ADDR_MAP 8	/* Number of addr map slots = 8 dbats */
61debb7354SJon Loeliger 
62debb7354SJon Loeliger #define CONFIG_ALTIVEC		1
635c9efb36SJon Loeliger 
645c9efb36SJon Loeliger /*
65debb7354SJon Loeliger  * L2CR setup -- make sure this is right for your board!
66debb7354SJon Loeliger  */
676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2
68debb7354SJon Loeliger #define L2_INIT		0
69debb7354SJon Loeliger #define L2_ENABLE	(L2CR_L2E)
70debb7354SJon Loeliger 
71debb7354SJon Loeliger #ifndef CONFIG_SYS_CLK_FREQ
7263cec581SEd Swarthout #ifndef __ASSEMBLY__
7363cec581SEd Swarthout extern unsigned long get_board_sys_clk(unsigned long dummy);
7463cec581SEd Swarthout #endif
75debb7354SJon Loeliger #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
76debb7354SJon Loeliger #endif
77debb7354SJon Loeliger 
786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
80debb7354SJon Loeliger 
81debb7354SJon Loeliger /*
823111d32cSBecky Bruce  * With the exception of PCI Memory and Rapid IO, most devices will simply
833111d32cSBecky Bruce  * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
843111d32cSBecky Bruce  * when 36-bit is enabled.  When 36-bit is not enabled, these bits are 0.
853111d32cSBecky Bruce  */
863111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
871605cc9eSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
883111d32cSBecky Bruce #else
891605cc9eSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
903111d32cSBecky Bruce #endif
913111d32cSBecky Bruce 
923111d32cSBecky Bruce /*
93debb7354SJon Loeliger  * Base addresses -- Note these are effective addresses where the
94debb7354SJon Loeliger  * actual resources get mapped (not physical addresses)
95debb7354SJon Loeliger  */
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
97c759a01aSBecky Bruce #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
99debb7354SJon Loeliger 
1003111d32cSBecky Bruce /* Physical addresses */
1013111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
1021605cc9eSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	CONFIG_SYS_PHYS_ADDR_HIGH
1031605cc9eSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS \
1041605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
1051605cc9eSBecky Bruce 			    CONFIG_SYS_CCSRBAR_PHYS_HIGH)
1063111d32cSBecky Bruce 
107076bff8fSyork #define CONFIG_HWCONFIG	/* use hwconfig to control memory interleaving */
108076bff8fSyork 
109debb7354SJon Loeliger /*
110debb7354SJon Loeliger  * DDR Setup
111debb7354SJon Loeliger  */
1125614e71bSYork Sun #define CONFIG_SYS_FSL_DDR2
1136a8e5692SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
1146a8e5692SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
1156a8e5692SKumar Gala #define CONFIG_DDR_SPD
1166a8e5692SKumar Gala 
1176a8e5692SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
1186a8e5692SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
1196a8e5692SKumar Gala 
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1221266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
123fcb28e76SJin Zhengxiong #define CONFIG_VERY_BIG_RAM
124debb7354SJon Loeliger 
1256a8e5692SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	2
1266a8e5692SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	2
1276a8e5692SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
128debb7354SJon Loeliger 
129debb7354SJon Loeliger /*
1306a8e5692SKumar Gala  * I2C addresses of SPD EEPROMs
131debb7354SJon Loeliger  */
1326a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
1336a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 0 DIMM 1 */
1346a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS3	0x53	/* CTLR 1 DIMM 0 */
1356a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS4	0x54	/* CTLR 1 DIMM 1 */
136debb7354SJon Loeliger 
1376a8e5692SKumar Gala /*
1386a8e5692SKumar Gala  * These are used when DDR doesn't use SPD.
1396a8e5692SKumar Gala  */
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		256		/* DDR is 256MB */
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102      /* Enable, no interleaving */
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	0x00260802
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x39357322
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1		0x00480432
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2		0x00000000
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x06090100
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL		0xe3008000	/* Type = DDR2 */
1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2	0x04400000
156debb7354SJon Loeliger 
157ad8f8687SJon Loeliger #define CONFIG_ID_EEPROM
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID
15932628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
162debb7354SJon Loeliger 
163c759a01aSBecky Bruce #define CONFIG_SYS_FLASH_BASE		0xef800000     /* start of FLASH 8M */
1641605cc9eSBecky Bruce #define CONFIG_SYS_FLASH_BASE_PHYS_LOW	CONFIG_SYS_FLASH_BASE
1651605cc9eSBecky Bruce #define CONFIG_SYS_FLASH_BASE_PHYS \
1661605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
1671605cc9eSBecky Bruce 			    CONFIG_SYS_PHYS_ADDR_HIGH)
1683111d32cSBecky Bruce 
169b81b773eSBecky Bruce #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
170debb7354SJon Loeliger 
1713111d32cSBecky Bruce #define CONFIG_SYS_BR0_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
172170deacbSBecky Bruce 				 | 0x00001001)	/* port size 16bit */
173170deacbSBecky Bruce #define CONFIG_SYS_OR0_PRELIM	0xff806ff7	/* 8MB Boot Flash area*/
174debb7354SJon Loeliger 
1753111d32cSBecky Bruce #define CONFIG_SYS_BR2_PRELIM	(BR_PHYS_ADDR(CF_BASE_PHYS)		\
17605df3e5aSBecky Bruce 				 | 0x00001001)	/* port size 16bit */
177c759a01aSBecky Bruce #define CONFIG_SYS_OR2_PRELIM	0xffffeff7	/* 32k Compact Flash */
178debb7354SJon Loeliger 
1793111d32cSBecky Bruce #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS)	\
180b5431560SBecky Bruce 				 | 0x00000801) /* port size 8bit */
181c759a01aSBecky Bruce #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32k PIXIS area*/
182debb7354SJon Loeliger 
183c759a01aSBecky Bruce /*
184c759a01aSBecky Bruce  * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
185c759a01aSBecky Bruce  * The PIXIS and CF by themselves aren't large enough to take up the 128k
186c759a01aSBecky Bruce  * required for the smallest BAT mapping, so there's a 64k hole.
187c759a01aSBecky Bruce  */
188c759a01aSBecky Bruce #define CONFIG_SYS_LBC_BASE		0xffde0000
1891605cc9eSBecky Bruce #define CONFIG_SYS_LBC_BASE_PHYS_LOW	CONFIG_SYS_LBC_BASE
1905c9efb36SJon Loeliger 
1917608d75fSKim Phillips #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
192c759a01aSBecky Bruce #define PIXIS_BASE		(CONFIG_SYS_LBC_BASE + 0x00010000)
1931605cc9eSBecky Bruce #define PIXIS_BASE_PHYS_LOW	(CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
1941605cc9eSBecky Bruce #define PIXIS_BASE_PHYS		PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
1951605cc9eSBecky Bruce 						    CONFIG_SYS_PHYS_ADDR_HIGH)
196c759a01aSBecky Bruce #define PIXIS_SIZE		0x00008000	/* 32k */
1975c9efb36SJon Loeliger #define PIXIS_ID		0x0	/* Board ID at offset 0 */
1985c9efb36SJon Loeliger #define PIXIS_VER		0x1	/* Board version at offset 1 */
199debb7354SJon Loeliger #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
200debb7354SJon Loeliger #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
201debb7354SJon Loeliger #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch register */
202debb7354SJon Loeliger #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
203debb7354SJon Loeliger #define PIXIS_VCTL		0x10	/* VELA Control Register */
204debb7354SJon Loeliger #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
205debb7354SJon Loeliger #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
206debb7354SJon Loeliger #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
2079af9c6bdSKumar Gala #define PIXIS_VBOOT_FMAP	0x80	/* VBOOT - CFG_FLASHMAP */
2089af9c6bdSKumar Gala #define PIXIS_VBOOT_FBANK	0x40	/* VBOOT - CFG_FLASHBANK */
209debb7354SJon Loeliger #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
210debb7354SJon Loeliger #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
211debb7354SJon Loeliger #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
212debb7354SJon Loeliger #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x40	/* Reset altbank mask*/
214debb7354SJon Loeliger 
215b5431560SBecky Bruce /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
216c759a01aSBecky Bruce #define CF_BASE			(PIXIS_BASE + PIXIS_SIZE)
2173111d32cSBecky Bruce #define CF_BASE_PHYS		(PIXIS_BASE_PHYS + PIXIS_SIZE)
218b5431560SBecky Bruce 
219170deacbSBecky Bruce #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
221debb7354SJon Loeliger 
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
22514d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
226bf9a8c34SBecky Bruce #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000	/* early monitor loc */
227debb7354SJon Loeliger 
22800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
231debb7354SJon Loeliger 
2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
234debb7354SJon Loeliger #else
2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_RAMBOOT
236debb7354SJon Loeliger #endif
237debb7354SJon Loeliger 
2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
239fa7db9c3SJin Zhengxiong-R64188 #undef CONFIG_SPD_EEPROM
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE	256
241debb7354SJon Loeliger #endif
242debb7354SJon Loeliger 
243debb7354SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
244debb7354SJon Loeliger 
2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x0fd00000	/* Initial RAM address */
248debb7354SJon Loeliger #else
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xf8400000	/* Initial RAM address */
250debb7354SJon Loeliger #endif
251553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
252debb7354SJon Loeliger 
25325ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
255debb7354SJon Loeliger 
256221fbd22SScott Wood #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 kB for Mon */
2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	 /* Reserved for malloc */
258debb7354SJon Loeliger 
259debb7354SJon Loeliger /* Serial Port */
260debb7354SJon Loeliger #define CONFIG_CONS_INDEX     1
2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
264debb7354SJon Loeliger 
2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
266debb7354SJon Loeliger 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
267debb7354SJon Loeliger 
2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
270debb7354SJon Loeliger 
2715c9efb36SJon Loeliger /*
272586d1d5aSJon Loeliger  * I2C
273586d1d5aSJon Loeliger  */
27400f792e0SHeiko Schocher #define CONFIG_SYS_I2C
27500f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
27600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
27700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
27800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3100
27900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
280debb7354SJon Loeliger 
281586d1d5aSJon Loeliger /*
282586d1d5aSJon Loeliger  * RapidIO MMU
283586d1d5aSJon Loeliger  */
2841b77ca8aSKumar Gala #define CONFIG_SYS_SRIO1_MEM_BASE	0x80000000	/* base address */
2853111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
2861605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW	0x00000000
2871605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH  0x0000000c
2883111d32cSBecky Bruce #else
2891605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW	CONFIG_SYS_SRIO1_MEM_BASE
2901605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH  0x00000000
2913111d32cSBecky Bruce #endif
2921605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS \
2931605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
2941605cc9eSBecky Bruce 			    CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
2951b77ca8aSKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x20000000	/* 128M */
296debb7354SJon Loeliger 
297debb7354SJon Loeliger /*
298debb7354SJon Loeliger  * General PCI
299debb7354SJon Loeliger  * Addresses are mapped 1-1.
300debb7354SJon Loeliger  */
30149f46f3bSBecky Bruce 
30264e55d5eSKumar Gala #define CONFIG_SYS_PCIE1_NAME		"ULI"
30346f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
3043111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
30546f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
3061605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW	0x00000000
3071605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH	0x0000000c
3083111d32cSBecky Bruce #else
30946f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	CONFIG_SYS_PCIE1_MEM_VIRT
3101605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW	CONFIG_SYS_PCIE1_MEM_VIRT
3111605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH	0x00000000
3123111d32cSBecky Bruce #endif
3131605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS \
3141605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
3151605cc9eSBecky Bruce 			    CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
31646f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
31746f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
31846f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
3191605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_IO_PHYS_LOW	CONFIG_SYS_PCIE1_IO_VIRT
3201605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_IO_PHYS \
3211605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
3221605cc9eSBecky Bruce 			    CONFIG_SYS_PHYS_ADDR_HIGH)
32346f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64K */
324debb7354SJon Loeliger 
3254c78d4a6SBecky Bruce #ifdef CONFIG_PHYS_64BIT
3264c78d4a6SBecky Bruce /*
32746f3e385SKumar Gala  * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
3284c78d4a6SBecky Bruce  * This will increase the amount of PCI address space available for
3294c78d4a6SBecky Bruce  * for mapping RAM.
3304c78d4a6SBecky Bruce  */
33146f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	CONFIG_SYS_PCIE1_MEM_BUS
3324c78d4a6SBecky Bruce #else
33346f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	(CONFIG_SYS_PCIE1_MEM_BUS \
33446f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
3354c78d4a6SBecky Bruce #endif
33646f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 	(CONFIG_SYS_PCIE1_MEM_VIRT \
33746f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
3381605cc9eSBecky Bruce #define CONFIG_SYS_PCIE2_MEM_PHYS_LOW	(CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
3391605cc9eSBecky Bruce 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
3401605cc9eSBecky Bruce #define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH	CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
34146f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	(CONFIG_SYS_PCIE1_MEM_PHYS \
34246f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
34346f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
34446f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
34546f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 	(CONFIG_SYS_PCIE1_IO_VIRT \
34646f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_IO_SIZE)
3471605cc9eSBecky Bruce #define CONFIG_SYS_PCIE2_IO_PHYS_LOW	(CONFIG_SYS_PCIE1_IO_PHYS_LOW \
3481605cc9eSBecky Bruce 					 + CONFIG_SYS_PCIE1_IO_SIZE)
34946f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	(CONFIG_SYS_PCIE1_IO_PHYS \
35046f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_IO_SIZE)
35146f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE	CONFIG_SYS_PCIE1_IO_SIZE
352debb7354SJon Loeliger 
353debb7354SJon Loeliger #if defined(CONFIG_PCI)
354debb7354SJon Loeliger 
355debb7354SJon Loeliger #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
356debb7354SJon Loeliger 
357debb7354SJon Loeliger #define CONFIG_PCI_PNP			/* do pci plug-and-play */
358debb7354SJon Loeliger 
359debb7354SJon Loeliger #undef CONFIG_EEPRO100
360debb7354SJon Loeliger #undef CONFIG_TULIP
361debb7354SJon Loeliger 
362a81d1c0bSZhang Wei /************************************************************
363a81d1c0bSZhang Wei  * USB support
364a81d1c0bSZhang Wei  ************************************************************/
365a81d1c0bSZhang Wei #define CONFIG_PCI_OHCI			1
366a81d1c0bSZhang Wei #define CONFIG_USB_OHCI_NEW		1
367a81d1c0bSZhang Wei #define CONFIG_USB_KEYBOARD		1
36852cb4d4fSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_STDIO_DEREGISTER
3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EVENT_POLL		1
3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"ohci_pci"
3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	15
3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS	1
373a81d1c0bSZhang Wei 
3740f460a1eSJason Jin /*PCIE video card used*/
37546f3e385SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE2_IO_VIRT
3760f460a1eSJason Jin 
3770f460a1eSJason Jin /*PCI video card used*/
37846f3e385SKumar Gala /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCIE1_IO_VIRT*/
3790f460a1eSJason Jin 
3800f460a1eSJason Jin /* video */
3810f460a1eSJason Jin #define CONFIG_VIDEO
3820f460a1eSJason Jin 
3830f460a1eSJason Jin #if defined(CONFIG_VIDEO)
3840f460a1eSJason Jin #define CONFIG_BIOSEMU
3850f460a1eSJason Jin #define CONFIG_CFB_CONSOLE
3860f460a1eSJason Jin #define CONFIG_VIDEO_SW_CURSOR
3870f460a1eSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE
3880f460a1eSJason Jin #define CONFIG_ATI_RADEON_FB
3890f460a1eSJason Jin #define CONFIG_VIDEO_LOGO
39046f3e385SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
3910f460a1eSJason Jin #endif
3920f460a1eSJason Jin 
393debb7354SJon Loeliger #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
394debb7354SJon Loeliger 
395dabf9ef8SJin Zhengxiong #define CONFIG_DOS_PARTITION
396dabf9ef8SJin Zhengxiong #define CONFIG_SCSI_AHCI
397dabf9ef8SJin Zhengxiong 
398dabf9ef8SJin Zhengxiong #ifdef CONFIG_SCSI_AHCI
399344ca0b4SRob Herring #define CONFIG_LIBATA
400dabf9ef8SJin Zhengxiong #define CONFIG_SATA_ULI5288
4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
4026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
405dabf9ef8SJin Zhengxiong #endif
406dabf9ef8SJin Zhengxiong 
407debb7354SJon Loeliger #endif	/* CONFIG_PCI */
408debb7354SJon Loeliger 
409debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET)
410debb7354SJon Loeliger 
411debb7354SJon Loeliger #define CONFIG_MII		1	/* MII PHY management */
412debb7354SJon Loeliger 
413255a3577SKim Phillips #define CONFIG_TSEC1		1
414255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"eTSEC1"
415255a3577SKim Phillips #define CONFIG_TSEC2		1
416255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"eTSEC2"
417255a3577SKim Phillips #define CONFIG_TSEC3		1
418255a3577SKim Phillips #define CONFIG_TSEC3_NAME	"eTSEC3"
419255a3577SKim Phillips #define CONFIG_TSEC4		1
420255a3577SKim Phillips #define CONFIG_TSEC4_NAME	"eTSEC4"
421debb7354SJon Loeliger 
422debb7354SJon Loeliger #define TSEC1_PHY_ADDR		0
423debb7354SJon Loeliger #define TSEC2_PHY_ADDR		1
424debb7354SJon Loeliger #define TSEC3_PHY_ADDR		2
425debb7354SJon Loeliger #define TSEC4_PHY_ADDR		3
426debb7354SJon Loeliger #define TSEC1_PHYIDX		0
427debb7354SJon Loeliger #define TSEC2_PHYIDX		0
428debb7354SJon Loeliger #define TSEC3_PHYIDX		0
429debb7354SJon Loeliger #define TSEC4_PHYIDX		0
4303a79013eSAndy Fleming #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4313a79013eSAndy Fleming #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4323a79013eSAndy Fleming #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4333a79013eSAndy Fleming #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
434debb7354SJon Loeliger 
435debb7354SJon Loeliger #define CONFIG_ETHPRIME		"eTSEC1"
436debb7354SJon Loeliger 
437debb7354SJon Loeliger #endif	/* CONFIG_TSEC_ENET */
438debb7354SJon Loeliger 
4393111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
4403111d32cSBecky Bruce #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
4413111d32cSBecky Bruce #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
4423111d32cSBecky Bruce 
4431605cc9eSBecky Bruce /* Put physical address into the BAT format */
4441605cc9eSBecky Bruce #define BAT_PHYS_ADDR(low, high) \
4451605cc9eSBecky Bruce 	(low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
4461605cc9eSBecky Bruce /* Convert high/low pairs to actual 64-bit value */
4471605cc9eSBecky Bruce #define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
4481605cc9eSBecky Bruce #else
4491605cc9eSBecky Bruce /* 32-bit systems just ignore the "high" bits */
4501605cc9eSBecky Bruce #define BAT_PHYS_ADDR(low, high)        (low)
4511605cc9eSBecky Bruce #define PAIRED_PHYS_TO_PHYS(low, high)  (low)
4521605cc9eSBecky Bruce #endif
4531605cc9eSBecky Bruce 
454586d1d5aSJon Loeliger /*
455c759a01aSBecky Bruce  * BAT0		DDR
456debb7354SJon Loeliger  */
4576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
459debb7354SJon Loeliger 
460586d1d5aSJon Loeliger /*
461c759a01aSBecky Bruce  * BAT1		LBC (PIXIS/CF)
462af5d100eSBecky Bruce  */
4631605cc9eSBecky Bruce #define CONFIG_SYS_DBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
4641605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
4653111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
4663111d32cSBecky Bruce 				 BATL_GUARDEDSTORAGE)
467c759a01aSBecky Bruce #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_LBC_BASE | BATU_BL_128K \
468c759a01aSBecky Bruce 				 | BATU_VS | BATU_VP)
4691605cc9eSBecky Bruce #define CONFIG_SYS_IBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
4701605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
4713111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
472c759a01aSBecky Bruce #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
473af5d100eSBecky Bruce 
474af5d100eSBecky Bruce /* if CONFIG_PCI:
47546f3e385SKumar Gala  * BAT2		PCIE1 and PCIE1 MEM
476af5d100eSBecky Bruce  * if CONFIG_RIO
477c759a01aSBecky Bruce  * BAT2		Rapidio Memory
478debb7354SJon Loeliger  */
479af5d100eSBecky Bruce #ifdef CONFIG_PCI
480842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
4811605cc9eSBecky Bruce #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
4821605cc9eSBecky Bruce 					       CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
4833111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
4843111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
48546f3e385SKumar Gala #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
486af5d100eSBecky Bruce 				 | BATU_VS | BATU_VP)
4871605cc9eSBecky Bruce #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
4881605cc9eSBecky Bruce 					       CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
4893111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
490af5d100eSBecky Bruce #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
491af5d100eSBecky Bruce #else /* CONFIG_RIO */
4921605cc9eSBecky Bruce #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
4931605cc9eSBecky Bruce 					       CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
4943111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
4953111d32cSBecky Bruce 				 BATL_GUARDEDSTORAGE)
4961b77ca8aSKumar Gala #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
4973111d32cSBecky Bruce 				 | BATU_VS | BATU_VP)
4981605cc9eSBecky Bruce #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
4991605cc9eSBecky Bruce 					       CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
5003111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
502af5d100eSBecky Bruce #endif
503debb7354SJon Loeliger 
504586d1d5aSJon Loeliger /*
505c759a01aSBecky Bruce  * BAT3		CCSR Space
506debb7354SJon Loeliger  */
5071605cc9eSBecky Bruce #define CONFIG_SYS_DBAT3L	(BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
5081605cc9eSBecky Bruce 					       CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5093111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5103111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
511c759a01aSBecky Bruce #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
512c759a01aSBecky Bruce 				 | BATU_VP)
5131605cc9eSBecky Bruce #define CONFIG_SYS_IBAT3L	(BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
5141605cc9eSBecky Bruce 					       CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5153111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
517debb7354SJon Loeliger 
5183111d32cSBecky Bruce #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
5193111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
5203111d32cSBecky Bruce 				       | BATL_PP_RW | BATL_CACHEINHIBIT \
5213111d32cSBecky Bruce 				       | BATL_GUARDEDSTORAGE)
5223111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
5233111d32cSBecky Bruce 				       | BATU_BL_1M | BATU_VS | BATU_VP)
5243111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
5253111d32cSBecky Bruce 				       | BATL_PP_RW | BATL_CACHEINHIBIT)
5263111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
5273111d32cSBecky Bruce #endif
5283111d32cSBecky Bruce 
529586d1d5aSJon Loeliger /*
53046f3e385SKumar Gala  * BAT4		PCIE1_IO and PCIE2_IO
531debb7354SJon Loeliger  */
5321605cc9eSBecky Bruce #define CONFIG_SYS_DBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
5331605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5343111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5353111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
53646f3e385SKumar Gala #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
537c759a01aSBecky Bruce 				 | BATU_VS | BATU_VP)
5381605cc9eSBecky Bruce #define CONFIG_SYS_IBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
5391605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5403111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
542debb7354SJon Loeliger 
543586d1d5aSJon Loeliger /*
544c759a01aSBecky Bruce  * BAT5		Init RAM for stack in the CPU DCache (no backing memory)
545debb7354SJon Loeliger  */
5466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
5476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
5486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
5496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
550debb7354SJon Loeliger 
551586d1d5aSJon Loeliger /*
552c759a01aSBecky Bruce  * BAT6		FLASH
553debb7354SJon Loeliger  */
5541605cc9eSBecky Bruce #define CONFIG_SYS_DBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
5551605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5563111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5573111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
558170deacbSBecky Bruce #define CONFIG_SYS_DBAT6U	(CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
559170deacbSBecky Bruce 				 | BATU_VP)
5601605cc9eSBecky Bruce #define CONFIG_SYS_IBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
5611605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5623111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
5636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
564debb7354SJon Loeliger 
565bf9a8c34SBecky Bruce /* Map the last 1M of flash where we're running from reset */
566bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
567bf9a8c34SBecky Bruce 				 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
56814d0a02aSWolfgang Denk #define CONFIG_SYS_DBAT6U_EARLY	(CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
569bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
570bf9a8c34SBecky Bruce 				 | BATL_MEMCOHERENCE)
571bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
572bf9a8c34SBecky Bruce 
573c759a01aSBecky Bruce /*
574c759a01aSBecky Bruce  * BAT7		FREE - used later for tmp mappings
575c759a01aSBecky Bruce  */
5766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L 0x00000000
5776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U 0x00000000
5786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0x00000000
5796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0x00000000
580debb7354SJon Loeliger 
581debb7354SJon Loeliger /*
582debb7354SJon Loeliger  * Environment
583debb7354SJon Loeliger  */
5846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
5855a1aceb0SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_IS_IN_FLASH	1
586221fbd22SScott Wood     #define CONFIG_ENV_ADDR		\
587221fbd22SScott Wood 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
5880e8d1586SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_SECT_SIZE		0x10000	/* 64K(one sector) for env */
589debb7354SJon Loeliger #else
59093f6d725SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
5916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
592debb7354SJon Loeliger #endif
5930f2d6602SBecky Bruce #define CONFIG_ENV_SIZE		0x2000
594debb7354SJon Loeliger 
595debb7354SJon Loeliger #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
5966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
597debb7354SJon Loeliger 
5982f9c19e4SJon Loeliger /*
599659e2f67SJon Loeliger  * BOOTP options
600659e2f67SJon Loeliger  */
601659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
602659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
603659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
604659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
605659e2f67SJon Loeliger 
606659e2f67SJon Loeliger /*
6072f9c19e4SJon Loeliger  * Command line configuration.
6082f9c19e4SJon Loeliger  */
6094f93f8b1SBecky Bruce #define CONFIG_CMD_REGINFO
6102f9c19e4SJon Loeliger 
6112f9c19e4SJon Loeliger #if defined(CONFIG_PCI)
6122f9c19e4SJon Loeliger     #define CONFIG_CMD_PCI
613c649e3c9SSimon Glass     #define CONFIG_SCSI
6142f9c19e4SJon Loeliger #endif
6152f9c19e4SJon Loeliger 
616debb7354SJon Loeliger #undef CONFIG_WATCHDOG			/* watchdog disabled */
617debb7354SJon Loeliger 
618debb7354SJon Loeliger /*
619debb7354SJon Loeliger  * Miscellaneous configurable options
620debb7354SJon Loeliger  */
6216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
6226bee764bSTimur Tabi #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
6236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
624debb7354SJon Loeliger 
6252f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB)
6266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
627debb7354SJon Loeliger #else
6286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
629debb7354SJon Loeliger #endif
630debb7354SJon Loeliger 
6316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
6326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
6336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
634debb7354SJon Loeliger 
635debb7354SJon Loeliger /*
636debb7354SJon Loeliger  * For booting Linux, the board info and command line data
637debb7354SJon Loeliger  * have to be in the first 8 MB of memory, since this is
638debb7354SJon Loeliger  * the maximum mapped by the Linux kernel during initialization.
639debb7354SJon Loeliger  */
640*e1efe43cSScott Wood #define CONFIG_SYS_BOOTMAPSZ	(256 << 20)	/* Initial Memory map for Linux*/
641*e1efe43cSScott Wood #define CONFIG_SYS_BOOTM_LEN	(256 << 20)	/* Increase max gunzip size */
642debb7354SJon Loeliger 
6432f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB)
644debb7354SJon Loeliger     #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
645debb7354SJon Loeliger #endif
646debb7354SJon Loeliger 
647debb7354SJon Loeliger /*
648debb7354SJon Loeliger  * Environment Configuration
649debb7354SJon Loeliger  */
650debb7354SJon Loeliger 
65110327dc5SAndy Fleming #define CONFIG_HAS_ETH0		1
652debb7354SJon Loeliger #define CONFIG_HAS_ETH1		1
653debb7354SJon Loeliger #define CONFIG_HAS_ETH2		1
654debb7354SJon Loeliger #define CONFIG_HAS_ETH3		1
655debb7354SJon Loeliger 
65618b6c8cdSJon Loeliger #define CONFIG_IPADDR		192.168.1.100
657debb7354SJon Loeliger 
658debb7354SJon Loeliger #define CONFIG_HOSTNAME		unknown
6598b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
660b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
66132922cdcSEd Swarthout #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
662debb7354SJon Loeliger 
6635c9efb36SJon Loeliger #define CONFIG_SERVERIP		192.168.1.1
66418b6c8cdSJon Loeliger #define CONFIG_GATEWAYIP	192.168.1.1
6655c9efb36SJon Loeliger #define CONFIG_NETMASK		255.255.255.0
666debb7354SJon Loeliger 
6675c9efb36SJon Loeliger /* default location for tftp and bootm */
668*e1efe43cSScott Wood #define CONFIG_LOADADDR		0x10000000
669debb7354SJon Loeliger 
67018b6c8cdSJon Loeliger #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs */
671debb7354SJon Loeliger 
672debb7354SJon Loeliger #define CONFIG_BAUDRATE	115200
673debb7354SJon Loeliger 
674debb7354SJon Loeliger #define	CONFIG_EXTRA_ENV_SETTINGS					\
675debb7354SJon Loeliger 	"netdev=eth0\0"							\
6765368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
67732922cdcSEd Swarthout 	"tftpflash=tftpboot $loadaddr $uboot; "				\
6785368c55dSMarek Vasut 		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
6795368c55dSMarek Vasut 			" +$filesize; "	\
6805368c55dSMarek Vasut 		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
6815368c55dSMarek Vasut 			" +$filesize; "	\
6825368c55dSMarek Vasut 		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
6835368c55dSMarek Vasut 			" $filesize; "	\
6845368c55dSMarek Vasut 		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
6855368c55dSMarek Vasut 			" +$filesize; "	\
6865368c55dSMarek Vasut 		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
6875368c55dSMarek Vasut 			" $filesize\0"	\
688debb7354SJon Loeliger 	"consoledev=ttyS0\0"						\
689*e1efe43cSScott Wood 	"ramdiskaddr=0x18000000\0"						\
690debb7354SJon Loeliger 	"ramdiskfile=your.ramdisk.u-boot\0"				\
691*e1efe43cSScott Wood 	"fdtaddr=0x17c00000\0"						\
692ea9f7395SJon Loeliger 	"fdtfile=mpc8641_hpcn.dtb\0"					\
6933111d32cSBecky Bruce 	"en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0"			\
6943111d32cSBecky Bruce 	"dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
695debb7354SJon Loeliger 	"maxcpus=2"
696debb7354SJon Loeliger 
697debb7354SJon Loeliger #define CONFIG_NFSBOOTCOMMAND						\
698debb7354SJon Loeliger 	"setenv bootargs root=/dev/nfs rw "				\
699debb7354SJon Loeliger 	      "nfsroot=$serverip:$rootpath "				\
700debb7354SJon Loeliger 	      "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
701debb7354SJon Loeliger 	      "console=$consoledev,$baudrate $othbootargs;"		\
702debb7354SJon Loeliger 	"tftp $loadaddr $bootfile;"					\
703ea9f7395SJon Loeliger 	"tftp $fdtaddr $fdtfile;"					\
704ea9f7395SJon Loeliger 	"bootm $loadaddr - $fdtaddr"
705debb7354SJon Loeliger 
706debb7354SJon Loeliger #define CONFIG_RAMBOOTCOMMAND						\
707debb7354SJon Loeliger 	"setenv bootargs root=/dev/ram rw "				\
708debb7354SJon Loeliger 	      "console=$consoledev,$baudrate $othbootargs;"		\
709debb7354SJon Loeliger 	"tftp $ramdiskaddr $ramdiskfile;"				\
710debb7354SJon Loeliger 	"tftp $loadaddr $bootfile;"					\
711ea9f7395SJon Loeliger 	"tftp $fdtaddr $fdtfile;"					\
712ea9f7395SJon Loeliger 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
713debb7354SJon Loeliger 
714debb7354SJon Loeliger #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
715debb7354SJon Loeliger 
716debb7354SJon Loeliger #endif	/* __CONFIG_H */
717