1debb7354SJon Loeliger /* 25c9efb36SJon Loeliger * Copyright 2006 Freescale Semiconductor. 35c9efb36SJon Loeliger * 4debb7354SJon Loeliger * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) 5debb7354SJon Loeliger * 6debb7354SJon Loeliger * See file CREDITS for list of people who contributed to this 7debb7354SJon Loeliger * project. 8debb7354SJon Loeliger * 9debb7354SJon Loeliger * This program is free software; you can redistribute it and/or 10debb7354SJon Loeliger * modify it under the terms of the GNU General Public License as 11debb7354SJon Loeliger * published by the Free Software Foundation; either version 2 of 12debb7354SJon Loeliger * the License, or (at your option) any later version. 13debb7354SJon Loeliger * 14debb7354SJon Loeliger * This program is distributed in the hope that it will be useful, 15debb7354SJon Loeliger * but WITHOUT ANY WARRANTY; without even the implied warranty of 16debb7354SJon Loeliger * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17debb7354SJon Loeliger * GNU General Public License for more details. 18debb7354SJon Loeliger * 19debb7354SJon Loeliger * You should have received a copy of the GNU General Public License 20debb7354SJon Loeliger * along with this program; if not, write to the Free Software 21debb7354SJon Loeliger * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22debb7354SJon Loeliger * MA 02111-1307 USA 23debb7354SJon Loeliger */ 24debb7354SJon Loeliger 25debb7354SJon Loeliger /* 265c9efb36SJon Loeliger * MPC8641HPCN board configuration file 27debb7354SJon Loeliger * 28debb7354SJon Loeliger * Make sure you change the MAC address and other network params first, 29debb7354SJon Loeliger * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 30debb7354SJon Loeliger */ 31debb7354SJon Loeliger 32debb7354SJon Loeliger #ifndef __CONFIG_H 33debb7354SJon Loeliger #define __CONFIG_H 34debb7354SJon Loeliger 35debb7354SJon Loeliger /* High Level Configuration Options */ 36debb7354SJon Loeliger #define CONFIG_MPC86xx 1 /* MPC86xx */ 37debb7354SJon Loeliger #define CONFIG_MPC8641 1 /* MPC8641 specific */ 38debb7354SJon Loeliger #define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */ 39debb7354SJon Loeliger #define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */ 40debb7354SJon Loeliger #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 41debb7354SJon Loeliger 42debb7354SJon Loeliger #ifdef RUN_DIAG 436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DIAG_ADDR 0xff800000 44debb7354SJon Loeliger #endif 455c9efb36SJon Loeliger 466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RESET_ADDRESS 0xfff00100 47debb7354SJon Loeliger 4863cec581SEd Swarthout #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 4963cec581SEd Swarthout #define CONFIG_PCI1 1 /* PCIE controler 1 (ULI bridge) */ 5063cec581SEd Swarthout #define CONFIG_PCI2 1 /* PCIE controler 2 (slot) */ 5163cec581SEd Swarthout #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 52*8ba93f68SKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 534933b91fSBecky Bruce #define CONFIG_FSL_LAW 1 /* Use common FSL law init code */ 545c9efb36SJon Loeliger 55debb7354SJon Loeliger #define CONFIG_TSEC_ENET /* tsec ethernet support */ 56debb7354SJon Loeliger #define CONFIG_ENV_OVERWRITE 575c9efb36SJon Loeliger 5831d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */ 59debb7354SJon Loeliger 60debb7354SJon Loeliger #define CONFIG_ALTIVEC 1 615c9efb36SJon Loeliger 625c9efb36SJon Loeliger /* 63debb7354SJon Loeliger * L2CR setup -- make sure this is right for your board! 64debb7354SJon Loeliger */ 656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2 66debb7354SJon Loeliger #define L2_INIT 0 67debb7354SJon Loeliger #define L2_ENABLE (L2CR_L2E) 68debb7354SJon Loeliger 69debb7354SJon Loeliger #ifndef CONFIG_SYS_CLK_FREQ 7063cec581SEd Swarthout #ifndef __ASSEMBLY__ 7163cec581SEd Swarthout extern unsigned long get_board_sys_clk(unsigned long dummy); 7263cec581SEd Swarthout #endif 73debb7354SJon Loeliger #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 74debb7354SJon Loeliger #endif 75debb7354SJon Loeliger 76debb7354SJon Loeliger #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 77debb7354SJon Loeliger 786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 80debb7354SJon Loeliger 81debb7354SJon Loeliger /* 82debb7354SJon Loeliger * Base addresses -- Note these are effective addresses where the 83debb7354SJon Loeliger * actual resources get mapped (not physical addresses) 84debb7354SJon Loeliger */ 856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xf8000000 /* relocated CCSRBAR */ 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 88debb7354SJon Loeliger 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000) 906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000) 9163cec581SEd Swarthout 92debb7354SJon Loeliger /* 93debb7354SJon Loeliger * DDR Setup 94debb7354SJon Loeliger */ 956a8e5692SKumar Gala #define CONFIG_FSL_DDR2 966a8e5692SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 976a8e5692SKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 986a8e5692SKumar Gala #define CONFIG_DDR_SPD 996a8e5692SKumar Gala 1006a8e5692SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 1016a8e5692SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 1026a8e5692SKumar Gala 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 105fcb28e76SJin Zhengxiong #define CONFIG_VERY_BIG_RAM 106debb7354SJon Loeliger 107debb7354SJon Loeliger #define MPC86xx_DDR_SDRAM_CLK_CNTL 108debb7354SJon Loeliger 1096a8e5692SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 2 1106a8e5692SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 2 1116a8e5692SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 112debb7354SJon Loeliger 113debb7354SJon Loeliger /* 1146a8e5692SKumar Gala * I2C addresses of SPD EEPROMs 115debb7354SJon Loeliger */ 1166a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 1176a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */ 1186a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */ 1196a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */ 120debb7354SJon Loeliger 1216a8e5692SKumar Gala 1226a8e5692SKumar Gala /* 1236a8e5692SKumar Gala * These are used when DDR doesn't use SPD. 1246a8e5692SKumar Gala */ 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */ 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00260802 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x39357322 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1 0x00480432 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2 0x00000000 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x06090100 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */ 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2 0x04400000 141debb7354SJon Loeliger 1426a8e5692SKumar Gala /* 1436a8e5692SKumar Gala * FIXME: Not used in fixed_sdram function 1446a8e5692SKumar Gala */ 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00000022 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS2_BNDS 0x00000FFF /* Not done */ 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS3_BNDS 0x00000FFF /* Not done */ 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS4_BNDS 0x00000FFF /* Not done */ 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS5_BNDS 0x00000FFF /* Not done */ 1516a8e5692SKumar Gala 152debb7354SJon Loeliger 153ad8f8687SJon Loeliger #define CONFIG_ID_EEPROM 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID 15532628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 158debb7354SJon Loeliger 159debb7354SJon Loeliger /* 160586d1d5aSJon Loeliger * In MPC8641HPCN, allocate 16MB flash spaces at fe000000 and ff000000. 161586d1d5aSJon Loeliger * There is an 8MB flash. In effect, the addresses from fe000000 to fe7fffff 162debb7354SJon Loeliger * map to fe800000 to ffffffff, and ff000000 to ff7fffff map to ffffffff. 163debb7354SJon Loeliger * However, when u-boot comes up, the flash_init needs hard start addresses 164586d1d5aSJon Loeliger * to build its info table. For user convenience, the flash addresses is 165586d1d5aSJon Loeliger * fe800000 and ff800000. That way, u-boot knows where the flash is 166586d1d5aSJon Loeliger * and the user can download u-boot code from promjet to fef00000, a 167586d1d5aSJon Loeliger * more intuitive location than fe700000. 168586d1d5aSJon Loeliger * 169586d1d5aSJon Loeliger * Note that, on switching the boot location, fef00000 becomes fff00000. 170debb7354SJon Loeliger */ 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xfe800000 /* start of FLASH 32M */ 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE2 0xff800000 173debb7354SJon Loeliger 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2} 175debb7354SJon Loeliger 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff001001 /* port size 16bit */ 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Boot Flash area*/ 178debb7354SJon Loeliger 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xfe001001 /* port size 16bit */ 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xff006ff7 /* 16MB Alternate Boot Flash area*/ 181debb7354SJon Loeliger 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */ 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/ 184debb7354SJon Loeliger 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */ 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/ 187debb7354SJon Loeliger 1885c9efb36SJon Loeliger 1897608d75fSKim Phillips #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 190debb7354SJon Loeliger #define PIXIS_BASE 0xf8100000 /* PIXIS registers */ 1915c9efb36SJon Loeliger #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 1925c9efb36SJon Loeliger #define PIXIS_VER 0x1 /* Board version at offset 1 */ 193debb7354SJon Loeliger #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 194debb7354SJon Loeliger #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 195debb7354SJon Loeliger #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */ 196debb7354SJon Loeliger #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 197debb7354SJon Loeliger #define PIXIS_VCTL 0x10 /* VELA Control Register */ 198debb7354SJon Loeliger #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 199debb7354SJon Loeliger #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 200debb7354SJon Loeliger #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 201debb7354SJon Loeliger #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 202debb7354SJon Loeliger #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 203debb7354SJon Loeliger #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 204debb7354SJon Loeliger #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/ 206debb7354SJon Loeliger 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 209debb7354SJon Loeliger 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 214debb7354SJon Loeliger 21500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 218debb7354SJon Loeliger 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 221debb7354SJon Loeliger #else 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 223debb7354SJon Loeliger #endif 224debb7354SJon Loeliger 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 226fa7db9c3SJin Zhengxiong-R64188 #undef CONFIG_SPD_EEPROM 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 228debb7354SJon Loeliger #endif 229debb7354SJon Loeliger 230debb7354SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 231debb7354SJon Loeliger 232debb7354SJon Loeliger #define CONFIG_L1_INIT_RAM 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */ 236debb7354SJon Loeliger #else 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */ 238debb7354SJon Loeliger #endif 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 240debb7354SJon Loeliger 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 244debb7354SJon Loeliger 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 247debb7354SJon Loeliger 248debb7354SJon Loeliger /* Serial Port */ 249debb7354SJon Loeliger #define CONFIG_CONS_INDEX 1 250debb7354SJon Loeliger #undef CONFIG_SERIAL_SOFTWARE_FIFO 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 255debb7354SJon Loeliger 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 257debb7354SJon Loeliger {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 258debb7354SJon Loeliger 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 261debb7354SJon Loeliger 262debb7354SJon Loeliger /* Use the HUSH parser */ 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 266debb7354SJon Loeliger #endif 267debb7354SJon Loeliger 2685c9efb36SJon Loeliger /* 2695c9efb36SJon Loeliger * Pass open firmware flat tree to kernel 2705c9efb36SJon Loeliger */ 271ea9f7395SJon Loeliger #define CONFIG_OF_LIBFDT 1 272debb7354SJon Loeliger #define CONFIG_OF_BOARD_SETUP 1 273ea9f7395SJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS 1 274debb7354SJon Loeliger 275debb7354SJon Loeliger 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF 1 2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL 1 278debb7354SJon Loeliger 279586d1d5aSJon Loeliger /* 280586d1d5aSJon Loeliger * I2C 281586d1d5aSJon Loeliger */ 28220476726SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 283debb7354SJon Loeliger #define CONFIG_HARD_I2C /* I2C with hardware support*/ 284debb7354SJon Loeliger #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3100 289debb7354SJon Loeliger 290586d1d5aSJon Loeliger /* 291586d1d5aSJon Loeliger * RapidIO MMU 292586d1d5aSJon Loeliger */ 2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_BASE 0xc0000000 /* base address */ 2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE 2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */ 296debb7354SJon Loeliger 297debb7354SJon Loeliger /* 298debb7354SJon Loeliger * General PCI 299debb7354SJon Loeliger * Addresses are mapped 1-1. 300debb7354SJon Loeliger */ 3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 307debb7354SJon Loeliger 308fa7db9c3SJin Zhengxiong-R64188 /* PCI view of System Memory */ 3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEMORY_BUS 0x00000000 3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEMORY_PHYS 0x00000000 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEMORY_SIZE 0x80000000 312fa7db9c3SJin Zhengxiong-R64188 313debb7354SJon Loeliger /* For RTL8139 */ 314bc09cf3cSJin Zhengxiong-R64188 #define KSEG1ADDR(x) ({u32 _x=le32_to_cpu(*(u32 *)(x)); (&_x);}) 315debb7354SJon Loeliger #define _IO_BASE 0x00000000 316debb7354SJon Loeliger 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE 0xa0000000 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */ 3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xe3000000 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 323debb7354SJon Loeliger 324debb7354SJon Loeliger #if defined(CONFIG_PCI) 325debb7354SJon Loeliger 326debb7354SJon Loeliger #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 327debb7354SJon Loeliger 3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE 329debb7354SJon Loeliger 330debb7354SJon Loeliger #define CONFIG_NET_MULTI 331debb7354SJon Loeliger #define CONFIG_PCI_PNP /* do pci plug-and-play */ 332debb7354SJon Loeliger 333debb7354SJon Loeliger #define CONFIG_RTL8139 334debb7354SJon Loeliger 335debb7354SJon Loeliger #undef CONFIG_EEPRO100 336debb7354SJon Loeliger #undef CONFIG_TULIP 337debb7354SJon Loeliger 338a81d1c0bSZhang Wei /************************************************************ 339a81d1c0bSZhang Wei * USB support 340a81d1c0bSZhang Wei ************************************************************/ 341a81d1c0bSZhang Wei #define CONFIG_PCI_OHCI 1 342a81d1c0bSZhang Wei #define CONFIG_USB_OHCI_NEW 1 343a81d1c0bSZhang Wei #define CONFIG_USB_KEYBOARD 1 3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DEVICE_DEREGISTER 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EVENT_POLL 1 3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 349a81d1c0bSZhang Wei 350debb7354SJon Loeliger #if !defined(CONFIG_PCI_PNP) 351debb7354SJon Loeliger #define PCI_ENET0_IOADDR 0xe0000000 352debb7354SJon Loeliger #define PCI_ENET0_MEMADDR 0xe0000000 353debb7354SJon Loeliger #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 354debb7354SJon Loeliger #endif 355debb7354SJon Loeliger 3560f460a1eSJason Jin /*PCIE video card used*/ 3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define VIDEO_IO_OFFSET CONFIG_SYS_PCI2_IO_PHYS 3580f460a1eSJason Jin 3590f460a1eSJason Jin /*PCI video card used*/ 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_PHYS*/ 3610f460a1eSJason Jin 3620f460a1eSJason Jin /* video */ 3630f460a1eSJason Jin #define CONFIG_VIDEO 3640f460a1eSJason Jin 3650f460a1eSJason Jin #if defined(CONFIG_VIDEO) 3660f460a1eSJason Jin #define CONFIG_BIOSEMU 3670f460a1eSJason Jin #define CONFIG_CFB_CONSOLE 3680f460a1eSJason Jin #define CONFIG_VIDEO_SW_CURSOR 3690f460a1eSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE 3700f460a1eSJason Jin #define CONFIG_ATI_RADEON_FB 3710f460a1eSJason Jin #define CONFIG_VIDEO_LOGO 3720f460a1eSJason Jin /*#define CONFIG_CONSOLE_CURSOR*/ 3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCI2_IO_PHYS 3740f460a1eSJason Jin #endif 3750f460a1eSJason Jin 376debb7354SJon Loeliger #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 377debb7354SJon Loeliger 378dabf9ef8SJin Zhengxiong #define CONFIG_DOS_PARTITION 379dabf9ef8SJin Zhengxiong #define CONFIG_SCSI_AHCI 380dabf9ef8SJin Zhengxiong 381dabf9ef8SJin Zhengxiong #ifdef CONFIG_SCSI_AHCI 382dabf9ef8SJin Zhengxiong #define CONFIG_SATA_ULI5288 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN 1 3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 387dabf9ef8SJin Zhengxiong #endif 388dabf9ef8SJin Zhengxiong 3890f460a1eSJason Jin #define CONFIG_MPC86XX_PCI2 3900f460a1eSJason Jin 391debb7354SJon Loeliger #endif /* CONFIG_PCI */ 392debb7354SJon Loeliger 393debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET) 394debb7354SJon Loeliger 395debb7354SJon Loeliger #ifndef CONFIG_NET_MULTI 396debb7354SJon Loeliger #define CONFIG_NET_MULTI 1 397debb7354SJon Loeliger #endif 398debb7354SJon Loeliger 399debb7354SJon Loeliger #define CONFIG_MII 1 /* MII PHY management */ 400debb7354SJon Loeliger 401255a3577SKim Phillips #define CONFIG_TSEC1 1 402255a3577SKim Phillips #define CONFIG_TSEC1_NAME "eTSEC1" 403255a3577SKim Phillips #define CONFIG_TSEC2 1 404255a3577SKim Phillips #define CONFIG_TSEC2_NAME "eTSEC2" 405255a3577SKim Phillips #define CONFIG_TSEC3 1 406255a3577SKim Phillips #define CONFIG_TSEC3_NAME "eTSEC3" 407255a3577SKim Phillips #define CONFIG_TSEC4 1 408255a3577SKim Phillips #define CONFIG_TSEC4_NAME "eTSEC4" 409debb7354SJon Loeliger 410debb7354SJon Loeliger #define TSEC1_PHY_ADDR 0 411debb7354SJon Loeliger #define TSEC2_PHY_ADDR 1 412debb7354SJon Loeliger #define TSEC3_PHY_ADDR 2 413debb7354SJon Loeliger #define TSEC4_PHY_ADDR 3 414debb7354SJon Loeliger #define TSEC1_PHYIDX 0 415debb7354SJon Loeliger #define TSEC2_PHYIDX 0 416debb7354SJon Loeliger #define TSEC3_PHYIDX 0 417debb7354SJon Loeliger #define TSEC4_PHYIDX 0 4183a79013eSAndy Fleming #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4193a79013eSAndy Fleming #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4203a79013eSAndy Fleming #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4213a79013eSAndy Fleming #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 422debb7354SJon Loeliger 423debb7354SJon Loeliger #define CONFIG_ETHPRIME "eTSEC1" 424debb7354SJon Loeliger 425debb7354SJon Loeliger #endif /* CONFIG_TSEC_ENET */ 426debb7354SJon Loeliger 427586d1d5aSJon Loeliger /* 428586d1d5aSJon Loeliger * BAT0 2G Cacheable, non-guarded 429debb7354SJon Loeliger * 0x0000_0000 2G DDR 430debb7354SJon Loeliger */ 4316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP) 4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE ) 4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U 435debb7354SJon Loeliger 436586d1d5aSJon Loeliger /* 437586d1d5aSJon Loeliger * BAT1 1G Cache-inhibited, guarded 438debb7354SJon Loeliger * 0x8000_0000 512M PCI-Express 1 Memory 439debb7354SJon Loeliger * 0xa000_0000 512M PCI-Express 2 Memory 440586d1d5aSJon Loeliger * Changed it for operating from 0xd0000000 441debb7354SJon Loeliger */ 4426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L ( CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW \ 4435c9efb36SJon Loeliger | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_1G | BATU_VS | BATU_VP) 4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U 447debb7354SJon Loeliger 448586d1d5aSJon Loeliger /* 449586d1d5aSJon Loeliger * BAT2 512M Cache-inhibited, guarded 450debb7354SJon Loeliger * 0xc000_0000 512M RapidIO Memory 451debb7354SJon Loeliger */ 4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \ 4535c9efb36SJon Loeliger | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP) 4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 457debb7354SJon Loeliger 458586d1d5aSJon Loeliger /* 459586d1d5aSJon Loeliger * BAT3 4M Cache-inhibited, guarded 460debb7354SJon Loeliger * 0xf800_0000 4M CCSR 461debb7354SJon Loeliger */ 4626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \ 4635c9efb36SJon Loeliger | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP) 4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) 4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U 467debb7354SJon Loeliger 468586d1d5aSJon Loeliger /* 469586d1d5aSJon Loeliger * BAT4 32M Cache-inhibited, guarded 470debb7354SJon Loeliger * 0xe200_0000 16M PCI-Express 1 I/O 471debb7354SJon Loeliger * 0xe300_0000 16M PCI-Express 2 I/0 472586d1d5aSJon Loeliger * Note that this is at 0xe0000000 473debb7354SJon Loeliger */ 4746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW \ 4755c9efb36SJon Loeliger | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCI1_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP) 4776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 4786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U 479debb7354SJon Loeliger 480586d1d5aSJon Loeliger /* 481586d1d5aSJon Loeliger * BAT5 128K Cacheable, non-guarded 482debb7354SJon Loeliger * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory) 483debb7354SJon Loeliger */ 4846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 4856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 4866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L 4876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U 488debb7354SJon Loeliger 489586d1d5aSJon Loeliger /* 490586d1d5aSJon Loeliger * BAT6 32M Cache-inhibited, guarded 491debb7354SJon Loeliger * 0xfe00_0000 32M FLASH 492debb7354SJon Loeliger */ 4936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \ 4945c9efb36SJon Loeliger | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP) 4966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE) 4976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U 498debb7354SJon Loeliger 4996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L 0x00000000 5006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U 0x00000000 5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0x00000000 5026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0x00000000 503debb7354SJon Loeliger 504debb7354SJon Loeliger /* 505debb7354SJon Loeliger * Environment 506debb7354SJon Loeliger */ 5076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 5085a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 5096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000) 5100e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ 5110e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 512debb7354SJon Loeliger #else 51393f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 5146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 5150e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 516debb7354SJon Loeliger #endif 517debb7354SJon Loeliger 518debb7354SJon Loeliger #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 5196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 520debb7354SJon Loeliger 5212f9c19e4SJon Loeliger 5222f9c19e4SJon Loeliger /* 523659e2f67SJon Loeliger * BOOTP options 524659e2f67SJon Loeliger */ 525659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 526659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 527659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 528659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 529659e2f67SJon Loeliger 530659e2f67SJon Loeliger 531659e2f67SJon Loeliger /* 5322f9c19e4SJon Loeliger * Command line configuration. 5332f9c19e4SJon Loeliger */ 5342f9c19e4SJon Loeliger #include <config_cmd_default.h> 5352f9c19e4SJon Loeliger 5362f9c19e4SJon Loeliger #define CONFIG_CMD_PING 5372f9c19e4SJon Loeliger #define CONFIG_CMD_I2C 5384f93f8b1SBecky Bruce #define CONFIG_CMD_REGINFO 5392f9c19e4SJon Loeliger 5406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 5412f9c19e4SJon Loeliger #undef CONFIG_CMD_ENV 542debb7354SJon Loeliger #endif 543debb7354SJon Loeliger 5442f9c19e4SJon Loeliger #if defined(CONFIG_PCI) 5452f9c19e4SJon Loeliger #define CONFIG_CMD_PCI 5462f9c19e4SJon Loeliger #define CONFIG_CMD_SCSI 5472f9c19e4SJon Loeliger #define CONFIG_CMD_EXT2 548bbf4796fSZhang Wei #define CONFIG_CMD_USB 5492f9c19e4SJon Loeliger #endif 5502f9c19e4SJon Loeliger 551debb7354SJon Loeliger 552debb7354SJon Loeliger #undef CONFIG_WATCHDOG /* watchdog disabled */ 553debb7354SJon Loeliger 554debb7354SJon Loeliger /* 555debb7354SJon Loeliger * Miscellaneous configurable options 556debb7354SJon Loeliger */ 5576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5586bee764bSTimur Tabi #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 5596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 5606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 561debb7354SJon Loeliger 5622f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB) 5636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 564debb7354SJon Loeliger #else 5656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 566debb7354SJon Loeliger #endif 567debb7354SJon Loeliger 5686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 5696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 5716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 572debb7354SJon Loeliger 573debb7354SJon Loeliger /* 574debb7354SJon Loeliger * For booting Linux, the board info and command line data 575debb7354SJon Loeliger * have to be in the first 8 MB of memory, since this is 576debb7354SJon Loeliger * the maximum mapped by the Linux kernel during initialization. 577debb7354SJon Loeliger */ 5786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 579debb7354SJon Loeliger 580debb7354SJon Loeliger /* 581debb7354SJon Loeliger * Internal Definitions 582debb7354SJon Loeliger * 583debb7354SJon Loeliger * Boot Flags 584debb7354SJon Loeliger */ 585debb7354SJon Loeliger #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 586debb7354SJon Loeliger #define BOOTFLAG_WARM 0x02 /* Software reboot */ 587debb7354SJon Loeliger 5882f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB) 589debb7354SJon Loeliger #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 590debb7354SJon Loeliger #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 591debb7354SJon Loeliger #endif 592debb7354SJon Loeliger 593debb7354SJon Loeliger /* 594debb7354SJon Loeliger * Environment Configuration 595debb7354SJon Loeliger */ 596debb7354SJon Loeliger 597debb7354SJon Loeliger /* The mac addresses for all ethernet interface */ 598debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET) 599debb7354SJon Loeliger #define CONFIG_ETHADDR 00:E0:0C:00:00:01 600debb7354SJon Loeliger #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 601debb7354SJon Loeliger #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 602debb7354SJon Loeliger #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD 603debb7354SJon Loeliger #endif 604debb7354SJon Loeliger 60510327dc5SAndy Fleming #define CONFIG_HAS_ETH0 1 606debb7354SJon Loeliger #define CONFIG_HAS_ETH1 1 607debb7354SJon Loeliger #define CONFIG_HAS_ETH2 1 608debb7354SJon Loeliger #define CONFIG_HAS_ETH3 1 609debb7354SJon Loeliger 61018b6c8cdSJon Loeliger #define CONFIG_IPADDR 192.168.1.100 611debb7354SJon Loeliger 612debb7354SJon Loeliger #define CONFIG_HOSTNAME unknown 613debb7354SJon Loeliger #define CONFIG_ROOTPATH /opt/nfsroot 614debb7354SJon Loeliger #define CONFIG_BOOTFILE uImage 61532922cdcSEd Swarthout #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 616debb7354SJon Loeliger 6175c9efb36SJon Loeliger #define CONFIG_SERVERIP 192.168.1.1 61818b6c8cdSJon Loeliger #define CONFIG_GATEWAYIP 192.168.1.1 6195c9efb36SJon Loeliger #define CONFIG_NETMASK 255.255.255.0 620debb7354SJon Loeliger 6215c9efb36SJon Loeliger /* default location for tftp and bootm */ 6225c9efb36SJon Loeliger #define CONFIG_LOADADDR 1000000 623debb7354SJon Loeliger 624debb7354SJon Loeliger #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 62518b6c8cdSJon Loeliger #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 626debb7354SJon Loeliger 627debb7354SJon Loeliger #define CONFIG_BAUDRATE 115200 628debb7354SJon Loeliger 629debb7354SJon Loeliger #define CONFIG_EXTRA_ENV_SETTINGS \ 630debb7354SJon Loeliger "netdev=eth0\0" \ 63132922cdcSEd Swarthout "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 63232922cdcSEd Swarthout "tftpflash=tftpboot $loadaddr $uboot; " \ 63332922cdcSEd Swarthout "protect off " MK_STR(TEXT_BASE) " +$filesize; " \ 63432922cdcSEd Swarthout "erase " MK_STR(TEXT_BASE) " +$filesize; " \ 63532922cdcSEd Swarthout "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \ 63632922cdcSEd Swarthout "protect on " MK_STR(TEXT_BASE) " +$filesize; " \ 63732922cdcSEd Swarthout "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \ 638debb7354SJon Loeliger "consoledev=ttyS0\0" \ 6395567806bSHaiying Wang "ramdiskaddr=2000000\0" \ 640debb7354SJon Loeliger "ramdiskfile=your.ramdisk.u-boot\0" \ 641ea9f7395SJon Loeliger "fdtaddr=c00000\0" \ 642ea9f7395SJon Loeliger "fdtfile=mpc8641_hpcn.dtb\0" \ 643debb7354SJon Loeliger "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \ 644debb7354SJon Loeliger "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \ 645debb7354SJon Loeliger "maxcpus=2" 646debb7354SJon Loeliger 647debb7354SJon Loeliger 648debb7354SJon Loeliger #define CONFIG_NFSBOOTCOMMAND \ 649debb7354SJon Loeliger "setenv bootargs root=/dev/nfs rw " \ 650debb7354SJon Loeliger "nfsroot=$serverip:$rootpath " \ 651debb7354SJon Loeliger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 652debb7354SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 653debb7354SJon Loeliger "tftp $loadaddr $bootfile;" \ 654ea9f7395SJon Loeliger "tftp $fdtaddr $fdtfile;" \ 655ea9f7395SJon Loeliger "bootm $loadaddr - $fdtaddr" 656debb7354SJon Loeliger 657debb7354SJon Loeliger #define CONFIG_RAMBOOTCOMMAND \ 658debb7354SJon Loeliger "setenv bootargs root=/dev/ram rw " \ 659debb7354SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 660debb7354SJon Loeliger "tftp $ramdiskaddr $ramdiskfile;" \ 661debb7354SJon Loeliger "tftp $loadaddr $bootfile;" \ 662ea9f7395SJon Loeliger "tftp $fdtaddr $fdtfile;" \ 663ea9f7395SJon Loeliger "bootm $loadaddr $ramdiskaddr $fdtaddr" 664debb7354SJon Loeliger 665debb7354SJon Loeliger #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 666debb7354SJon Loeliger 667debb7354SJon Loeliger #endif /* __CONFIG_H */ 668