xref: /rk3399_rockchip-uboot/include/configs/MPC8641HPCN.h (revision 49f46f3bf08aaf7b1db131a1082f1e603bb7a94b)
1debb7354SJon Loeliger /*
25c9efb36SJon Loeliger  * Copyright 2006 Freescale Semiconductor.
35c9efb36SJon Loeliger  *
4debb7354SJon Loeliger  * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5debb7354SJon Loeliger  *
6debb7354SJon Loeliger  * See file CREDITS for list of people who contributed to this
7debb7354SJon Loeliger  * project.
8debb7354SJon Loeliger  *
9debb7354SJon Loeliger  * This program is free software; you can redistribute it and/or
10debb7354SJon Loeliger  * modify it under the terms of the GNU General Public License as
11debb7354SJon Loeliger  * published by the Free Software Foundation; either version 2 of
12debb7354SJon Loeliger  * the License, or (at your option) any later version.
13debb7354SJon Loeliger  *
14debb7354SJon Loeliger  * This program is distributed in the hope that it will be useful,
15debb7354SJon Loeliger  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16debb7354SJon Loeliger  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
17debb7354SJon Loeliger  * GNU General Public License for more details.
18debb7354SJon Loeliger  *
19debb7354SJon Loeliger  * You should have received a copy of the GNU General Public License
20debb7354SJon Loeliger  * along with this program; if not, write to the Free Software
21debb7354SJon Loeliger  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22debb7354SJon Loeliger  * MA 02111-1307 USA
23debb7354SJon Loeliger  */
24debb7354SJon Loeliger 
25debb7354SJon Loeliger /*
265c9efb36SJon Loeliger  * MPC8641HPCN board configuration file
27debb7354SJon Loeliger  *
28debb7354SJon Loeliger  * Make sure you change the MAC address and other network params first,
29debb7354SJon Loeliger  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30debb7354SJon Loeliger  */
31debb7354SJon Loeliger 
32debb7354SJon Loeliger #ifndef __CONFIG_H
33debb7354SJon Loeliger #define __CONFIG_H
34debb7354SJon Loeliger 
35debb7354SJon Loeliger /* High Level Configuration Options */
36debb7354SJon Loeliger #define CONFIG_MPC86xx		1	/* MPC86xx */
37debb7354SJon Loeliger #define CONFIG_MPC8641		1	/* MPC8641 specific */
38debb7354SJon Loeliger #define CONFIG_MPC8641HPCN	1	/* MPC8641HPCN board specific */
39debb7354SJon Loeliger #define CONFIG_NUM_CPUS		2	/* Number of CPUs in the system */
40debb7354SJon Loeliger #define CONFIG_LINUX_RESET_VEC	0x100	/* Reset vector used by Linux */
413111d32cSBecky Bruce /*#define CONFIG_PHYS_64BIT	1*/	/* Place devices in 36-bit space */
42debb7354SJon Loeliger 
43debb7354SJon Loeliger #ifdef RUN_DIAG
446bf98b13SBecky Bruce #define CONFIG_SYS_DIAG_ADDR	     CONFIG_SYS_FLASH_BASE
45debb7354SJon Loeliger #endif
465c9efb36SJon Loeliger 
476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RESET_ADDRESS    0xfff00100
48debb7354SJon Loeliger 
49af5d100eSBecky Bruce /*
501266df88SBecky Bruce  * virtual address to be used for temporary mappings.  There
511266df88SBecky Bruce  * should be 128k free at this VA.
521266df88SBecky Bruce  */
531266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA	0xe0000000
541266df88SBecky Bruce 
551266df88SBecky Bruce /*
56af5d100eSBecky Bruce  * set this to enable Rapid IO.  PCI and RIO are mutually exclusive
57af5d100eSBecky Bruce  */
58af5d100eSBecky Bruce /*#define CONFIG_RIO		1*/
59af5d100eSBecky Bruce 
60af5d100eSBecky Bruce #ifndef CONFIG_RIO			/* RIO/PCI are mutually exclusive */
6163cec581SEd Swarthout #define CONFIG_PCI		1	/* Enable PCI/PCIE */
6263cec581SEd Swarthout #define CONFIG_PCI1		1	/* PCIE controler 1 (ULI bridge) */
6363cec581SEd Swarthout #define CONFIG_PCI2		1	/* PCIE controler 2 (slot) */
6463cec581SEd Swarthout #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
658ba93f68SKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
66af5d100eSBecky Bruce #endif
674933b91fSBecky Bruce #define CONFIG_FSL_LAW		1	/* Use common FSL law init code */
685c9efb36SJon Loeliger 
69debb7354SJon Loeliger #define CONFIG_TSEC_ENET		/* tsec ethernet support */
70debb7354SJon Loeliger #define CONFIG_ENV_OVERWRITE
715c9efb36SJon Loeliger 
7231d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported and enabled */
73debb7354SJon Loeliger 
74debb7354SJon Loeliger #define CONFIG_ALTIVEC		1
755c9efb36SJon Loeliger 
765c9efb36SJon Loeliger /*
77debb7354SJon Loeliger  * L2CR setup -- make sure this is right for your board!
78debb7354SJon Loeliger  */
796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2
80debb7354SJon Loeliger #define L2_INIT		0
81debb7354SJon Loeliger #define L2_ENABLE	(L2CR_L2E)
82debb7354SJon Loeliger 
83debb7354SJon Loeliger #ifndef CONFIG_SYS_CLK_FREQ
8463cec581SEd Swarthout #ifndef __ASSEMBLY__
8563cec581SEd Swarthout extern unsigned long get_board_sys_clk(unsigned long dummy);
8663cec581SEd Swarthout #endif
87debb7354SJon Loeliger #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
88debb7354SJon Loeliger #endif
89debb7354SJon Loeliger 
90debb7354SJon Loeliger #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
91debb7354SJon Loeliger 
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
94debb7354SJon Loeliger 
95debb7354SJon Loeliger /*
963111d32cSBecky Bruce  * With the exception of PCI Memory and Rapid IO, most devices will simply
973111d32cSBecky Bruce  * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
983111d32cSBecky Bruce  * when 36-bit is enabled.  When 36-bit is not enabled, these bits are 0.
993111d32cSBecky Bruce  */
1003111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
1013111d32cSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f00000000ULL
1023111d32cSBecky Bruce #else
1033111d32cSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0
1043111d32cSBecky Bruce #endif
1053111d32cSBecky Bruce 
1063111d32cSBecky Bruce /*
107debb7354SJon Loeliger  * Base addresses -- Note these are effective addresses where the
108debb7354SJon Loeliger  * actual resources get mapped (not physical addresses)
109debb7354SJon Loeliger  */
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
111c759a01aSBecky Bruce #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
113debb7354SJon Loeliger 
1143111d32cSBecky Bruce /* Physical addresses */
1153111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
1163111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
1173111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0xf
118d52082b1SBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS		(CONFIG_SYS_CCSRBAR_PHYS_LOW \
119d52082b1SBecky Bruce 					 | ((u64)CONFIG_SYS_CCSRBAR_PHYS_HIGH << 32))
1203111d32cSBecky Bruce #else
1213111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0x0
122d52082b1SBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS		CONFIG_SYS_CCSRBAR_PHYS_LOW
1233111d32cSBecky Bruce #endif
1243111d32cSBecky Bruce 
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_ADDR		(CONFIG_SYS_CCSRBAR+0x8000)
1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_ADDR		(CONFIG_SYS_CCSRBAR+0x9000)
12763cec581SEd Swarthout 
128debb7354SJon Loeliger /*
129debb7354SJon Loeliger  * DDR Setup
130debb7354SJon Loeliger  */
1316a8e5692SKumar Gala #define CONFIG_FSL_DDR2
1326a8e5692SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
1336a8e5692SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
1346a8e5692SKumar Gala #define CONFIG_DDR_SPD
1356a8e5692SKumar Gala 
1366a8e5692SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
1376a8e5692SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
1386a8e5692SKumar Gala 
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1411266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
142fcb28e76SJin Zhengxiong #define CONFIG_VERY_BIG_RAM
143debb7354SJon Loeliger 
144debb7354SJon Loeliger #define MPC86xx_DDR_SDRAM_CLK_CNTL
145debb7354SJon Loeliger 
1466a8e5692SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	2
1476a8e5692SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	2
1486a8e5692SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
149debb7354SJon Loeliger 
150debb7354SJon Loeliger /*
1516a8e5692SKumar Gala  * I2C addresses of SPD EEPROMs
152debb7354SJon Loeliger  */
1536a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
1546a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 0 DIMM 1 */
1556a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS3	0x53	/* CTLR 1 DIMM 0 */
1566a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS4	0x54	/* CTLR 1 DIMM 1 */
157debb7354SJon Loeliger 
1586a8e5692SKumar Gala 
1596a8e5692SKumar Gala /*
1606a8e5692SKumar Gala  * These are used when DDR doesn't use SPD.
1616a8e5692SKumar Gala  */
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		256		/* DDR is 256MB */
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102      /* Enable, no interleaving */
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	0x00260802
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x39357322
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1		0x00480432
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2		0x00000000
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x06090100
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL		0xe3008000	/* Type = DDR2 */
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2	0x04400000
178debb7354SJon Loeliger 
179ad8f8687SJon Loeliger #define CONFIG_ID_EEPROM
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID
18132628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
184debb7354SJon Loeliger 
185c759a01aSBecky Bruce #define CONFIG_SYS_FLASH_BASE		0xef800000     /* start of FLASH 8M */
1863111d32cSBecky Bruce #define CONFIG_SYS_FLASH_BASE_PHYS	(CONFIG_SYS_FLASH_BASE \
1873111d32cSBecky Bruce 					 | CONFIG_SYS_PHYS_ADDR_HIGH)
1883111d32cSBecky Bruce 
189b81b773eSBecky Bruce #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
190debb7354SJon Loeliger 
1913111d32cSBecky Bruce #define CONFIG_SYS_BR0_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
192170deacbSBecky Bruce 				 | 0x00001001)	/* port size 16bit */
193170deacbSBecky Bruce #define CONFIG_SYS_OR0_PRELIM	0xff806ff7	/* 8MB Boot Flash area*/
194debb7354SJon Loeliger 
1953111d32cSBecky Bruce #define CONFIG_SYS_BR2_PRELIM	(BR_PHYS_ADDR(CF_BASE_PHYS)		\
19605df3e5aSBecky Bruce 				 | 0x00001001)	/* port size 16bit */
197c759a01aSBecky Bruce #define CONFIG_SYS_OR2_PRELIM	0xffffeff7	/* 32k Compact Flash */
198debb7354SJon Loeliger 
1993111d32cSBecky Bruce #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS)	\
200b5431560SBecky Bruce 				 | 0x00000801) /* port size 8bit */
201c759a01aSBecky Bruce #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32k PIXIS area*/
202debb7354SJon Loeliger 
203c759a01aSBecky Bruce /*
204c759a01aSBecky Bruce  * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
205c759a01aSBecky Bruce  * The PIXIS and CF by themselves aren't large enough to take up the 128k
206c759a01aSBecky Bruce  * required for the smallest BAT mapping, so there's a 64k hole.
207c759a01aSBecky Bruce  */
208c759a01aSBecky Bruce #define CONFIG_SYS_LBC_BASE		0xffde0000
2093111d32cSBecky Bruce #define CONFIG_SYS_LBC_BASE_PHYS	(CONFIG_SYS_LBC_BASE \
2103111d32cSBecky Bruce 					 | CONFIG_SYS_PHYS_ADDR_HIGH)
2115c9efb36SJon Loeliger 
2127608d75fSKim Phillips #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
213c759a01aSBecky Bruce #define PIXIS_BASE		(CONFIG_SYS_LBC_BASE + 0x00010000)
2143111d32cSBecky Bruce #define PIXIS_BASE_PHYS 	(CONFIG_SYS_LBC_BASE_PHYS + 0x00010000)
215c759a01aSBecky Bruce #define PIXIS_SIZE		0x00008000	/* 32k */
2165c9efb36SJon Loeliger #define PIXIS_ID		0x0	/* Board ID at offset 0 */
2175c9efb36SJon Loeliger #define PIXIS_VER		0x1	/* Board version at offset 1 */
218debb7354SJon Loeliger #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
219debb7354SJon Loeliger #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
220debb7354SJon Loeliger #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch register */
221debb7354SJon Loeliger #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
222debb7354SJon Loeliger #define PIXIS_VCTL		0x10	/* VELA Control Register */
223debb7354SJon Loeliger #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
224debb7354SJon Loeliger #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
225debb7354SJon Loeliger #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
226debb7354SJon Loeliger #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
227debb7354SJon Loeliger #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
228debb7354SJon Loeliger #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
229debb7354SJon Loeliger #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x40	/* Reset altbank mask*/
231debb7354SJon Loeliger 
232b5431560SBecky Bruce /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
233c759a01aSBecky Bruce #define CF_BASE			(PIXIS_BASE + PIXIS_SIZE)
2343111d32cSBecky Bruce #define CF_BASE_PHYS		(PIXIS_BASE_PHYS + PIXIS_SIZE)
235b5431560SBecky Bruce 
236170deacbSBecky Bruce #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
238debb7354SJon Loeliger 
2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE		TEXT_BASE	/* start of monitor */
243bf9a8c34SBecky Bruce #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000	/* early monitor loc */
244debb7354SJon Loeliger 
24500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
248debb7354SJon Loeliger 
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
251debb7354SJon Loeliger #else
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_RAMBOOT
253debb7354SJon Loeliger #endif
254debb7354SJon Loeliger 
2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
256fa7db9c3SJin Zhengxiong-R64188 #undef CONFIG_SPD_EEPROM
2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE	256
258debb7354SJon Loeliger #endif
259debb7354SJon Loeliger 
260debb7354SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
261debb7354SJon Loeliger 
2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x0fd00000	/* Initial RAM address */
265debb7354SJon Loeliger #else
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xf8400000	/* Initial RAM address */
267debb7354SJon Loeliger #endif
2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x4000		/* End of used area in RAM */
269debb7354SJon Loeliger 
2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128		/* num bytes initial data */
2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
273debb7354SJon Loeliger 
2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)	/* Reserve 256 kB for Mon */
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	 /* Reserved for malloc */
276debb7354SJon Loeliger 
277debb7354SJon Loeliger /* Serial Port */
278debb7354SJon Loeliger #define CONFIG_CONS_INDEX     1
279debb7354SJon Loeliger #undef	CONFIG_SERIAL_SOFTWARE_FIFO
2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
284debb7354SJon Loeliger 
2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
286debb7354SJon Loeliger 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
287debb7354SJon Loeliger 
2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
290debb7354SJon Loeliger 
291debb7354SJon Loeliger /* Use the HUSH parser */
2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef	CONFIG_SYS_HUSH_PARSER
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
295debb7354SJon Loeliger #endif
296debb7354SJon Loeliger 
2975c9efb36SJon Loeliger /*
2985c9efb36SJon Loeliger  * Pass open firmware flat tree to kernel
2995c9efb36SJon Loeliger  */
300ea9f7395SJon Loeliger #define CONFIG_OF_LIBFDT		1
301debb7354SJon Loeliger #define CONFIG_OF_BOARD_SETUP		1
302ea9f7395SJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS	1
303debb7354SJon Loeliger 
304debb7354SJon Loeliger 
3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF	1
3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL	1
307debb7354SJon Loeliger 
308586d1d5aSJon Loeliger /*
309586d1d5aSJon Loeliger  * I2C
310586d1d5aSJon Loeliger  */
31120476726SJon Loeliger #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
312debb7354SJon Loeliger #define CONFIG_HARD_I2C		/* I2C with hardware support*/
313debb7354SJon Loeliger #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3100
318debb7354SJon Loeliger 
319586d1d5aSJon Loeliger /*
320586d1d5aSJon Loeliger  * RapidIO MMU
321586d1d5aSJon Loeliger  */
322c759a01aSBecky Bruce #define CONFIG_SYS_RIO_MEM_BASE	0x80000000	/* base address */
3233111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
3243111d32cSBecky Bruce #define CONFIG_SYS_RIO_MEM_PHYS  0x0000000c00000000ULL
3253111d32cSBecky Bruce #else
3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_PHYS	CONFIG_SYS_RIO_MEM_BASE
3273111d32cSBecky Bruce #endif
3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE	0x20000000	/* 128M */
329debb7354SJon Loeliger 
330debb7354SJon Loeliger /*
331debb7354SJon Loeliger  * General PCI
332debb7354SJon Loeliger  * Addresses are mapped 1-1.
333debb7354SJon Loeliger  */
334*49f46f3bSBecky Bruce 
335*49f46f3bSBecky Bruce #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
3363111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
337*49f46f3bSBecky Bruce #define CONFIG_SYS_PCI1_MEM_BUS		CONFIG_SYS_PCI1_MEM_VIRT
3383111d32cSBecky Bruce #define CONFIG_SYS_PCI1_MEM_PHYS	0x0000000c00000000ULL
3393111d32cSBecky Bruce #else
340*49f46f3bSBecky Bruce #define CONFIG_SYS_PCI1_MEM_BUS		CONFIG_SYS_PCI1_MEM_VIRT
341*49f46f3bSBecky Bruce #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_VIRT
3423111d32cSBecky Bruce #endif
3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
344*49f46f3bSBecky Bruce #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
3453111d32cSBecky Bruce #define CONFIG_SYS_PCI1_IO_VIRT	0xffc00000
3463111d32cSBecky Bruce #define CONFIG_SYS_PCI1_IO_PHYS	(CONFIG_SYS_PCI1_IO_VIRT \
3473111d32cSBecky Bruce 				 | CONFIG_SYS_PHYS_ADDR_HIGH)
348c759a01aSBecky Bruce #define CONFIG_SYS_PCI1_IO_SIZE	0x00010000	/* 64K */
349debb7354SJon Loeliger 
350debb7354SJon Loeliger /* For RTL8139 */
351bc09cf3cSJin Zhengxiong-R64188 #define KSEG1ADDR(x)		({u32 _x=le32_to_cpu(*(u32 *)(x)); (&_x);})
352debb7354SJon Loeliger #define _IO_BASE		0x00000000
353debb7354SJon Loeliger 
354*49f46f3bSBecky Bruce #define CONFIG_SYS_PCI2_MEM_BUS		(CONFIG_SYS_PCI1_MEM_BUS \
355*49f46f3bSBecky Bruce 					 + CONFIG_SYS_PCI1_MEM_SIZE)
356*49f46f3bSBecky Bruce #define CONFIG_SYS_PCI2_MEM_VIRT 	(CONFIG_SYS_PCI1_MEM_VIRT \
357b5431560SBecky Bruce 					 + CONFIG_SYS_PCI1_MEM_SIZE)
3583111d32cSBecky Bruce #define CONFIG_SYS_PCI2_MEM_PHYS	(CONFIG_SYS_PCI1_MEM_PHYS \
3593111d32cSBecky Bruce 					 + CONFIG_SYS_PCI1_MEM_SIZE)
3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE	0x20000000	/* 512M */
361*49f46f3bSBecky Bruce #define CONFIG_SYS_PCI2_IO_BUS	0x00000000
3623111d32cSBecky Bruce #define CONFIG_SYS_PCI2_IO_VIRT (CONFIG_SYS_PCI1_IO_VIRT \
3633111d32cSBecky Bruce 				 + CONFIG_SYS_PCI1_IO_SIZE)
364b5431560SBecky Bruce #define CONFIG_SYS_PCI2_IO_PHYS	(CONFIG_SYS_PCI1_IO_PHYS \
365b5431560SBecky Bruce 				 + CONFIG_SYS_PCI1_IO_SIZE)
366c759a01aSBecky Bruce #define CONFIG_SYS_PCI2_IO_SIZE	CONFIG_SYS_PCI1_IO_SIZE
367debb7354SJon Loeliger 
368debb7354SJon Loeliger #if defined(CONFIG_PCI)
369debb7354SJon Loeliger 
370debb7354SJon Loeliger #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
371debb7354SJon Loeliger 
3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
373debb7354SJon Loeliger 
374debb7354SJon Loeliger #define CONFIG_NET_MULTI
375debb7354SJon Loeliger #define CONFIG_PCI_PNP			/* do pci plug-and-play */
376debb7354SJon Loeliger 
377debb7354SJon Loeliger #define CONFIG_RTL8139
378debb7354SJon Loeliger 
379debb7354SJon Loeliger #undef CONFIG_EEPRO100
380debb7354SJon Loeliger #undef CONFIG_TULIP
381debb7354SJon Loeliger 
382a81d1c0bSZhang Wei /************************************************************
383a81d1c0bSZhang Wei  * USB support
384a81d1c0bSZhang Wei  ************************************************************/
385a81d1c0bSZhang Wei #define CONFIG_PCI_OHCI			1
386a81d1c0bSZhang Wei #define CONFIG_USB_OHCI_NEW		1
387a81d1c0bSZhang Wei #define CONFIG_USB_KEYBOARD		1
3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DEVICE_DEREGISTER
3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EVENT_POLL		1
3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"ohci_pci"
3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	15
3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS	1
393a81d1c0bSZhang Wei 
3940f460a1eSJason Jin /*PCIE video card used*/
3953111d32cSBecky Bruce #define VIDEO_IO_OFFSET		CONFIG_SYS_PCI2_IO_VIRT
3960f460a1eSJason Jin 
3970f460a1eSJason Jin /*PCI video card used*/
3983111d32cSBecky Bruce /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCI1_IO_VIRT*/
3990f460a1eSJason Jin 
4000f460a1eSJason Jin /* video */
4010f460a1eSJason Jin #define CONFIG_VIDEO
4020f460a1eSJason Jin 
4030f460a1eSJason Jin #if defined(CONFIG_VIDEO)
4040f460a1eSJason Jin #define CONFIG_BIOSEMU
4050f460a1eSJason Jin #define CONFIG_CFB_CONSOLE
4060f460a1eSJason Jin #define CONFIG_VIDEO_SW_CURSOR
4070f460a1eSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE
4080f460a1eSJason Jin #define CONFIG_ATI_RADEON_FB
4090f460a1eSJason Jin #define CONFIG_VIDEO_LOGO
4100f460a1eSJason Jin /*#define CONFIG_CONSOLE_CURSOR*/
4113111d32cSBecky Bruce #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCI2_IO_VIRT
4120f460a1eSJason Jin #endif
4130f460a1eSJason Jin 
414debb7354SJon Loeliger #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
415debb7354SJon Loeliger 
416dabf9ef8SJin Zhengxiong #define CONFIG_DOS_PARTITION
417dabf9ef8SJin Zhengxiong #define CONFIG_SCSI_AHCI
418dabf9ef8SJin Zhengxiong 
419dabf9ef8SJin Zhengxiong #ifdef CONFIG_SCSI_AHCI
420dabf9ef8SJin Zhengxiong #define CONFIG_SATA_ULI5288
4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
4246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
425dabf9ef8SJin Zhengxiong #endif
426dabf9ef8SJin Zhengxiong 
4270f460a1eSJason Jin #define CONFIG_MPC86XX_PCI2
4280f460a1eSJason Jin 
429debb7354SJon Loeliger #endif	/* CONFIG_PCI */
430debb7354SJon Loeliger 
431debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET)
432debb7354SJon Loeliger 
433debb7354SJon Loeliger #ifndef CONFIG_NET_MULTI
434debb7354SJon Loeliger #define CONFIG_NET_MULTI	1
435debb7354SJon Loeliger #endif
436debb7354SJon Loeliger 
437debb7354SJon Loeliger #define CONFIG_MII		1	/* MII PHY management */
438debb7354SJon Loeliger 
439255a3577SKim Phillips #define CONFIG_TSEC1		1
440255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"eTSEC1"
441255a3577SKim Phillips #define CONFIG_TSEC2		1
442255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"eTSEC2"
443255a3577SKim Phillips #define CONFIG_TSEC3		1
444255a3577SKim Phillips #define CONFIG_TSEC3_NAME	"eTSEC3"
445255a3577SKim Phillips #define CONFIG_TSEC4		1
446255a3577SKim Phillips #define CONFIG_TSEC4_NAME	"eTSEC4"
447debb7354SJon Loeliger 
448debb7354SJon Loeliger #define TSEC1_PHY_ADDR		0
449debb7354SJon Loeliger #define TSEC2_PHY_ADDR		1
450debb7354SJon Loeliger #define TSEC3_PHY_ADDR		2
451debb7354SJon Loeliger #define TSEC4_PHY_ADDR		3
452debb7354SJon Loeliger #define TSEC1_PHYIDX		0
453debb7354SJon Loeliger #define TSEC2_PHYIDX		0
454debb7354SJon Loeliger #define TSEC3_PHYIDX		0
455debb7354SJon Loeliger #define TSEC4_PHYIDX		0
4563a79013eSAndy Fleming #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4573a79013eSAndy Fleming #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4583a79013eSAndy Fleming #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4593a79013eSAndy Fleming #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
460debb7354SJon Loeliger 
461debb7354SJon Loeliger #define CONFIG_ETHPRIME		"eTSEC1"
462debb7354SJon Loeliger 
463debb7354SJon Loeliger #endif	/* CONFIG_TSEC_ENET */
464debb7354SJon Loeliger 
4653111d32cSBecky Bruce /*  Contort an addr into the format needed for BATs */
4663111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
4673111d32cSBecky Bruce #define BAT_PHYS_ADDR(x)         ((unsigned long) \
4683111d32cSBecky Bruce 				  ((x & 0x00000000ffffffffULL) |	\
4693111d32cSBecky Bruce 				   ((x & 0x0000000e00000000ULL) >> 24) | \
4703111d32cSBecky Bruce 				   ((x & 0x0000000100000000ULL) >> 30)))
4713111d32cSBecky Bruce #else
4723111d32cSBecky Bruce #define BAT_PHYS_ADDR(x)        (x)
4733111d32cSBecky Bruce #endif
4743111d32cSBecky Bruce 
4753111d32cSBecky Bruce 
4763111d32cSBecky Bruce /* Put high physical address bits into the BAT format */
4773111d32cSBecky Bruce #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
4783111d32cSBecky Bruce #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
4793111d32cSBecky Bruce 
480586d1d5aSJon Loeliger /*
481c759a01aSBecky Bruce  * BAT0		DDR
482debb7354SJon Loeliger  */
4836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
4846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	(BATU_BL_2G | BATU_VS | BATU_VP)
4856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE )
4866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U	CONFIG_SYS_DBAT0U
487debb7354SJon Loeliger 
488586d1d5aSJon Loeliger /*
489c759a01aSBecky Bruce  * BAT1		LBC (PIXIS/CF)
490af5d100eSBecky Bruce  */
4913111d32cSBecky Bruce #define CONFIG_SYS_DBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
4923111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
4933111d32cSBecky Bruce 				 BATL_GUARDEDSTORAGE)
494c759a01aSBecky Bruce #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_LBC_BASE | BATU_BL_128K \
495c759a01aSBecky Bruce 				 | BATU_VS | BATU_VP)
4963111d32cSBecky Bruce #define CONFIG_SYS_IBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
4973111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
498c759a01aSBecky Bruce #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
499af5d100eSBecky Bruce 
500af5d100eSBecky Bruce /* if CONFIG_PCI:
501c759a01aSBecky Bruce  * BAT2		PCI1 and PCI1 MEM
502af5d100eSBecky Bruce  * if CONFIG_RIO
503c759a01aSBecky Bruce  * BAT2		Rapidio Memory
504debb7354SJon Loeliger  */
505af5d100eSBecky Bruce #ifdef CONFIG_PCI
5063111d32cSBecky Bruce #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCI1_MEM_PHYS) \
5073111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5083111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
509*49f46f3bSBecky Bruce #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G \
510af5d100eSBecky Bruce 				 | BATU_VS | BATU_VP)
5113111d32cSBecky Bruce #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCI1_MEM_PHYS) \
5123111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
513af5d100eSBecky Bruce #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
514af5d100eSBecky Bruce #else /* CONFIG_RIO */
5153111d32cSBecky Bruce #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
5163111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
5173111d32cSBecky Bruce 				 BATL_GUARDEDSTORAGE)
5183111d32cSBecky Bruce #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_RIO_MEM_BASE | BATU_BL_512M \
5193111d32cSBecky Bruce 				 | BATU_VS | BATU_VP)
5203111d32cSBecky Bruce #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
5213111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5223111d32cSBecky Bruce 
5236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \
5245c9efb36SJon Loeliger 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
5256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
5266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
528af5d100eSBecky Bruce #endif
529debb7354SJon Loeliger 
530586d1d5aSJon Loeliger /*
531c759a01aSBecky Bruce  * BAT3		CCSR Space
5323111d32cSBecky Bruce  * This BAT is used early; don't use any macros with ULL - use HIGH/LOW pairs
5333111d32cSBecky Bruce  * instead.  The assembler chokes on ULL.
534debb7354SJon Loeliger  */
5353111d32cSBecky Bruce #define CONFIG_SYS_DBAT3L	(CONFIG_SYS_CCSRBAR_PHYS_LOW \
5363111d32cSBecky Bruce 				 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5373111d32cSBecky Bruce 				 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5383111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5393111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
540c759a01aSBecky Bruce #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
541c759a01aSBecky Bruce 				 | BATU_VP)
5423111d32cSBecky Bruce #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_CCSRBAR_PHYS_LOW \
5433111d32cSBecky Bruce 				 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5443111d32cSBecky Bruce 				 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5453111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
547debb7354SJon Loeliger 
5483111d32cSBecky Bruce #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
5493111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
5503111d32cSBecky Bruce 				       | BATL_PP_RW | BATL_CACHEINHIBIT \
5513111d32cSBecky Bruce 				       | BATL_GUARDEDSTORAGE)
5523111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
5533111d32cSBecky Bruce 				       | BATU_BL_1M | BATU_VS | BATU_VP)
5543111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
5553111d32cSBecky Bruce 				       | BATL_PP_RW | BATL_CACHEINHIBIT)
5563111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
5573111d32cSBecky Bruce #endif
5583111d32cSBecky Bruce 
559586d1d5aSJon Loeliger /*
560c759a01aSBecky Bruce  * BAT4		PCI1_IO and PCI2_IO
561debb7354SJon Loeliger  */
5623111d32cSBecky Bruce #define CONFIG_SYS_DBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCI1_IO_PHYS) \
5633111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5643111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
5653111d32cSBecky Bruce #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_128K \
566c759a01aSBecky Bruce 				 | BATU_VS | BATU_VP)
5673111d32cSBecky Bruce #define CONFIG_SYS_IBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCI1_IO_PHYS) \
5683111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
570debb7354SJon Loeliger 
571586d1d5aSJon Loeliger /*
572c759a01aSBecky Bruce  * BAT5		Init RAM for stack in the CPU DCache (no backing memory)
573debb7354SJon Loeliger  */
5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
5756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
5766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
5776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
578debb7354SJon Loeliger 
579586d1d5aSJon Loeliger /*
580c759a01aSBecky Bruce  * BAT6		FLASH
581debb7354SJon Loeliger  */
5823111d32cSBecky Bruce #define CONFIG_SYS_DBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
5833111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5843111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
585170deacbSBecky Bruce #define CONFIG_SYS_DBAT6U	(CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
586170deacbSBecky Bruce 				 | BATU_VP)
5873111d32cSBecky Bruce #define CONFIG_SYS_IBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
5883111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
5896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
590debb7354SJon Loeliger 
591bf9a8c34SBecky Bruce /* Map the last 1M of flash where we're running from reset */
592bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
593bf9a8c34SBecky Bruce 				 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
594bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6U_EARLY	(TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
595bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
596bf9a8c34SBecky Bruce 				 | BATL_MEMCOHERENCE)
597bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
598bf9a8c34SBecky Bruce 
599c759a01aSBecky Bruce /*
600c759a01aSBecky Bruce  * BAT7		FREE - used later for tmp mappings
601c759a01aSBecky Bruce  */
6026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L 0x00000000
6036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U 0x00000000
6046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0x00000000
6056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0x00000000
606debb7354SJon Loeliger 
607debb7354SJon Loeliger /*
608debb7354SJon Loeliger  * Environment
609debb7354SJon Loeliger  */
6106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
6115a1aceb0SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_IS_IN_FLASH	1
6126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x60000)
6130e8d1586SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_SECT_SIZE		0x10000	/* 64K(one sector) for env */
614debb7354SJon Loeliger #else
61593f6d725SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
6166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
617debb7354SJon Loeliger #endif
6180f2d6602SBecky Bruce #define CONFIG_ENV_SIZE		0x2000
619debb7354SJon Loeliger 
620debb7354SJon Loeliger #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
6216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
622debb7354SJon Loeliger 
6232f9c19e4SJon Loeliger 
6242f9c19e4SJon Loeliger /*
625659e2f67SJon Loeliger  * BOOTP options
626659e2f67SJon Loeliger  */
627659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
628659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
629659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
630659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
631659e2f67SJon Loeliger 
632659e2f67SJon Loeliger 
633659e2f67SJon Loeliger /*
6342f9c19e4SJon Loeliger  * Command line configuration.
6352f9c19e4SJon Loeliger  */
6362f9c19e4SJon Loeliger #include <config_cmd_default.h>
6372f9c19e4SJon Loeliger 
6382f9c19e4SJon Loeliger #define CONFIG_CMD_PING
6392f9c19e4SJon Loeliger #define CONFIG_CMD_I2C
6404f93f8b1SBecky Bruce #define CONFIG_CMD_REGINFO
6412f9c19e4SJon Loeliger 
6426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
6432f9c19e4SJon Loeliger     #undef CONFIG_CMD_ENV
644debb7354SJon Loeliger #endif
645debb7354SJon Loeliger 
6462f9c19e4SJon Loeliger #if defined(CONFIG_PCI)
6472f9c19e4SJon Loeliger     #define CONFIG_CMD_PCI
6482f9c19e4SJon Loeliger     #define CONFIG_CMD_SCSI
6492f9c19e4SJon Loeliger     #define CONFIG_CMD_EXT2
650bbf4796fSZhang Wei     #define CONFIG_CMD_USB
6512f9c19e4SJon Loeliger #endif
6522f9c19e4SJon Loeliger 
653debb7354SJon Loeliger 
654debb7354SJon Loeliger #undef CONFIG_WATCHDOG			/* watchdog disabled */
655debb7354SJon Loeliger 
656debb7354SJon Loeliger /*
657debb7354SJon Loeliger  * Miscellaneous configurable options
658debb7354SJon Loeliger  */
6596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
6606bee764bSTimur Tabi #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
6616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
6626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
663debb7354SJon Loeliger 
6642f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB)
6656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
666debb7354SJon Loeliger #else
6676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
668debb7354SJon Loeliger #endif
669debb7354SJon Loeliger 
6706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
6716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
6726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
6736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
674debb7354SJon Loeliger 
675debb7354SJon Loeliger /*
676debb7354SJon Loeliger  * For booting Linux, the board info and command line data
677debb7354SJon Loeliger  * have to be in the first 8 MB of memory, since this is
678debb7354SJon Loeliger  * the maximum mapped by the Linux kernel during initialization.
679debb7354SJon Loeliger  */
6806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
681debb7354SJon Loeliger 
682debb7354SJon Loeliger /*
683debb7354SJon Loeliger  * Internal Definitions
684debb7354SJon Loeliger  *
685debb7354SJon Loeliger  * Boot Flags
686debb7354SJon Loeliger  */
687debb7354SJon Loeliger #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
688debb7354SJon Loeliger #define BOOTFLAG_WARM	0x02		/* Software reboot */
689debb7354SJon Loeliger 
6902f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB)
691debb7354SJon Loeliger     #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
692debb7354SJon Loeliger     #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
693debb7354SJon Loeliger #endif
694debb7354SJon Loeliger 
695debb7354SJon Loeliger /*
696debb7354SJon Loeliger  * Environment Configuration
697debb7354SJon Loeliger  */
698debb7354SJon Loeliger 
699debb7354SJon Loeliger /* The mac addresses for all ethernet interface */
700debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET)
701debb7354SJon Loeliger #define CONFIG_ETHADDR	 00:E0:0C:00:00:01
702debb7354SJon Loeliger #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
703debb7354SJon Loeliger #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
704debb7354SJon Loeliger #define CONFIG_ETH3ADDR  00:E0:0C:00:03:FD
705debb7354SJon Loeliger #endif
706debb7354SJon Loeliger 
70710327dc5SAndy Fleming #define CONFIG_HAS_ETH0		1
708debb7354SJon Loeliger #define CONFIG_HAS_ETH1		1
709debb7354SJon Loeliger #define CONFIG_HAS_ETH2		1
710debb7354SJon Loeliger #define CONFIG_HAS_ETH3		1
711debb7354SJon Loeliger 
71218b6c8cdSJon Loeliger #define CONFIG_IPADDR		192.168.1.100
713debb7354SJon Loeliger 
714debb7354SJon Loeliger #define CONFIG_HOSTNAME		unknown
715debb7354SJon Loeliger #define CONFIG_ROOTPATH		/opt/nfsroot
716debb7354SJon Loeliger #define CONFIG_BOOTFILE		uImage
71732922cdcSEd Swarthout #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
718debb7354SJon Loeliger 
7195c9efb36SJon Loeliger #define CONFIG_SERVERIP		192.168.1.1
72018b6c8cdSJon Loeliger #define CONFIG_GATEWAYIP	192.168.1.1
7215c9efb36SJon Loeliger #define CONFIG_NETMASK		255.255.255.0
722debb7354SJon Loeliger 
7235c9efb36SJon Loeliger /* default location for tftp and bootm */
7245c9efb36SJon Loeliger #define CONFIG_LOADADDR		1000000
725debb7354SJon Loeliger 
726debb7354SJon Loeliger #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
72718b6c8cdSJon Loeliger #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs */
728debb7354SJon Loeliger 
729debb7354SJon Loeliger #define CONFIG_BAUDRATE	115200
730debb7354SJon Loeliger 
731debb7354SJon Loeliger #define	CONFIG_EXTRA_ENV_SETTINGS					\
732debb7354SJon Loeliger 	"netdev=eth0\0"							\
73332922cdcSEd Swarthout 	"uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
73432922cdcSEd Swarthout 	"tftpflash=tftpboot $loadaddr $uboot; "				\
73532922cdcSEd Swarthout 		"protect off " MK_STR(TEXT_BASE) " +$filesize; "	\
73632922cdcSEd Swarthout 		"erase " MK_STR(TEXT_BASE) " +$filesize; "		\
73732922cdcSEd Swarthout 		"cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; "	\
73832922cdcSEd Swarthout 		"protect on " MK_STR(TEXT_BASE) " +$filesize; "		\
73932922cdcSEd Swarthout 		"cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0"	\
740debb7354SJon Loeliger 	"consoledev=ttyS0\0"						\
7415567806bSHaiying Wang 	"ramdiskaddr=2000000\0"						\
742debb7354SJon Loeliger 	"ramdiskfile=your.ramdisk.u-boot\0"				\
743ea9f7395SJon Loeliger 	"fdtaddr=c00000\0"						\
744ea9f7395SJon Loeliger 	"fdtfile=mpc8641_hpcn.dtb\0"					\
7453111d32cSBecky Bruce 	"en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0"			\
7463111d32cSBecky Bruce 	"dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
747debb7354SJon Loeliger 	"maxcpus=2"
748debb7354SJon Loeliger 
749debb7354SJon Loeliger 
750debb7354SJon Loeliger #define CONFIG_NFSBOOTCOMMAND						\
751debb7354SJon Loeliger 	"setenv bootargs root=/dev/nfs rw "				\
752debb7354SJon Loeliger 	      "nfsroot=$serverip:$rootpath "				\
753debb7354SJon Loeliger 	      "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
754debb7354SJon Loeliger 	      "console=$consoledev,$baudrate $othbootargs;"		\
755debb7354SJon Loeliger 	"tftp $loadaddr $bootfile;"					\
756ea9f7395SJon Loeliger 	"tftp $fdtaddr $fdtfile;"					\
757ea9f7395SJon Loeliger 	"bootm $loadaddr - $fdtaddr"
758debb7354SJon Loeliger 
759debb7354SJon Loeliger #define CONFIG_RAMBOOTCOMMAND						\
760debb7354SJon Loeliger 	"setenv bootargs root=/dev/ram rw "				\
761debb7354SJon Loeliger 	      "console=$consoledev,$baudrate $othbootargs;"		\
762debb7354SJon Loeliger 	"tftp $ramdiskaddr $ramdiskfile;"				\
763debb7354SJon Loeliger 	"tftp $loadaddr $bootfile;"					\
764ea9f7395SJon Loeliger 	"tftp $fdtaddr $fdtfile;"					\
765ea9f7395SJon Loeliger 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
766debb7354SJon Loeliger 
767debb7354SJon Loeliger #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
768debb7354SJon Loeliger 
769debb7354SJon Loeliger #endif	/* __CONFIG_H */
770