1debb7354SJon Loeliger /* 21b77ca8aSKumar Gala * Copyright 2006, 2010-2011 Freescale Semiconductor. 35c9efb36SJon Loeliger * 4debb7354SJon Loeliger * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) 5debb7354SJon Loeliger * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 7debb7354SJon Loeliger */ 8debb7354SJon Loeliger 9debb7354SJon Loeliger /* 105c9efb36SJon Loeliger * MPC8641HPCN board configuration file 11debb7354SJon Loeliger * 12debb7354SJon Loeliger * Make sure you change the MAC address and other network params first, 13debb7354SJon Loeliger * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 14debb7354SJon Loeliger */ 15debb7354SJon Loeliger 16debb7354SJon Loeliger #ifndef __CONFIG_H 17debb7354SJon Loeliger #define __CONFIG_H 18debb7354SJon Loeliger 19debb7354SJon Loeliger /* High Level Configuration Options */ 20debb7354SJon Loeliger #define CONFIG_MPC86xx 1 /* MPC86xx */ 21debb7354SJon Loeliger #define CONFIG_MPC8641 1 /* MPC8641 specific */ 22debb7354SJon Loeliger #define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */ 237649a590SKumar Gala #define CONFIG_MP 1 /* support multiple processors */ 24debb7354SJon Loeliger #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 253111d32cSBecky Bruce /*#define CONFIG_PHYS_64BIT 1*/ /* Place devices in 36-bit space */ 26d591a80eSBecky Bruce #define CONFIG_ADDR_MAP 1 /* Use addr map */ 27debb7354SJon Loeliger 282ae18241SWolfgang Denk /* 292ae18241SWolfgang Denk * default CCSRBAR is at 0xff700000 302ae18241SWolfgang Denk * assume U-Boot is less than 0.5MB 312ae18241SWolfgang Denk */ 322ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xeff00000 332ae18241SWolfgang Denk 34debb7354SJon Loeliger #ifdef RUN_DIAG 356bf98b13SBecky Bruce #define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE 36debb7354SJon Loeliger #endif 375c9efb36SJon Loeliger 38af5d100eSBecky Bruce /* 391266df88SBecky Bruce * virtual address to be used for temporary mappings. There 401266df88SBecky Bruce * should be 128k free at this VA. 411266df88SBecky Bruce */ 421266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA 0xe0000000 431266df88SBecky Bruce 441b77ca8aSKumar Gala #define CONFIG_SYS_SRIO 451b77ca8aSKumar Gala #define CONFIG_SRIO1 /* SRIO port 1 */ 46af5d100eSBecky Bruce 4763cec581SEd Swarthout #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 4846f3e385SKumar Gala #define CONFIG_PCIE1 1 /* PCIE controler 1 (ULI bridge) */ 4946f3e385SKumar Gala #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot) */ 5063cec581SEd Swarthout #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 518ba93f68SKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 524933b91fSBecky Bruce #define CONFIG_FSL_LAW 1 /* Use common FSL law init code */ 535c9efb36SJon Loeliger 54debb7354SJon Loeliger #define CONFIG_TSEC_ENET /* tsec ethernet support */ 55debb7354SJon Loeliger #define CONFIG_ENV_OVERWRITE 565c9efb36SJon Loeliger 574bbfd3e2SPeter Tyser #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ 5831d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */ 59d591a80eSBecky Bruce #define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */ 60debb7354SJon Loeliger 61debb7354SJon Loeliger #define CONFIG_ALTIVEC 1 625c9efb36SJon Loeliger 635c9efb36SJon Loeliger /* 64debb7354SJon Loeliger * L2CR setup -- make sure this is right for your board! 65debb7354SJon Loeliger */ 666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2 67debb7354SJon Loeliger #define L2_INIT 0 68debb7354SJon Loeliger #define L2_ENABLE (L2CR_L2E) 69debb7354SJon Loeliger 70debb7354SJon Loeliger #ifndef CONFIG_SYS_CLK_FREQ 7163cec581SEd Swarthout #ifndef __ASSEMBLY__ 7263cec581SEd Swarthout extern unsigned long get_board_sys_clk(unsigned long dummy); 7363cec581SEd Swarthout #endif 74debb7354SJon Loeliger #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 75debb7354SJon Loeliger #endif 76debb7354SJon Loeliger 776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 79debb7354SJon Loeliger 80debb7354SJon Loeliger /* 813111d32cSBecky Bruce * With the exception of PCI Memory and Rapid IO, most devices will simply 823111d32cSBecky Bruce * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA 833111d32cSBecky Bruce * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0. 843111d32cSBecky Bruce */ 853111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT 861605cc9eSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f 873111d32cSBecky Bruce #else 881605cc9eSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000 893111d32cSBecky Bruce #endif 903111d32cSBecky Bruce 913111d32cSBecky Bruce /* 92debb7354SJon Loeliger * Base addresses -- Note these are effective addresses where the 93debb7354SJon Loeliger * actual resources get mapped (not physical addresses) 94debb7354SJon Loeliger */ 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 96c759a01aSBecky Bruce #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */ 976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 98debb7354SJon Loeliger 993111d32cSBecky Bruce /* Physical addresses */ 1003111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 1011605cc9eSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH 1021605cc9eSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS \ 1031605cc9eSBecky Bruce PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \ 1041605cc9eSBecky Bruce CONFIG_SYS_CCSRBAR_PHYS_HIGH) 1053111d32cSBecky Bruce 106076bff8fSyork #define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */ 107076bff8fSyork 108debb7354SJon Loeliger /* 109debb7354SJon Loeliger * DDR Setup 110debb7354SJon Loeliger */ 1116a8e5692SKumar Gala #define CONFIG_FSL_DDR2 1126a8e5692SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 1136a8e5692SKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 1146a8e5692SKumar Gala #define CONFIG_DDR_SPD 1156a8e5692SKumar Gala 1166a8e5692SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 1176a8e5692SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 1186a8e5692SKumar Gala 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1211266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ 122fcb28e76SJin Zhengxiong #define CONFIG_VERY_BIG_RAM 123debb7354SJon Loeliger 1246a8e5692SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 2 1256a8e5692SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 2 1266a8e5692SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 127debb7354SJon Loeliger 128debb7354SJon Loeliger /* 1296a8e5692SKumar Gala * I2C addresses of SPD EEPROMs 130debb7354SJon Loeliger */ 1316a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 1326a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */ 1336a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */ 1346a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */ 135debb7354SJon Loeliger 1366a8e5692SKumar Gala 1376a8e5692SKumar Gala /* 1386a8e5692SKumar Gala * These are used when DDR doesn't use SPD. 1396a8e5692SKumar Gala */ 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */ 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00260802 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x39357322 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1 0x00480432 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2 0x00000000 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x06090100 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */ 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2 0x04400000 156debb7354SJon Loeliger 157ad8f8687SJon Loeliger #define CONFIG_ID_EEPROM 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID 15932628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 162debb7354SJon Loeliger 163c759a01aSBecky Bruce #define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */ 1641605cc9eSBecky Bruce #define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE 1651605cc9eSBecky Bruce #define CONFIG_SYS_FLASH_BASE_PHYS \ 1661605cc9eSBecky Bruce PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \ 1671605cc9eSBecky Bruce CONFIG_SYS_PHYS_ADDR_HIGH) 1683111d32cSBecky Bruce 169b81b773eSBecky Bruce #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 170debb7354SJon Loeliger 1713111d32cSBecky Bruce #define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ 172170deacbSBecky Bruce | 0x00001001) /* port size 16bit */ 173170deacbSBecky Bruce #define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/ 174debb7354SJon Loeliger 1753111d32cSBecky Bruce #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \ 17605df3e5aSBecky Bruce | 0x00001001) /* port size 16bit */ 177c759a01aSBecky Bruce #define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */ 178debb7354SJon Loeliger 1793111d32cSBecky Bruce #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \ 180b5431560SBecky Bruce | 0x00000801) /* port size 8bit */ 181c759a01aSBecky Bruce #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/ 182debb7354SJon Loeliger 183c759a01aSBecky Bruce /* 184c759a01aSBecky Bruce * The LBC_BASE is the base of the region that contains the PIXIS and the CF. 185c759a01aSBecky Bruce * The PIXIS and CF by themselves aren't large enough to take up the 128k 186c759a01aSBecky Bruce * required for the smallest BAT mapping, so there's a 64k hole. 187c759a01aSBecky Bruce */ 188c759a01aSBecky Bruce #define CONFIG_SYS_LBC_BASE 0xffde0000 1891605cc9eSBecky Bruce #define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE 1905c9efb36SJon Loeliger 1917608d75fSKim Phillips #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 192c759a01aSBecky Bruce #define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000) 1931605cc9eSBecky Bruce #define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000) 1941605cc9eSBecky Bruce #define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \ 1951605cc9eSBecky Bruce CONFIG_SYS_PHYS_ADDR_HIGH) 196c759a01aSBecky Bruce #define PIXIS_SIZE 0x00008000 /* 32k */ 1975c9efb36SJon Loeliger #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 1985c9efb36SJon Loeliger #define PIXIS_VER 0x1 /* Board version at offset 1 */ 199debb7354SJon Loeliger #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 200debb7354SJon Loeliger #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 201debb7354SJon Loeliger #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */ 202debb7354SJon Loeliger #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 203debb7354SJon Loeliger #define PIXIS_VCTL 0x10 /* VELA Control Register */ 204debb7354SJon Loeliger #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 205debb7354SJon Loeliger #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 206debb7354SJon Loeliger #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 2079af9c6bdSKumar Gala #define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */ 2089af9c6bdSKumar Gala #define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */ 209debb7354SJon Loeliger #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 210debb7354SJon Loeliger #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 211debb7354SJon Loeliger #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 212debb7354SJon Loeliger #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/ 214debb7354SJon Loeliger 215b5431560SBecky Bruce /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */ 216c759a01aSBecky Bruce #define CF_BASE (PIXIS_BASE + PIXIS_SIZE) 2173111d32cSBecky Bruce #define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE) 218b5431560SBecky Bruce 219170deacbSBecky Bruce #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 221debb7354SJon Loeliger 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 22514d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 226bf9a8c34SBecky Bruce #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ 227debb7354SJon Loeliger 22800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 231debb7354SJon Loeliger 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 234debb7354SJon Loeliger #else 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 236debb7354SJon Loeliger #endif 237debb7354SJon Loeliger 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 239fa7db9c3SJin Zhengxiong-R64188 #undef CONFIG_SPD_EEPROM 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 241debb7354SJon Loeliger #endif 242debb7354SJon Loeliger 243debb7354SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 244debb7354SJon Loeliger 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */ 248debb7354SJon Loeliger #else 2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */ 250debb7354SJon Loeliger #endif 251553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 252debb7354SJon Loeliger 25325ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 255debb7354SJon Loeliger 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 258debb7354SJon Loeliger 259debb7354SJon Loeliger /* Serial Port */ 260debb7354SJon Loeliger #define CONFIG_CONS_INDEX 1 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 265debb7354SJon Loeliger 2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 267debb7354SJon Loeliger {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 268debb7354SJon Loeliger 2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 271debb7354SJon Loeliger 272debb7354SJon Loeliger /* Use the HUSH parser */ 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 274debb7354SJon Loeliger 2755c9efb36SJon Loeliger /* 2765c9efb36SJon Loeliger * Pass open firmware flat tree to kernel 2775c9efb36SJon Loeliger */ 278ea9f7395SJon Loeliger #define CONFIG_OF_LIBFDT 1 279debb7354SJon Loeliger #define CONFIG_OF_BOARD_SETUP 1 280ea9f7395SJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS 1 281debb7354SJon Loeliger 282586d1d5aSJon Loeliger /* 283586d1d5aSJon Loeliger * I2C 284586d1d5aSJon Loeliger */ 28500f792e0SHeiko Schocher #define CONFIG_SYS_I2C 28600f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 28700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 28800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 28900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100 29000f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 291debb7354SJon Loeliger 292586d1d5aSJon Loeliger /* 293586d1d5aSJon Loeliger * RapidIO MMU 294586d1d5aSJon Loeliger */ 2951b77ca8aSKumar Gala #define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */ 2963111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT 2971605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000 2981605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c 2993111d32cSBecky Bruce #else 3001605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE 3011605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000 3023111d32cSBecky Bruce #endif 3031605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS \ 3041605cc9eSBecky Bruce PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \ 3051605cc9eSBecky Bruce CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) 3061b77ca8aSKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */ 307debb7354SJon Loeliger 308debb7354SJon Loeliger /* 309debb7354SJon Loeliger * General PCI 310debb7354SJon Loeliger * Addresses are mapped 1-1. 311debb7354SJon Loeliger */ 31249f46f3bSBecky Bruce 31364e55d5eSKumar Gala #define CONFIG_SYS_PCIE1_NAME "ULI" 31446f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 3153111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT 31646f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 3171605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000 3181605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c 3193111d32cSBecky Bruce #else 32046f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT 3211605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT 3221605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000 3233111d32cSBecky Bruce #endif 3241605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS \ 3251605cc9eSBecky Bruce PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \ 3261605cc9eSBecky Bruce CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) 32746f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 32846f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 32946f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 3301605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT 3311605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_IO_PHYS \ 3321605cc9eSBecky Bruce PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \ 3331605cc9eSBecky Bruce CONFIG_SYS_PHYS_ADDR_HIGH) 33446f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */ 335debb7354SJon Loeliger 3364c78d4a6SBecky Bruce #ifdef CONFIG_PHYS_64BIT 3374c78d4a6SBecky Bruce /* 33846f3e385SKumar Gala * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT. 3394c78d4a6SBecky Bruce * This will increase the amount of PCI address space available for 3404c78d4a6SBecky Bruce * for mapping RAM. 3414c78d4a6SBecky Bruce */ 34246f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS 3434c78d4a6SBecky Bruce #else 34446f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \ 34546f3e385SKumar Gala + CONFIG_SYS_PCIE1_MEM_SIZE) 3464c78d4a6SBecky Bruce #endif 34746f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \ 34846f3e385SKumar Gala + CONFIG_SYS_PCIE1_MEM_SIZE) 3491605cc9eSBecky Bruce #define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \ 3501605cc9eSBecky Bruce + CONFIG_SYS_PCIE1_MEM_SIZE) 3511605cc9eSBecky Bruce #define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 35246f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \ 35346f3e385SKumar Gala + CONFIG_SYS_PCIE1_MEM_SIZE) 35446f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 35546f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 35646f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \ 35746f3e385SKumar Gala + CONFIG_SYS_PCIE1_IO_SIZE) 3581605cc9eSBecky Bruce #define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \ 3591605cc9eSBecky Bruce + CONFIG_SYS_PCIE1_IO_SIZE) 36046f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \ 36146f3e385SKumar Gala + CONFIG_SYS_PCIE1_IO_SIZE) 36246f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE 363debb7354SJon Loeliger 364debb7354SJon Loeliger #if defined(CONFIG_PCI) 365debb7354SJon Loeliger 366debb7354SJon Loeliger #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 367debb7354SJon Loeliger 3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE 369debb7354SJon Loeliger 370debb7354SJon Loeliger #define CONFIG_PCI_PNP /* do pci plug-and-play */ 371debb7354SJon Loeliger 372debb7354SJon Loeliger #define CONFIG_RTL8139 373debb7354SJon Loeliger 374debb7354SJon Loeliger #undef CONFIG_EEPRO100 375debb7354SJon Loeliger #undef CONFIG_TULIP 376debb7354SJon Loeliger 377a81d1c0bSZhang Wei /************************************************************ 378a81d1c0bSZhang Wei * USB support 379a81d1c0bSZhang Wei ************************************************************/ 380a81d1c0bSZhang Wei #define CONFIG_PCI_OHCI 1 381a81d1c0bSZhang Wei #define CONFIG_USB_OHCI_NEW 1 382a81d1c0bSZhang Wei #define CONFIG_USB_KEYBOARD 1 38352cb4d4fSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_STDIO_DEREGISTER 3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EVENT_POLL 1 3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 388a81d1c0bSZhang Wei 3890f460a1eSJason Jin /*PCIE video card used*/ 39046f3e385SKumar Gala #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT 3910f460a1eSJason Jin 3920f460a1eSJason Jin /*PCI video card used*/ 39346f3e385SKumar Gala /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/ 3940f460a1eSJason Jin 3950f460a1eSJason Jin /* video */ 3960f460a1eSJason Jin #define CONFIG_VIDEO 3970f460a1eSJason Jin 3980f460a1eSJason Jin #if defined(CONFIG_VIDEO) 3990f460a1eSJason Jin #define CONFIG_BIOSEMU 4000f460a1eSJason Jin #define CONFIG_CFB_CONSOLE 4010f460a1eSJason Jin #define CONFIG_VIDEO_SW_CURSOR 4020f460a1eSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE 4030f460a1eSJason Jin #define CONFIG_ATI_RADEON_FB 4040f460a1eSJason Jin #define CONFIG_VIDEO_LOGO 4050f460a1eSJason Jin /*#define CONFIG_CONSOLE_CURSOR*/ 40646f3e385SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT 4070f460a1eSJason Jin #endif 4080f460a1eSJason Jin 409debb7354SJon Loeliger #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 410debb7354SJon Loeliger 411dabf9ef8SJin Zhengxiong #define CONFIG_DOS_PARTITION 412dabf9ef8SJin Zhengxiong #define CONFIG_SCSI_AHCI 413dabf9ef8SJin Zhengxiong 414dabf9ef8SJin Zhengxiong #ifdef CONFIG_SCSI_AHCI 415*344ca0b4SRob Herring #define CONFIG_LIBATA 416dabf9ef8SJin Zhengxiong #define CONFIG_SATA_ULI5288 4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN 1 4196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 4206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 421dabf9ef8SJin Zhengxiong #endif 422dabf9ef8SJin Zhengxiong 423debb7354SJon Loeliger #endif /* CONFIG_PCI */ 424debb7354SJon Loeliger 425debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET) 426debb7354SJon Loeliger 427debb7354SJon Loeliger #define CONFIG_MII 1 /* MII PHY management */ 428debb7354SJon Loeliger 429255a3577SKim Phillips #define CONFIG_TSEC1 1 430255a3577SKim Phillips #define CONFIG_TSEC1_NAME "eTSEC1" 431255a3577SKim Phillips #define CONFIG_TSEC2 1 432255a3577SKim Phillips #define CONFIG_TSEC2_NAME "eTSEC2" 433255a3577SKim Phillips #define CONFIG_TSEC3 1 434255a3577SKim Phillips #define CONFIG_TSEC3_NAME "eTSEC3" 435255a3577SKim Phillips #define CONFIG_TSEC4 1 436255a3577SKim Phillips #define CONFIG_TSEC4_NAME "eTSEC4" 437debb7354SJon Loeliger 438debb7354SJon Loeliger #define TSEC1_PHY_ADDR 0 439debb7354SJon Loeliger #define TSEC2_PHY_ADDR 1 440debb7354SJon Loeliger #define TSEC3_PHY_ADDR 2 441debb7354SJon Loeliger #define TSEC4_PHY_ADDR 3 442debb7354SJon Loeliger #define TSEC1_PHYIDX 0 443debb7354SJon Loeliger #define TSEC2_PHYIDX 0 444debb7354SJon Loeliger #define TSEC3_PHYIDX 0 445debb7354SJon Loeliger #define TSEC4_PHYIDX 0 4463a79013eSAndy Fleming #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4473a79013eSAndy Fleming #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4483a79013eSAndy Fleming #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4493a79013eSAndy Fleming #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 450debb7354SJon Loeliger 451debb7354SJon Loeliger #define CONFIG_ETHPRIME "eTSEC1" 452debb7354SJon Loeliger 453debb7354SJon Loeliger #endif /* CONFIG_TSEC_ENET */ 454debb7354SJon Loeliger 4551605cc9eSBecky Bruce 4563111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT 4573111d32cSBecky Bruce #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8) 4583111d32cSBecky Bruce #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2) 4593111d32cSBecky Bruce 4601605cc9eSBecky Bruce /* Put physical address into the BAT format */ 4611605cc9eSBecky Bruce #define BAT_PHYS_ADDR(low, high) \ 4621605cc9eSBecky Bruce (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high)) 4631605cc9eSBecky Bruce /* Convert high/low pairs to actual 64-bit value */ 4641605cc9eSBecky Bruce #define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32)) 4651605cc9eSBecky Bruce #else 4661605cc9eSBecky Bruce /* 32-bit systems just ignore the "high" bits */ 4671605cc9eSBecky Bruce #define BAT_PHYS_ADDR(low, high) (low) 4681605cc9eSBecky Bruce #define PAIRED_PHYS_TO_PHYS(low, high) (low) 4691605cc9eSBecky Bruce #endif 4701605cc9eSBecky Bruce 471586d1d5aSJon Loeliger /* 472c759a01aSBecky Bruce * BAT0 DDR 473debb7354SJon Loeliger */ 4746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 476debb7354SJon Loeliger 477586d1d5aSJon Loeliger /* 478c759a01aSBecky Bruce * BAT1 LBC (PIXIS/CF) 479af5d100eSBecky Bruce */ 4801605cc9eSBecky Bruce #define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \ 4811605cc9eSBecky Bruce CONFIG_SYS_PHYS_ADDR_HIGH) \ 4823111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT | \ 4833111d32cSBecky Bruce BATL_GUARDEDSTORAGE) 484c759a01aSBecky Bruce #define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \ 485c759a01aSBecky Bruce | BATU_VS | BATU_VP) 4861605cc9eSBecky Bruce #define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \ 4871605cc9eSBecky Bruce CONFIG_SYS_PHYS_ADDR_HIGH) \ 4883111d32cSBecky Bruce | BATL_PP_RW | BATL_MEMCOHERENCE) 489c759a01aSBecky Bruce #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U 490af5d100eSBecky Bruce 491af5d100eSBecky Bruce /* if CONFIG_PCI: 49246f3e385SKumar Gala * BAT2 PCIE1 and PCIE1 MEM 493af5d100eSBecky Bruce * if CONFIG_RIO 494c759a01aSBecky Bruce * BAT2 Rapidio Memory 495debb7354SJon Loeliger */ 496af5d100eSBecky Bruce #ifdef CONFIG_PCI 497842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 4981605cc9eSBecky Bruce #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \ 4991605cc9eSBecky Bruce CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \ 5003111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT \ 5013111d32cSBecky Bruce | BATL_GUARDEDSTORAGE) 50246f3e385SKumar Gala #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \ 503af5d100eSBecky Bruce | BATU_VS | BATU_VP) 5041605cc9eSBecky Bruce #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \ 5051605cc9eSBecky Bruce CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \ 5063111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT) 507af5d100eSBecky Bruce #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 508af5d100eSBecky Bruce #else /* CONFIG_RIO */ 5091605cc9eSBecky Bruce #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \ 5101605cc9eSBecky Bruce CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \ 5113111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT | \ 5123111d32cSBecky Bruce BATL_GUARDEDSTORAGE) 5131b77ca8aSKumar Gala #define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \ 5143111d32cSBecky Bruce | BATU_VS | BATU_VP) 5151605cc9eSBecky Bruce #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \ 5161605cc9eSBecky Bruce CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \ 5173111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT) 5186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 519af5d100eSBecky Bruce #endif 520debb7354SJon Loeliger 521586d1d5aSJon Loeliger /* 522c759a01aSBecky Bruce * BAT3 CCSR Space 523debb7354SJon Loeliger */ 5241605cc9eSBecky Bruce #define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \ 5251605cc9eSBecky Bruce CONFIG_SYS_CCSRBAR_PHYS_HIGH) \ 5263111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT \ 5273111d32cSBecky Bruce | BATL_GUARDEDSTORAGE) 528c759a01aSBecky Bruce #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \ 529c759a01aSBecky Bruce | BATU_VP) 5301605cc9eSBecky Bruce #define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \ 5311605cc9eSBecky Bruce CONFIG_SYS_CCSRBAR_PHYS_HIGH) \ 5323111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT) 5336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U 534debb7354SJon Loeliger 5353111d32cSBecky Bruce #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) 5363111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 5373111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT \ 5383111d32cSBecky Bruce | BATL_GUARDEDSTORAGE) 5393111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ 5403111d32cSBecky Bruce | BATU_BL_1M | BATU_VS | BATU_VP) 5413111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 5423111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT) 5433111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU 5443111d32cSBecky Bruce #endif 5453111d32cSBecky Bruce 546586d1d5aSJon Loeliger /* 54746f3e385SKumar Gala * BAT4 PCIE1_IO and PCIE2_IO 548debb7354SJon Loeliger */ 5491605cc9eSBecky Bruce #define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \ 5501605cc9eSBecky Bruce CONFIG_SYS_PHYS_ADDR_HIGH) \ 5513111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT \ 5523111d32cSBecky Bruce | BATL_GUARDEDSTORAGE) 55346f3e385SKumar Gala #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \ 554c759a01aSBecky Bruce | BATU_VS | BATU_VP) 5551605cc9eSBecky Bruce #define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \ 5561605cc9eSBecky Bruce CONFIG_SYS_PHYS_ADDR_HIGH) \ 5573111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT) 5586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U 559debb7354SJon Loeliger 560586d1d5aSJon Loeliger /* 561c759a01aSBecky Bruce * BAT5 Init RAM for stack in the CPU DCache (no backing memory) 562debb7354SJon Loeliger */ 5636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 5646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 5656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L 5666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U 567debb7354SJon Loeliger 568586d1d5aSJon Loeliger /* 569c759a01aSBecky Bruce * BAT6 FLASH 570debb7354SJon Loeliger */ 5711605cc9eSBecky Bruce #define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \ 5721605cc9eSBecky Bruce CONFIG_SYS_PHYS_ADDR_HIGH) \ 5733111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT \ 5743111d32cSBecky Bruce | BATL_GUARDEDSTORAGE) 575170deacbSBecky Bruce #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \ 576170deacbSBecky Bruce | BATU_VP) 5771605cc9eSBecky Bruce #define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \ 5781605cc9eSBecky Bruce CONFIG_SYS_PHYS_ADDR_HIGH) \ 5793111d32cSBecky Bruce | BATL_PP_RW | BATL_MEMCOHERENCE) 5806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U 581debb7354SJon Loeliger 582bf9a8c34SBecky Bruce /* Map the last 1M of flash where we're running from reset */ 583bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 584bf9a8c34SBecky Bruce | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 58514d0a02aSWolfgang Denk #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 586bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 587bf9a8c34SBecky Bruce | BATL_MEMCOHERENCE) 588bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY 589bf9a8c34SBecky Bruce 590c759a01aSBecky Bruce /* 591c759a01aSBecky Bruce * BAT7 FREE - used later for tmp mappings 592c759a01aSBecky Bruce */ 5936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L 0x00000000 5946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U 0x00000000 5956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0x00000000 5966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0x00000000 597debb7354SJon Loeliger 598debb7354SJon Loeliger /* 599debb7354SJon Loeliger * Environment 600debb7354SJon Loeliger */ 6016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 6025a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 6036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000) 6040e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ 605debb7354SJon Loeliger #else 60693f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 6076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 608debb7354SJon Loeliger #endif 6090f2d6602SBecky Bruce #define CONFIG_ENV_SIZE 0x2000 610debb7354SJon Loeliger 611debb7354SJon Loeliger #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 6126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 613debb7354SJon Loeliger 6142f9c19e4SJon Loeliger 6152f9c19e4SJon Loeliger /* 616659e2f67SJon Loeliger * BOOTP options 617659e2f67SJon Loeliger */ 618659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 619659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 620659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 621659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 622659e2f67SJon Loeliger 623659e2f67SJon Loeliger 624659e2f67SJon Loeliger /* 6252f9c19e4SJon Loeliger * Command line configuration. 6262f9c19e4SJon Loeliger */ 6272f9c19e4SJon Loeliger #include <config_cmd_default.h> 6282f9c19e4SJon Loeliger 6292f9c19e4SJon Loeliger #define CONFIG_CMD_PING 6302f9c19e4SJon Loeliger #define CONFIG_CMD_I2C 6314f93f8b1SBecky Bruce #define CONFIG_CMD_REGINFO 6322f9c19e4SJon Loeliger 6336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 634bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 635debb7354SJon Loeliger #endif 636debb7354SJon Loeliger 6372f9c19e4SJon Loeliger #if defined(CONFIG_PCI) 6382f9c19e4SJon Loeliger #define CONFIG_CMD_PCI 6392f9c19e4SJon Loeliger #define CONFIG_CMD_SCSI 6402f9c19e4SJon Loeliger #define CONFIG_CMD_EXT2 641bbf4796fSZhang Wei #define CONFIG_CMD_USB 6422f9c19e4SJon Loeliger #endif 6432f9c19e4SJon Loeliger 644debb7354SJon Loeliger 645debb7354SJon Loeliger #undef CONFIG_WATCHDOG /* watchdog disabled */ 646debb7354SJon Loeliger 647debb7354SJon Loeliger /* 648debb7354SJon Loeliger * Miscellaneous configurable options 649debb7354SJon Loeliger */ 6506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 6516bee764bSTimur Tabi #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 6526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 6536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 654debb7354SJon Loeliger 6552f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB) 6566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 657debb7354SJon Loeliger #else 6586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 659debb7354SJon Loeliger #endif 660debb7354SJon Loeliger 6616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 6626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 6636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 6646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 665debb7354SJon Loeliger 666debb7354SJon Loeliger /* 667debb7354SJon Loeliger * For booting Linux, the board info and command line data 668debb7354SJon Loeliger * have to be in the first 8 MB of memory, since this is 669debb7354SJon Loeliger * the maximum mapped by the Linux kernel during initialization. 670debb7354SJon Loeliger */ 6716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 672debb7354SJon Loeliger 6732f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB) 674debb7354SJon Loeliger #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 675debb7354SJon Loeliger #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 676debb7354SJon Loeliger #endif 677debb7354SJon Loeliger 678debb7354SJon Loeliger /* 679debb7354SJon Loeliger * Environment Configuration 680debb7354SJon Loeliger */ 681debb7354SJon Loeliger 682debb7354SJon Loeliger /* The mac addresses for all ethernet interface */ 683debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET) 684debb7354SJon Loeliger #define CONFIG_ETHADDR 00:E0:0C:00:00:01 685debb7354SJon Loeliger #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 686debb7354SJon Loeliger #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 687debb7354SJon Loeliger #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD 688debb7354SJon Loeliger #endif 689debb7354SJon Loeliger 69010327dc5SAndy Fleming #define CONFIG_HAS_ETH0 1 691debb7354SJon Loeliger #define CONFIG_HAS_ETH1 1 692debb7354SJon Loeliger #define CONFIG_HAS_ETH2 1 693debb7354SJon Loeliger #define CONFIG_HAS_ETH3 1 694debb7354SJon Loeliger 69518b6c8cdSJon Loeliger #define CONFIG_IPADDR 192.168.1.100 696debb7354SJon Loeliger 697debb7354SJon Loeliger #define CONFIG_HOSTNAME unknown 6988b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 699b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 70032922cdcSEd Swarthout #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 701debb7354SJon Loeliger 7025c9efb36SJon Loeliger #define CONFIG_SERVERIP 192.168.1.1 70318b6c8cdSJon Loeliger #define CONFIG_GATEWAYIP 192.168.1.1 7045c9efb36SJon Loeliger #define CONFIG_NETMASK 255.255.255.0 705debb7354SJon Loeliger 7065c9efb36SJon Loeliger /* default location for tftp and bootm */ 7075c9efb36SJon Loeliger #define CONFIG_LOADADDR 1000000 708debb7354SJon Loeliger 709debb7354SJon Loeliger #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 71018b6c8cdSJon Loeliger #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 711debb7354SJon Loeliger 712debb7354SJon Loeliger #define CONFIG_BAUDRATE 115200 713debb7354SJon Loeliger 714debb7354SJon Loeliger #define CONFIG_EXTRA_ENV_SETTINGS \ 715debb7354SJon Loeliger "netdev=eth0\0" \ 7165368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 71732922cdcSEd Swarthout "tftpflash=tftpboot $loadaddr $uboot; " \ 7185368c55dSMarek Vasut "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 7195368c55dSMarek Vasut " +$filesize; " \ 7205368c55dSMarek Vasut "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 7215368c55dSMarek Vasut " +$filesize; " \ 7225368c55dSMarek Vasut "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 7235368c55dSMarek Vasut " $filesize; " \ 7245368c55dSMarek Vasut "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 7255368c55dSMarek Vasut " +$filesize; " \ 7265368c55dSMarek Vasut "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 7275368c55dSMarek Vasut " $filesize\0" \ 728debb7354SJon Loeliger "consoledev=ttyS0\0" \ 7295567806bSHaiying Wang "ramdiskaddr=2000000\0" \ 730debb7354SJon Loeliger "ramdiskfile=your.ramdisk.u-boot\0" \ 731ea9f7395SJon Loeliger "fdtaddr=c00000\0" \ 732ea9f7395SJon Loeliger "fdtfile=mpc8641_hpcn.dtb\0" \ 7333111d32cSBecky Bruce "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \ 7343111d32cSBecky Bruce "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \ 735debb7354SJon Loeliger "maxcpus=2" 736debb7354SJon Loeliger 737debb7354SJon Loeliger 738debb7354SJon Loeliger #define CONFIG_NFSBOOTCOMMAND \ 739debb7354SJon Loeliger "setenv bootargs root=/dev/nfs rw " \ 740debb7354SJon Loeliger "nfsroot=$serverip:$rootpath " \ 741debb7354SJon Loeliger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 742debb7354SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 743debb7354SJon Loeliger "tftp $loadaddr $bootfile;" \ 744ea9f7395SJon Loeliger "tftp $fdtaddr $fdtfile;" \ 745ea9f7395SJon Loeliger "bootm $loadaddr - $fdtaddr" 746debb7354SJon Loeliger 747debb7354SJon Loeliger #define CONFIG_RAMBOOTCOMMAND \ 748debb7354SJon Loeliger "setenv bootargs root=/dev/ram rw " \ 749debb7354SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 750debb7354SJon Loeliger "tftp $ramdiskaddr $ramdiskfile;" \ 751debb7354SJon Loeliger "tftp $loadaddr $bootfile;" \ 752ea9f7395SJon Loeliger "tftp $fdtaddr $fdtfile;" \ 753ea9f7395SJon Loeliger "bootm $loadaddr $ramdiskaddr $fdtaddr" 754debb7354SJon Loeliger 755debb7354SJon Loeliger #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 756debb7354SJon Loeliger 757debb7354SJon Loeliger #endif /* __CONFIG_H */ 758