xref: /rk3399_rockchip-uboot/include/configs/MPC8641HPCN.h (revision 3111d32c494e8251b90917447796a7206b757e1e)
1debb7354SJon Loeliger /*
25c9efb36SJon Loeliger  * Copyright 2006 Freescale Semiconductor.
35c9efb36SJon Loeliger  *
4debb7354SJon Loeliger  * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5debb7354SJon Loeliger  *
6debb7354SJon Loeliger  * See file CREDITS for list of people who contributed to this
7debb7354SJon Loeliger  * project.
8debb7354SJon Loeliger  *
9debb7354SJon Loeliger  * This program is free software; you can redistribute it and/or
10debb7354SJon Loeliger  * modify it under the terms of the GNU General Public License as
11debb7354SJon Loeliger  * published by the Free Software Foundation; either version 2 of
12debb7354SJon Loeliger  * the License, or (at your option) any later version.
13debb7354SJon Loeliger  *
14debb7354SJon Loeliger  * This program is distributed in the hope that it will be useful,
15debb7354SJon Loeliger  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16debb7354SJon Loeliger  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
17debb7354SJon Loeliger  * GNU General Public License for more details.
18debb7354SJon Loeliger  *
19debb7354SJon Loeliger  * You should have received a copy of the GNU General Public License
20debb7354SJon Loeliger  * along with this program; if not, write to the Free Software
21debb7354SJon Loeliger  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22debb7354SJon Loeliger  * MA 02111-1307 USA
23debb7354SJon Loeliger  */
24debb7354SJon Loeliger 
25debb7354SJon Loeliger /*
265c9efb36SJon Loeliger  * MPC8641HPCN board configuration file
27debb7354SJon Loeliger  *
28debb7354SJon Loeliger  * Make sure you change the MAC address and other network params first,
29debb7354SJon Loeliger  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30debb7354SJon Loeliger  */
31debb7354SJon Loeliger 
32debb7354SJon Loeliger #ifndef __CONFIG_H
33debb7354SJon Loeliger #define __CONFIG_H
34debb7354SJon Loeliger 
35debb7354SJon Loeliger /* High Level Configuration Options */
36debb7354SJon Loeliger #define CONFIG_MPC86xx		1	/* MPC86xx */
37debb7354SJon Loeliger #define CONFIG_MPC8641		1	/* MPC8641 specific */
38debb7354SJon Loeliger #define CONFIG_MPC8641HPCN	1	/* MPC8641HPCN board specific */
39debb7354SJon Loeliger #define CONFIG_NUM_CPUS		2	/* Number of CPUs in the system */
40debb7354SJon Loeliger #define CONFIG_LINUX_RESET_VEC	0x100	/* Reset vector used by Linux */
41*3111d32cSBecky Bruce /*#define CONFIG_PHYS_64BIT	1*/	/* Place devices in 36-bit space */
42debb7354SJon Loeliger 
43debb7354SJon Loeliger #ifdef RUN_DIAG
446bf98b13SBecky Bruce #define CONFIG_SYS_DIAG_ADDR	     CONFIG_SYS_FLASH_BASE
45debb7354SJon Loeliger #endif
465c9efb36SJon Loeliger 
476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RESET_ADDRESS    0xfff00100
48debb7354SJon Loeliger 
49af5d100eSBecky Bruce /*
501266df88SBecky Bruce  * virtual address to be used for temporary mappings.  There
511266df88SBecky Bruce  * should be 128k free at this VA.
521266df88SBecky Bruce  */
531266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA	0xe0000000
541266df88SBecky Bruce 
551266df88SBecky Bruce /*
56af5d100eSBecky Bruce  * set this to enable Rapid IO.  PCI and RIO are mutually exclusive
57af5d100eSBecky Bruce  */
58af5d100eSBecky Bruce /*#define CONFIG_RIO		1*/
59af5d100eSBecky Bruce 
60af5d100eSBecky Bruce #ifndef CONFIG_RIO			/* RIO/PCI are mutually exclusive */
6163cec581SEd Swarthout #define CONFIG_PCI		1	/* Enable PCI/PCIE */
6263cec581SEd Swarthout #define CONFIG_PCI1		1	/* PCIE controler 1 (ULI bridge) */
6363cec581SEd Swarthout #define CONFIG_PCI2		1	/* PCIE controler 2 (slot) */
6463cec581SEd Swarthout #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
658ba93f68SKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
66af5d100eSBecky Bruce #endif
674933b91fSBecky Bruce #define CONFIG_FSL_LAW		1	/* Use common FSL law init code */
685c9efb36SJon Loeliger 
69debb7354SJon Loeliger #define CONFIG_TSEC_ENET		/* tsec ethernet support */
70debb7354SJon Loeliger #define CONFIG_ENV_OVERWRITE
715c9efb36SJon Loeliger 
7231d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported and enabled */
73debb7354SJon Loeliger 
74debb7354SJon Loeliger #define CONFIG_ALTIVEC		1
755c9efb36SJon Loeliger 
765c9efb36SJon Loeliger /*
77debb7354SJon Loeliger  * L2CR setup -- make sure this is right for your board!
78debb7354SJon Loeliger  */
796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2
80debb7354SJon Loeliger #define L2_INIT		0
81debb7354SJon Loeliger #define L2_ENABLE	(L2CR_L2E)
82debb7354SJon Loeliger 
83debb7354SJon Loeliger #ifndef CONFIG_SYS_CLK_FREQ
8463cec581SEd Swarthout #ifndef __ASSEMBLY__
8563cec581SEd Swarthout extern unsigned long get_board_sys_clk(unsigned long dummy);
8663cec581SEd Swarthout #endif
87debb7354SJon Loeliger #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
88debb7354SJon Loeliger #endif
89debb7354SJon Loeliger 
90debb7354SJon Loeliger #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
91debb7354SJon Loeliger 
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
94debb7354SJon Loeliger 
95debb7354SJon Loeliger /*
96*3111d32cSBecky Bruce  * With the exception of PCI Memory and Rapid IO, most devices will simply
97*3111d32cSBecky Bruce  * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
98*3111d32cSBecky Bruce  * when 36-bit is enabled.  When 36-bit is not enabled, these bits are 0.
99*3111d32cSBecky Bruce  */
100*3111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
101*3111d32cSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f00000000ULL
102*3111d32cSBecky Bruce #else
103*3111d32cSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0
104*3111d32cSBecky Bruce #endif
105*3111d32cSBecky Bruce 
106*3111d32cSBecky Bruce /*
107debb7354SJon Loeliger  * Base addresses -- Note these are effective addresses where the
108debb7354SJon Loeliger  * actual resources get mapped (not physical addresses)
109debb7354SJon Loeliger  */
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
111c759a01aSBecky Bruce #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
113debb7354SJon Loeliger 
114*3111d32cSBecky Bruce /* Physical addresses */
115*3111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
116*3111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
117*3111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0xf
118*3111d32cSBecky Bruce #else
119*3111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0x0
120*3111d32cSBecky Bruce #endif
121*3111d32cSBecky Bruce 
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_ADDR		(CONFIG_SYS_CCSRBAR+0x8000)
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_ADDR		(CONFIG_SYS_CCSRBAR+0x9000)
12463cec581SEd Swarthout 
125debb7354SJon Loeliger /*
126debb7354SJon Loeliger  * DDR Setup
127debb7354SJon Loeliger  */
1286a8e5692SKumar Gala #define CONFIG_FSL_DDR2
1296a8e5692SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
1306a8e5692SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
1316a8e5692SKumar Gala #define CONFIG_DDR_SPD
1326a8e5692SKumar Gala 
1336a8e5692SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
1346a8e5692SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
1356a8e5692SKumar Gala 
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1381266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
139fcb28e76SJin Zhengxiong #define CONFIG_VERY_BIG_RAM
140debb7354SJon Loeliger 
141debb7354SJon Loeliger #define MPC86xx_DDR_SDRAM_CLK_CNTL
142debb7354SJon Loeliger 
1436a8e5692SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	2
1446a8e5692SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	2
1456a8e5692SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
146debb7354SJon Loeliger 
147debb7354SJon Loeliger /*
1486a8e5692SKumar Gala  * I2C addresses of SPD EEPROMs
149debb7354SJon Loeliger  */
1506a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
1516a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 0 DIMM 1 */
1526a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS3	0x53	/* CTLR 1 DIMM 0 */
1536a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS4	0x54	/* CTLR 1 DIMM 1 */
154debb7354SJon Loeliger 
1556a8e5692SKumar Gala 
1566a8e5692SKumar Gala /*
1576a8e5692SKumar Gala  * These are used when DDR doesn't use SPD.
1586a8e5692SKumar Gala  */
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		256		/* DDR is 256MB */
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102      /* Enable, no interleaving */
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	0x00260802
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x39357322
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1		0x00480432
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2		0x00000000
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x06090100
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL		0xe3008000	/* Type = DDR2 */
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2	0x04400000
175debb7354SJon Loeliger 
176ad8f8687SJon Loeliger #define CONFIG_ID_EEPROM
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID
17832628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
181debb7354SJon Loeliger 
182c759a01aSBecky Bruce #define CONFIG_SYS_FLASH_BASE		0xef800000     /* start of FLASH 8M */
183*3111d32cSBecky Bruce #define CONFIG_SYS_FLASH_BASE_PHYS	(CONFIG_SYS_FLASH_BASE \
184*3111d32cSBecky Bruce 					 | CONFIG_SYS_PHYS_ADDR_HIGH)
185*3111d32cSBecky Bruce 
186debb7354SJon Loeliger 
187170deacbSBecky Bruce #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
188debb7354SJon Loeliger 
189b5431560SBecky Bruce /* Convert an address into the right format for the BR registers */
190*3111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
191*3111d32cSBecky Bruce #define BR_PHYS_ADDR(x)	((unsigned long)((x & 0x0ffff8000ULL) | \
192*3111d32cSBecky Bruce 					 ((x & 0x300000000ULL) >> 19)))
193*3111d32cSBecky Bruce #else
194b5431560SBecky Bruce #define BR_PHYS_ADDR(x) (x & 0xffff8000)
195*3111d32cSBecky Bruce #endif
196b5431560SBecky Bruce 
197*3111d32cSBecky Bruce #define CONFIG_SYS_BR0_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
198170deacbSBecky Bruce 				 | 0x00001001)	/* port size 16bit */
199170deacbSBecky Bruce #define CONFIG_SYS_OR0_PRELIM	0xff806ff7	/* 8MB Boot Flash area*/
200debb7354SJon Loeliger 
201*3111d32cSBecky Bruce #define CONFIG_SYS_BR2_PRELIM	(BR_PHYS_ADDR(CF_BASE_PHYS)		\
20205df3e5aSBecky Bruce 				 | 0x00001001)	/* port size 16bit */
203c759a01aSBecky Bruce #define CONFIG_SYS_OR2_PRELIM	0xffffeff7	/* 32k Compact Flash */
204debb7354SJon Loeliger 
205*3111d32cSBecky Bruce #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS)	\
206b5431560SBecky Bruce 				 | 0x00000801) /* port size 8bit */
207c759a01aSBecky Bruce #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32k PIXIS area*/
208debb7354SJon Loeliger 
209c759a01aSBecky Bruce /*
210c759a01aSBecky Bruce  * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
211c759a01aSBecky Bruce  * The PIXIS and CF by themselves aren't large enough to take up the 128k
212c759a01aSBecky Bruce  * required for the smallest BAT mapping, so there's a 64k hole.
213c759a01aSBecky Bruce  */
214c759a01aSBecky Bruce #define CONFIG_SYS_LBC_BASE		0xffde0000
215*3111d32cSBecky Bruce #define CONFIG_SYS_LBC_BASE_PHYS	(CONFIG_SYS_LBC_BASE \
216*3111d32cSBecky Bruce 					 | CONFIG_SYS_PHYS_ADDR_HIGH)
2175c9efb36SJon Loeliger 
2187608d75fSKim Phillips #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
219c759a01aSBecky Bruce #define PIXIS_BASE		(CONFIG_SYS_LBC_BASE + 0x00010000)
220*3111d32cSBecky Bruce #define PIXIS_BASE_PHYS 	(CONFIG_SYS_LBC_BASE_PHYS + 0x00010000)
221c759a01aSBecky Bruce #define PIXIS_SIZE		0x00008000	/* 32k */
2225c9efb36SJon Loeliger #define PIXIS_ID		0x0	/* Board ID at offset 0 */
2235c9efb36SJon Loeliger #define PIXIS_VER		0x1	/* Board version at offset 1 */
224debb7354SJon Loeliger #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
225debb7354SJon Loeliger #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
226debb7354SJon Loeliger #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch register */
227debb7354SJon Loeliger #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
228debb7354SJon Loeliger #define PIXIS_VCTL		0x10	/* VELA Control Register */
229debb7354SJon Loeliger #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
230debb7354SJon Loeliger #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
231debb7354SJon Loeliger #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
232debb7354SJon Loeliger #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
233debb7354SJon Loeliger #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
234debb7354SJon Loeliger #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
235debb7354SJon Loeliger #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x40	/* Reset altbank mask*/
237debb7354SJon Loeliger 
238b5431560SBecky Bruce /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
239c759a01aSBecky Bruce #define CF_BASE			(PIXIS_BASE + PIXIS_SIZE)
240*3111d32cSBecky Bruce #define CF_BASE_PHYS		(PIXIS_BASE_PHYS + PIXIS_SIZE)
241b5431560SBecky Bruce 
242170deacbSBecky Bruce #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
244debb7354SJon Loeliger 
2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE		TEXT_BASE	/* start of monitor */
249bf9a8c34SBecky Bruce #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000	/* early monitor loc */
250debb7354SJon Loeliger 
25100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
254debb7354SJon Loeliger 
2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
257debb7354SJon Loeliger #else
2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_RAMBOOT
259debb7354SJon Loeliger #endif
260debb7354SJon Loeliger 
2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
262fa7db9c3SJin Zhengxiong-R64188 #undef CONFIG_SPD_EEPROM
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE	256
264debb7354SJon Loeliger #endif
265debb7354SJon Loeliger 
266debb7354SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
267debb7354SJon Loeliger 
268debb7354SJon Loeliger #define CONFIG_L1_INIT_RAM
2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK
2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x0fd00000	/* Initial RAM address */
272debb7354SJon Loeliger #else
2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xf8400000	/* Initial RAM address */
274debb7354SJon Loeliger #endif
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x4000		/* End of used area in RAM */
276debb7354SJon Loeliger 
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128		/* num bytes initial data */
2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
280debb7354SJon Loeliger 
2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)	/* Reserve 256 kB for Mon */
2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	 /* Reserved for malloc */
283debb7354SJon Loeliger 
284debb7354SJon Loeliger /* Serial Port */
285debb7354SJon Loeliger #define CONFIG_CONS_INDEX     1
286debb7354SJon Loeliger #undef	CONFIG_SERIAL_SOFTWARE_FIFO
2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
291debb7354SJon Loeliger 
2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
293debb7354SJon Loeliger 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
294debb7354SJon Loeliger 
2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
297debb7354SJon Loeliger 
298debb7354SJon Loeliger /* Use the HUSH parser */
2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef	CONFIG_SYS_HUSH_PARSER
3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
302debb7354SJon Loeliger #endif
303debb7354SJon Loeliger 
3045c9efb36SJon Loeliger /*
3055c9efb36SJon Loeliger  * Pass open firmware flat tree to kernel
3065c9efb36SJon Loeliger  */
307ea9f7395SJon Loeliger #define CONFIG_OF_LIBFDT		1
308debb7354SJon Loeliger #define CONFIG_OF_BOARD_SETUP		1
309ea9f7395SJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS	1
310debb7354SJon Loeliger 
311debb7354SJon Loeliger 
3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF	1
3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL	1
314debb7354SJon Loeliger 
315586d1d5aSJon Loeliger /*
316586d1d5aSJon Loeliger  * I2C
317586d1d5aSJon Loeliger  */
31820476726SJon Loeliger #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
319debb7354SJon Loeliger #define CONFIG_HARD_I2C		/* I2C with hardware support*/
320debb7354SJon Loeliger #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3100
325debb7354SJon Loeliger 
326586d1d5aSJon Loeliger /*
327586d1d5aSJon Loeliger  * RapidIO MMU
328586d1d5aSJon Loeliger  */
329c759a01aSBecky Bruce #define CONFIG_SYS_RIO_MEM_BASE	0x80000000	/* base address */
330*3111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
331*3111d32cSBecky Bruce #define CONFIG_SYS_RIO_MEM_PHYS  0x0000000c00000000ULL
332*3111d32cSBecky Bruce #else
3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_PHYS	CONFIG_SYS_RIO_MEM_BASE
334*3111d32cSBecky Bruce #endif
3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE	0x20000000	/* 128M */
336debb7354SJon Loeliger 
337debb7354SJon Loeliger /*
338debb7354SJon Loeliger  * General PCI
339debb7354SJon Loeliger  * Addresses are mapped 1-1.
340debb7354SJon Loeliger  */
3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
342*3111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
343*3111d32cSBecky Bruce #define CONFIG_SYS_PCI1_MEM_PHYS	0x0000000c00000000ULL
344*3111d32cSBecky Bruce #else
3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
346*3111d32cSBecky Bruce #endif
3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE	0x00000000
349*3111d32cSBecky Bruce #define CONFIG_SYS_PCI1_IO_VIRT	0xffc00000
350*3111d32cSBecky Bruce #define CONFIG_SYS_PCI1_IO_PHYS	(CONFIG_SYS_PCI1_IO_VIRT \
351*3111d32cSBecky Bruce 				 | CONFIG_SYS_PHYS_ADDR_HIGH)
352c759a01aSBecky Bruce #define CONFIG_SYS_PCI1_IO_SIZE	0x00010000	/* 64K */
353debb7354SJon Loeliger 
354debb7354SJon Loeliger /* For RTL8139 */
355bc09cf3cSJin Zhengxiong-R64188 #define KSEG1ADDR(x)		({u32 _x=le32_to_cpu(*(u32 *)(x)); (&_x);})
356debb7354SJon Loeliger #define _IO_BASE		0x00000000
357debb7354SJon Loeliger 
358b5431560SBecky Bruce #define CONFIG_SYS_PCI2_MEM_BASE 	(CONFIG_SYS_PCI1_MEM_BASE \
359b5431560SBecky Bruce 					 + CONFIG_SYS_PCI1_MEM_SIZE)
360*3111d32cSBecky Bruce #define CONFIG_SYS_PCI2_MEM_PHYS	(CONFIG_SYS_PCI1_MEM_PHYS \
361*3111d32cSBecky Bruce 					 + CONFIG_SYS_PCI1_MEM_SIZE)
3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE	0x20000000	/* 512M */
3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE	0x00000000
364*3111d32cSBecky Bruce #define CONFIG_SYS_PCI2_IO_VIRT (CONFIG_SYS_PCI1_IO_VIRT \
365*3111d32cSBecky Bruce 				 + CONFIG_SYS_PCI1_IO_SIZE)
366b5431560SBecky Bruce #define CONFIG_SYS_PCI2_IO_PHYS	(CONFIG_SYS_PCI1_IO_PHYS \
367b5431560SBecky Bruce 				 + CONFIG_SYS_PCI1_IO_SIZE)
368c759a01aSBecky Bruce #define CONFIG_SYS_PCI2_IO_SIZE	CONFIG_SYS_PCI1_IO_SIZE
369debb7354SJon Loeliger 
370debb7354SJon Loeliger #if defined(CONFIG_PCI)
371debb7354SJon Loeliger 
372debb7354SJon Loeliger #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
373debb7354SJon Loeliger 
3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
375debb7354SJon Loeliger 
376debb7354SJon Loeliger #define CONFIG_NET_MULTI
377debb7354SJon Loeliger #define CONFIG_PCI_PNP			/* do pci plug-and-play */
378debb7354SJon Loeliger 
379debb7354SJon Loeliger #define CONFIG_RTL8139
380debb7354SJon Loeliger 
381debb7354SJon Loeliger #undef CONFIG_EEPRO100
382debb7354SJon Loeliger #undef CONFIG_TULIP
383debb7354SJon Loeliger 
384a81d1c0bSZhang Wei /************************************************************
385a81d1c0bSZhang Wei  * USB support
386a81d1c0bSZhang Wei  ************************************************************/
387a81d1c0bSZhang Wei #define CONFIG_PCI_OHCI			1
388a81d1c0bSZhang Wei #define CONFIG_USB_OHCI_NEW		1
389a81d1c0bSZhang Wei #define CONFIG_USB_KEYBOARD		1
3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DEVICE_DEREGISTER
3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EVENT_POLL		1
3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"ohci_pci"
3936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	15
3946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS	1
395a81d1c0bSZhang Wei 
3960f460a1eSJason Jin /*PCIE video card used*/
397*3111d32cSBecky Bruce #define VIDEO_IO_OFFSET		CONFIG_SYS_PCI2_IO_VIRT
3980f460a1eSJason Jin 
3990f460a1eSJason Jin /*PCI video card used*/
400*3111d32cSBecky Bruce /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCI1_IO_VIRT*/
4010f460a1eSJason Jin 
4020f460a1eSJason Jin /* video */
4030f460a1eSJason Jin #define CONFIG_VIDEO
4040f460a1eSJason Jin 
4050f460a1eSJason Jin #if defined(CONFIG_VIDEO)
4060f460a1eSJason Jin #define CONFIG_BIOSEMU
4070f460a1eSJason Jin #define CONFIG_CFB_CONSOLE
4080f460a1eSJason Jin #define CONFIG_VIDEO_SW_CURSOR
4090f460a1eSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE
4100f460a1eSJason Jin #define CONFIG_ATI_RADEON_FB
4110f460a1eSJason Jin #define CONFIG_VIDEO_LOGO
4120f460a1eSJason Jin /*#define CONFIG_CONSOLE_CURSOR*/
413*3111d32cSBecky Bruce #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCI2_IO_VIRT
4140f460a1eSJason Jin #endif
4150f460a1eSJason Jin 
416debb7354SJon Loeliger #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
417debb7354SJon Loeliger 
418dabf9ef8SJin Zhengxiong #define CONFIG_DOS_PARTITION
419dabf9ef8SJin Zhengxiong #define CONFIG_SCSI_AHCI
420dabf9ef8SJin Zhengxiong 
421dabf9ef8SJin Zhengxiong #ifdef CONFIG_SCSI_AHCI
422dabf9ef8SJin Zhengxiong #define CONFIG_SATA_ULI5288
4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
4246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
4256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
427dabf9ef8SJin Zhengxiong #endif
428dabf9ef8SJin Zhengxiong 
4290f460a1eSJason Jin #define CONFIG_MPC86XX_PCI2
4300f460a1eSJason Jin 
431debb7354SJon Loeliger #endif	/* CONFIG_PCI */
432debb7354SJon Loeliger 
433debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET)
434debb7354SJon Loeliger 
435debb7354SJon Loeliger #ifndef CONFIG_NET_MULTI
436debb7354SJon Loeliger #define CONFIG_NET_MULTI	1
437debb7354SJon Loeliger #endif
438debb7354SJon Loeliger 
439debb7354SJon Loeliger #define CONFIG_MII		1	/* MII PHY management */
440debb7354SJon Loeliger 
441255a3577SKim Phillips #define CONFIG_TSEC1		1
442255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"eTSEC1"
443255a3577SKim Phillips #define CONFIG_TSEC2		1
444255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"eTSEC2"
445255a3577SKim Phillips #define CONFIG_TSEC3		1
446255a3577SKim Phillips #define CONFIG_TSEC3_NAME	"eTSEC3"
447255a3577SKim Phillips #define CONFIG_TSEC4		1
448255a3577SKim Phillips #define CONFIG_TSEC4_NAME	"eTSEC4"
449debb7354SJon Loeliger 
450debb7354SJon Loeliger #define TSEC1_PHY_ADDR		0
451debb7354SJon Loeliger #define TSEC2_PHY_ADDR		1
452debb7354SJon Loeliger #define TSEC3_PHY_ADDR		2
453debb7354SJon Loeliger #define TSEC4_PHY_ADDR		3
454debb7354SJon Loeliger #define TSEC1_PHYIDX		0
455debb7354SJon Loeliger #define TSEC2_PHYIDX		0
456debb7354SJon Loeliger #define TSEC3_PHYIDX		0
457debb7354SJon Loeliger #define TSEC4_PHYIDX		0
4583a79013eSAndy Fleming #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4593a79013eSAndy Fleming #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4603a79013eSAndy Fleming #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4613a79013eSAndy Fleming #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
462debb7354SJon Loeliger 
463debb7354SJon Loeliger #define CONFIG_ETHPRIME		"eTSEC1"
464debb7354SJon Loeliger 
465debb7354SJon Loeliger #endif	/* CONFIG_TSEC_ENET */
466debb7354SJon Loeliger 
467*3111d32cSBecky Bruce /*  Contort an addr into the format needed for BATs */
468*3111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
469*3111d32cSBecky Bruce #define BAT_PHYS_ADDR(x)         ((unsigned long) \
470*3111d32cSBecky Bruce 				  ((x & 0x00000000ffffffffULL) |	\
471*3111d32cSBecky Bruce 				   ((x & 0x0000000e00000000ULL) >> 24) | \
472*3111d32cSBecky Bruce 				   ((x & 0x0000000100000000ULL) >> 30)))
473*3111d32cSBecky Bruce #else
474*3111d32cSBecky Bruce #define BAT_PHYS_ADDR(x)        (x)
475*3111d32cSBecky Bruce #endif
476*3111d32cSBecky Bruce 
477*3111d32cSBecky Bruce 
478*3111d32cSBecky Bruce /* Put high physical address bits into the BAT format */
479*3111d32cSBecky Bruce #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
480*3111d32cSBecky Bruce #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
481*3111d32cSBecky Bruce 
482586d1d5aSJon Loeliger /*
483c759a01aSBecky Bruce  * BAT0		DDR
484debb7354SJon Loeliger  */
4856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
4866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	(BATU_BL_2G | BATU_VS | BATU_VP)
4876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE )
4886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U	CONFIG_SYS_DBAT0U
489debb7354SJon Loeliger 
490586d1d5aSJon Loeliger /*
491c759a01aSBecky Bruce  * BAT1		LBC (PIXIS/CF)
492af5d100eSBecky Bruce  */
493*3111d32cSBecky Bruce #define CONFIG_SYS_DBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
494*3111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
495*3111d32cSBecky Bruce 				 BATL_GUARDEDSTORAGE)
496c759a01aSBecky Bruce #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_LBC_BASE | BATU_BL_128K \
497c759a01aSBecky Bruce 				 | BATU_VS | BATU_VP)
498*3111d32cSBecky Bruce #define CONFIG_SYS_IBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
499*3111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
500c759a01aSBecky Bruce #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
501af5d100eSBecky Bruce 
502af5d100eSBecky Bruce /* if CONFIG_PCI:
503c759a01aSBecky Bruce  * BAT2		PCI1 and PCI1 MEM
504af5d100eSBecky Bruce  * if CONFIG_RIO
505c759a01aSBecky Bruce  * BAT2		Rapidio Memory
506debb7354SJon Loeliger  */
507af5d100eSBecky Bruce #ifdef CONFIG_PCI
508*3111d32cSBecky Bruce #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCI1_MEM_PHYS) \
509*3111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
510*3111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
511*3111d32cSBecky Bruce #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_1G \
512af5d100eSBecky Bruce 				 | BATU_VS | BATU_VP)
513*3111d32cSBecky Bruce #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCI1_MEM_PHYS) \
514*3111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
515af5d100eSBecky Bruce #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
516af5d100eSBecky Bruce #else /* CONFIG_RIO */
517*3111d32cSBecky Bruce #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
518*3111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
519*3111d32cSBecky Bruce 				 BATL_GUARDEDSTORAGE)
520*3111d32cSBecky Bruce #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_RIO_MEM_BASE | BATU_BL_512M \
521*3111d32cSBecky Bruce 				 | BATU_VS | BATU_VP)
522*3111d32cSBecky Bruce #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
523*3111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
524*3111d32cSBecky Bruce 
5256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \
5265c9efb36SJon Loeliger 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
530af5d100eSBecky Bruce #endif
531debb7354SJon Loeliger 
532586d1d5aSJon Loeliger /*
533c759a01aSBecky Bruce  * BAT3		CCSR Space
534*3111d32cSBecky Bruce  * This BAT is used early; don't use any macros with ULL - use HIGH/LOW pairs
535*3111d32cSBecky Bruce  * instead.  The assembler chokes on ULL.
536debb7354SJon Loeliger  */
537*3111d32cSBecky Bruce #define CONFIG_SYS_DBAT3L	(CONFIG_SYS_CCSRBAR_PHYS_LOW \
538*3111d32cSBecky Bruce 				 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
539*3111d32cSBecky Bruce 				 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
540*3111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
541*3111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
542c759a01aSBecky Bruce #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
543c759a01aSBecky Bruce 				 | BATU_VP)
544*3111d32cSBecky Bruce #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_CCSRBAR_PHYS_LOW \
545*3111d32cSBecky Bruce 				 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
546*3111d32cSBecky Bruce 				 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
547*3111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
549debb7354SJon Loeliger 
550*3111d32cSBecky Bruce #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
551*3111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
552*3111d32cSBecky Bruce 				       | BATL_PP_RW | BATL_CACHEINHIBIT \
553*3111d32cSBecky Bruce 				       | BATL_GUARDEDSTORAGE)
554*3111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
555*3111d32cSBecky Bruce 				       | BATU_BL_1M | BATU_VS | BATU_VP)
556*3111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
557*3111d32cSBecky Bruce 				       | BATL_PP_RW | BATL_CACHEINHIBIT)
558*3111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
559*3111d32cSBecky Bruce #endif
560*3111d32cSBecky Bruce 
561586d1d5aSJon Loeliger /*
562c759a01aSBecky Bruce  * BAT4		PCI1_IO and PCI2_IO
563debb7354SJon Loeliger  */
564*3111d32cSBecky Bruce #define CONFIG_SYS_DBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCI1_IO_PHYS) \
565*3111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
566*3111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
567*3111d32cSBecky Bruce #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_128K \
568c759a01aSBecky Bruce 				 | BATU_VS | BATU_VP)
569*3111d32cSBecky Bruce #define CONFIG_SYS_IBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCI1_IO_PHYS) \
570*3111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
572debb7354SJon Loeliger 
573586d1d5aSJon Loeliger /*
574c759a01aSBecky Bruce  * BAT5		Init RAM for stack in the CPU DCache (no backing memory)
575debb7354SJon Loeliger  */
5766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
5776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
5786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
5796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
580debb7354SJon Loeliger 
581586d1d5aSJon Loeliger /*
582c759a01aSBecky Bruce  * BAT6		FLASH
583debb7354SJon Loeliger  */
584*3111d32cSBecky Bruce #define CONFIG_SYS_DBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
585*3111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
586*3111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
587170deacbSBecky Bruce #define CONFIG_SYS_DBAT6U	(CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
588170deacbSBecky Bruce 				 | BATU_VP)
589*3111d32cSBecky Bruce #define CONFIG_SYS_IBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
590*3111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
5916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
592debb7354SJon Loeliger 
593bf9a8c34SBecky Bruce /* Map the last 1M of flash where we're running from reset */
594bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
595bf9a8c34SBecky Bruce 				 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
596bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6U_EARLY	(TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
597bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
598bf9a8c34SBecky Bruce 				 | BATL_MEMCOHERENCE)
599bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
600bf9a8c34SBecky Bruce 
601c759a01aSBecky Bruce /*
602c759a01aSBecky Bruce  * BAT7		FREE - used later for tmp mappings
603c759a01aSBecky Bruce  */
6046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L 0x00000000
6056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U 0x00000000
6066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0x00000000
6076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0x00000000
608debb7354SJon Loeliger 
609debb7354SJon Loeliger /*
610debb7354SJon Loeliger  * Environment
611debb7354SJon Loeliger  */
6126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
6135a1aceb0SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_IS_IN_FLASH	1
6146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x60000)
6150e8d1586SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_SECT_SIZE		0x10000	/* 64K(one sector) for env */
616debb7354SJon Loeliger #else
61793f6d725SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
6186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
619debb7354SJon Loeliger #endif
6200f2d6602SBecky Bruce #define CONFIG_ENV_SIZE		0x2000
621debb7354SJon Loeliger 
622debb7354SJon Loeliger #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
6236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
624debb7354SJon Loeliger 
6252f9c19e4SJon Loeliger 
6262f9c19e4SJon Loeliger /*
627659e2f67SJon Loeliger  * BOOTP options
628659e2f67SJon Loeliger  */
629659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
630659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
631659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
632659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
633659e2f67SJon Loeliger 
634659e2f67SJon Loeliger 
635659e2f67SJon Loeliger /*
6362f9c19e4SJon Loeliger  * Command line configuration.
6372f9c19e4SJon Loeliger  */
6382f9c19e4SJon Loeliger #include <config_cmd_default.h>
6392f9c19e4SJon Loeliger 
6402f9c19e4SJon Loeliger #define CONFIG_CMD_PING
6412f9c19e4SJon Loeliger #define CONFIG_CMD_I2C
6424f93f8b1SBecky Bruce #define CONFIG_CMD_REGINFO
6432f9c19e4SJon Loeliger 
6446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
6452f9c19e4SJon Loeliger     #undef CONFIG_CMD_ENV
646debb7354SJon Loeliger #endif
647debb7354SJon Loeliger 
6482f9c19e4SJon Loeliger #if defined(CONFIG_PCI)
6492f9c19e4SJon Loeliger     #define CONFIG_CMD_PCI
6502f9c19e4SJon Loeliger     #define CONFIG_CMD_SCSI
6512f9c19e4SJon Loeliger     #define CONFIG_CMD_EXT2
652bbf4796fSZhang Wei     #define CONFIG_CMD_USB
6532f9c19e4SJon Loeliger #endif
6542f9c19e4SJon Loeliger 
655debb7354SJon Loeliger 
656debb7354SJon Loeliger #undef CONFIG_WATCHDOG			/* watchdog disabled */
657debb7354SJon Loeliger 
658debb7354SJon Loeliger /*
659debb7354SJon Loeliger  * Miscellaneous configurable options
660debb7354SJon Loeliger  */
6616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
6626bee764bSTimur Tabi #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
6636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
6646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
665debb7354SJon Loeliger 
6662f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB)
6676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
668debb7354SJon Loeliger #else
6696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
670debb7354SJon Loeliger #endif
671debb7354SJon Loeliger 
6726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
6736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
6746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
6756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
676debb7354SJon Loeliger 
677debb7354SJon Loeliger /*
678debb7354SJon Loeliger  * For booting Linux, the board info and command line data
679debb7354SJon Loeliger  * have to be in the first 8 MB of memory, since this is
680debb7354SJon Loeliger  * the maximum mapped by the Linux kernel during initialization.
681debb7354SJon Loeliger  */
6826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
683debb7354SJon Loeliger 
684debb7354SJon Loeliger /*
685debb7354SJon Loeliger  * Internal Definitions
686debb7354SJon Loeliger  *
687debb7354SJon Loeliger  * Boot Flags
688debb7354SJon Loeliger  */
689debb7354SJon Loeliger #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
690debb7354SJon Loeliger #define BOOTFLAG_WARM	0x02		/* Software reboot */
691debb7354SJon Loeliger 
6922f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB)
693debb7354SJon Loeliger     #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
694debb7354SJon Loeliger     #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
695debb7354SJon Loeliger #endif
696debb7354SJon Loeliger 
697debb7354SJon Loeliger /*
698debb7354SJon Loeliger  * Environment Configuration
699debb7354SJon Loeliger  */
700debb7354SJon Loeliger 
701debb7354SJon Loeliger /* The mac addresses for all ethernet interface */
702debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET)
703debb7354SJon Loeliger #define CONFIG_ETHADDR	 00:E0:0C:00:00:01
704debb7354SJon Loeliger #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
705debb7354SJon Loeliger #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
706debb7354SJon Loeliger #define CONFIG_ETH3ADDR  00:E0:0C:00:03:FD
707debb7354SJon Loeliger #endif
708debb7354SJon Loeliger 
70910327dc5SAndy Fleming #define CONFIG_HAS_ETH0		1
710debb7354SJon Loeliger #define CONFIG_HAS_ETH1		1
711debb7354SJon Loeliger #define CONFIG_HAS_ETH2		1
712debb7354SJon Loeliger #define CONFIG_HAS_ETH3		1
713debb7354SJon Loeliger 
71418b6c8cdSJon Loeliger #define CONFIG_IPADDR		192.168.1.100
715debb7354SJon Loeliger 
716debb7354SJon Loeliger #define CONFIG_HOSTNAME		unknown
717debb7354SJon Loeliger #define CONFIG_ROOTPATH		/opt/nfsroot
718debb7354SJon Loeliger #define CONFIG_BOOTFILE		uImage
71932922cdcSEd Swarthout #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
720debb7354SJon Loeliger 
7215c9efb36SJon Loeliger #define CONFIG_SERVERIP		192.168.1.1
72218b6c8cdSJon Loeliger #define CONFIG_GATEWAYIP	192.168.1.1
7235c9efb36SJon Loeliger #define CONFIG_NETMASK		255.255.255.0
724debb7354SJon Loeliger 
7255c9efb36SJon Loeliger /* default location for tftp and bootm */
7265c9efb36SJon Loeliger #define CONFIG_LOADADDR		1000000
727debb7354SJon Loeliger 
728debb7354SJon Loeliger #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
72918b6c8cdSJon Loeliger #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs */
730debb7354SJon Loeliger 
731debb7354SJon Loeliger #define CONFIG_BAUDRATE	115200
732debb7354SJon Loeliger 
733debb7354SJon Loeliger #define	CONFIG_EXTRA_ENV_SETTINGS					\
734debb7354SJon Loeliger 	"netdev=eth0\0"							\
73532922cdcSEd Swarthout 	"uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
73632922cdcSEd Swarthout 	"tftpflash=tftpboot $loadaddr $uboot; "				\
73732922cdcSEd Swarthout 		"protect off " MK_STR(TEXT_BASE) " +$filesize; "	\
73832922cdcSEd Swarthout 		"erase " MK_STR(TEXT_BASE) " +$filesize; "		\
73932922cdcSEd Swarthout 		"cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; "	\
74032922cdcSEd Swarthout 		"protect on " MK_STR(TEXT_BASE) " +$filesize; "		\
74132922cdcSEd Swarthout 		"cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0"	\
742debb7354SJon Loeliger 	"consoledev=ttyS0\0"						\
7435567806bSHaiying Wang 	"ramdiskaddr=2000000\0"						\
744debb7354SJon Loeliger 	"ramdiskfile=your.ramdisk.u-boot\0"				\
745ea9f7395SJon Loeliger 	"fdtaddr=c00000\0"						\
746ea9f7395SJon Loeliger 	"fdtfile=mpc8641_hpcn.dtb\0"					\
747*3111d32cSBecky Bruce 	"en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0"			\
748*3111d32cSBecky Bruce 	"dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
749debb7354SJon Loeliger 	"maxcpus=2"
750debb7354SJon Loeliger 
751debb7354SJon Loeliger 
752debb7354SJon Loeliger #define CONFIG_NFSBOOTCOMMAND						\
753debb7354SJon Loeliger 	"setenv bootargs root=/dev/nfs rw "				\
754debb7354SJon Loeliger 	      "nfsroot=$serverip:$rootpath "				\
755debb7354SJon Loeliger 	      "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
756debb7354SJon Loeliger 	      "console=$consoledev,$baudrate $othbootargs;"		\
757debb7354SJon Loeliger 	"tftp $loadaddr $bootfile;"					\
758ea9f7395SJon Loeliger 	"tftp $fdtaddr $fdtfile;"					\
759ea9f7395SJon Loeliger 	"bootm $loadaddr - $fdtaddr"
760debb7354SJon Loeliger 
761debb7354SJon Loeliger #define CONFIG_RAMBOOTCOMMAND						\
762debb7354SJon Loeliger 	"setenv bootargs root=/dev/ram rw "				\
763debb7354SJon Loeliger 	      "console=$consoledev,$baudrate $othbootargs;"		\
764debb7354SJon Loeliger 	"tftp $ramdiskaddr $ramdiskfile;"				\
765debb7354SJon Loeliger 	"tftp $loadaddr $bootfile;"					\
766ea9f7395SJon Loeliger 	"tftp $fdtaddr $fdtfile;"					\
767ea9f7395SJon Loeliger 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
768debb7354SJon Loeliger 
769debb7354SJon Loeliger #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
770debb7354SJon Loeliger 
771debb7354SJon Loeliger #endif	/* __CONFIG_H */
772