1debb7354SJon Loeliger /* 246f3e385SKumar Gala * Copyright 2006, 2010 Freescale Semiconductor. 35c9efb36SJon Loeliger * 4debb7354SJon Loeliger * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) 5debb7354SJon Loeliger * 6debb7354SJon Loeliger * See file CREDITS for list of people who contributed to this 7debb7354SJon Loeliger * project. 8debb7354SJon Loeliger * 9debb7354SJon Loeliger * This program is free software; you can redistribute it and/or 10debb7354SJon Loeliger * modify it under the terms of the GNU General Public License as 11debb7354SJon Loeliger * published by the Free Software Foundation; either version 2 of 12debb7354SJon Loeliger * the License, or (at your option) any later version. 13debb7354SJon Loeliger * 14debb7354SJon Loeliger * This program is distributed in the hope that it will be useful, 15debb7354SJon Loeliger * but WITHOUT ANY WARRANTY; without even the implied warranty of 16debb7354SJon Loeliger * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17debb7354SJon Loeliger * GNU General Public License for more details. 18debb7354SJon Loeliger * 19debb7354SJon Loeliger * You should have received a copy of the GNU General Public License 20debb7354SJon Loeliger * along with this program; if not, write to the Free Software 21debb7354SJon Loeliger * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22debb7354SJon Loeliger * MA 02111-1307 USA 23debb7354SJon Loeliger */ 24debb7354SJon Loeliger 25debb7354SJon Loeliger /* 265c9efb36SJon Loeliger * MPC8641HPCN board configuration file 27debb7354SJon Loeliger * 28debb7354SJon Loeliger * Make sure you change the MAC address and other network params first, 29debb7354SJon Loeliger * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 30debb7354SJon Loeliger */ 31debb7354SJon Loeliger 32debb7354SJon Loeliger #ifndef __CONFIG_H 33debb7354SJon Loeliger #define __CONFIG_H 34debb7354SJon Loeliger 35debb7354SJon Loeliger /* High Level Configuration Options */ 36debb7354SJon Loeliger #define CONFIG_MPC86xx 1 /* MPC86xx */ 37debb7354SJon Loeliger #define CONFIG_MPC8641 1 /* MPC8641 specific */ 38debb7354SJon Loeliger #define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */ 397649a590SKumar Gala #define CONFIG_MP 1 /* support multiple processors */ 40debb7354SJon Loeliger #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 413111d32cSBecky Bruce /*#define CONFIG_PHYS_64BIT 1*/ /* Place devices in 36-bit space */ 42d591a80eSBecky Bruce #define CONFIG_ADDR_MAP 1 /* Use addr map */ 43debb7354SJon Loeliger 442ae18241SWolfgang Denk /* 452ae18241SWolfgang Denk * default CCSRBAR is at 0xff700000 462ae18241SWolfgang Denk * assume U-Boot is less than 0.5MB 472ae18241SWolfgang Denk */ 482ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xeff00000 492ae18241SWolfgang Denk 50debb7354SJon Loeliger #ifdef RUN_DIAG 516bf98b13SBecky Bruce #define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE 52debb7354SJon Loeliger #endif 535c9efb36SJon Loeliger 54af5d100eSBecky Bruce /* 551266df88SBecky Bruce * virtual address to be used for temporary mappings. There 561266df88SBecky Bruce * should be 128k free at this VA. 571266df88SBecky Bruce */ 581266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA 0xe0000000 591266df88SBecky Bruce 601266df88SBecky Bruce /* 61af5d100eSBecky Bruce * set this to enable Rapid IO. PCI and RIO are mutually exclusive 62af5d100eSBecky Bruce */ 63af5d100eSBecky Bruce /*#define CONFIG_RIO 1*/ 64af5d100eSBecky Bruce 65af5d100eSBecky Bruce #ifndef CONFIG_RIO /* RIO/PCI are mutually exclusive */ 6663cec581SEd Swarthout #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 6746f3e385SKumar Gala #define CONFIG_PCIE1 1 /* PCIE controler 1 (ULI bridge) */ 6846f3e385SKumar Gala #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot) */ 6963cec581SEd Swarthout #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 708ba93f68SKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 71af5d100eSBecky Bruce #endif 724933b91fSBecky Bruce #define CONFIG_FSL_LAW 1 /* Use common FSL law init code */ 735c9efb36SJon Loeliger 74debb7354SJon Loeliger #define CONFIG_TSEC_ENET /* tsec ethernet support */ 75debb7354SJon Loeliger #define CONFIG_ENV_OVERWRITE 765c9efb36SJon Loeliger 774bbfd3e2SPeter Tyser #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ 7831d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */ 79d591a80eSBecky Bruce #define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */ 80debb7354SJon Loeliger 81debb7354SJon Loeliger #define CONFIG_ALTIVEC 1 825c9efb36SJon Loeliger 835c9efb36SJon Loeliger /* 84debb7354SJon Loeliger * L2CR setup -- make sure this is right for your board! 85debb7354SJon Loeliger */ 866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2 87debb7354SJon Loeliger #define L2_INIT 0 88debb7354SJon Loeliger #define L2_ENABLE (L2CR_L2E) 89debb7354SJon Loeliger 90debb7354SJon Loeliger #ifndef CONFIG_SYS_CLK_FREQ 9163cec581SEd Swarthout #ifndef __ASSEMBLY__ 9263cec581SEd Swarthout extern unsigned long get_board_sys_clk(unsigned long dummy); 9363cec581SEd Swarthout #endif 94debb7354SJon Loeliger #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 95debb7354SJon Loeliger #endif 96debb7354SJon Loeliger 97debb7354SJon Loeliger #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 98debb7354SJon Loeliger 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 101debb7354SJon Loeliger 102debb7354SJon Loeliger /* 1033111d32cSBecky Bruce * With the exception of PCI Memory and Rapid IO, most devices will simply 1043111d32cSBecky Bruce * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA 1053111d32cSBecky Bruce * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0. 1063111d32cSBecky Bruce */ 1073111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT 1083111d32cSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f00000000ULL 1093111d32cSBecky Bruce #else 1103111d32cSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0 1113111d32cSBecky Bruce #endif 1123111d32cSBecky Bruce 1133111d32cSBecky Bruce /* 114debb7354SJon Loeliger * Base addresses -- Note these are effective addresses where the 115debb7354SJon Loeliger * actual resources get mapped (not physical addresses) 116debb7354SJon Loeliger */ 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 118c759a01aSBecky Bruce #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */ 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 120debb7354SJon Loeliger 1213111d32cSBecky Bruce /* Physical addresses */ 1223111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 1233111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT 1243111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0xf 125d52082b1SBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS (CONFIG_SYS_CCSRBAR_PHYS_LOW \ 126d52082b1SBecky Bruce | ((u64)CONFIG_SYS_CCSRBAR_PHYS_HIGH << 32)) 1273111d32cSBecky Bruce #else 1283111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0 129d52082b1SBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW 1303111d32cSBecky Bruce #endif 1313111d32cSBecky Bruce 132076bff8fSyork #define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */ 133076bff8fSyork 134debb7354SJon Loeliger /* 135debb7354SJon Loeliger * DDR Setup 136debb7354SJon Loeliger */ 1376a8e5692SKumar Gala #define CONFIG_FSL_DDR2 1386a8e5692SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 1396a8e5692SKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 1406a8e5692SKumar Gala #define CONFIG_DDR_SPD 1416a8e5692SKumar Gala 1426a8e5692SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 1436a8e5692SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 1446a8e5692SKumar Gala 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1471266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ 148fcb28e76SJin Zhengxiong #define CONFIG_VERY_BIG_RAM 149debb7354SJon Loeliger 1506a8e5692SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 2 1516a8e5692SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 2 1526a8e5692SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 153debb7354SJon Loeliger 154debb7354SJon Loeliger /* 1556a8e5692SKumar Gala * I2C addresses of SPD EEPROMs 156debb7354SJon Loeliger */ 1576a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 1586a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */ 1596a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */ 1606a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */ 161debb7354SJon Loeliger 1626a8e5692SKumar Gala 1636a8e5692SKumar Gala /* 1646a8e5692SKumar Gala * These are used when DDR doesn't use SPD. 1656a8e5692SKumar Gala */ 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */ 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00260802 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x39357322 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1 0x00480432 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2 0x00000000 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x06090100 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */ 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2 0x04400000 182debb7354SJon Loeliger 183ad8f8687SJon Loeliger #define CONFIG_ID_EEPROM 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID 18532628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 188debb7354SJon Loeliger 189c759a01aSBecky Bruce #define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */ 1903111d32cSBecky Bruce #define CONFIG_SYS_FLASH_BASE_PHYS (CONFIG_SYS_FLASH_BASE \ 1913111d32cSBecky Bruce | CONFIG_SYS_PHYS_ADDR_HIGH) 1923111d32cSBecky Bruce 193b81b773eSBecky Bruce #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 194debb7354SJon Loeliger 1953111d32cSBecky Bruce #define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ 196170deacbSBecky Bruce | 0x00001001) /* port size 16bit */ 197170deacbSBecky Bruce #define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/ 198debb7354SJon Loeliger 1993111d32cSBecky Bruce #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \ 20005df3e5aSBecky Bruce | 0x00001001) /* port size 16bit */ 201c759a01aSBecky Bruce #define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */ 202debb7354SJon Loeliger 2033111d32cSBecky Bruce #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \ 204b5431560SBecky Bruce | 0x00000801) /* port size 8bit */ 205c759a01aSBecky Bruce #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/ 206debb7354SJon Loeliger 207c759a01aSBecky Bruce /* 208c759a01aSBecky Bruce * The LBC_BASE is the base of the region that contains the PIXIS and the CF. 209c759a01aSBecky Bruce * The PIXIS and CF by themselves aren't large enough to take up the 128k 210c759a01aSBecky Bruce * required for the smallest BAT mapping, so there's a 64k hole. 211c759a01aSBecky Bruce */ 212c759a01aSBecky Bruce #define CONFIG_SYS_LBC_BASE 0xffde0000 2133111d32cSBecky Bruce #define CONFIG_SYS_LBC_BASE_PHYS (CONFIG_SYS_LBC_BASE \ 2143111d32cSBecky Bruce | CONFIG_SYS_PHYS_ADDR_HIGH) 2155c9efb36SJon Loeliger 2167608d75fSKim Phillips #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 217c759a01aSBecky Bruce #define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000) 2183111d32cSBecky Bruce #define PIXIS_BASE_PHYS (CONFIG_SYS_LBC_BASE_PHYS + 0x00010000) 219c759a01aSBecky Bruce #define PIXIS_SIZE 0x00008000 /* 32k */ 2205c9efb36SJon Loeliger #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 2215c9efb36SJon Loeliger #define PIXIS_VER 0x1 /* Board version at offset 1 */ 222debb7354SJon Loeliger #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 223debb7354SJon Loeliger #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 224debb7354SJon Loeliger #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */ 225debb7354SJon Loeliger #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 226debb7354SJon Loeliger #define PIXIS_VCTL 0x10 /* VELA Control Register */ 227debb7354SJon Loeliger #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 228debb7354SJon Loeliger #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 229debb7354SJon Loeliger #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 2309af9c6bdSKumar Gala #define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */ 2319af9c6bdSKumar Gala #define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */ 232debb7354SJon Loeliger #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 233debb7354SJon Loeliger #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 234debb7354SJon Loeliger #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 235debb7354SJon Loeliger #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/ 237debb7354SJon Loeliger 238b5431560SBecky Bruce /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */ 239c759a01aSBecky Bruce #define CF_BASE (PIXIS_BASE + PIXIS_SIZE) 2403111d32cSBecky Bruce #define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE) 241b5431560SBecky Bruce 242170deacbSBecky Bruce #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 244debb7354SJon Loeliger 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 24814d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 249bf9a8c34SBecky Bruce #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ 250debb7354SJon Loeliger 25100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 254debb7354SJon Loeliger 2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 257debb7354SJon Loeliger #else 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 259debb7354SJon Loeliger #endif 260debb7354SJon Loeliger 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 262fa7db9c3SJin Zhengxiong-R64188 #undef CONFIG_SPD_EEPROM 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 264debb7354SJon Loeliger #endif 265debb7354SJon Loeliger 266debb7354SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 267debb7354SJon Loeliger 2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK 2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */ 271debb7354SJon Loeliger #else 2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */ 273debb7354SJon Loeliger #endif 274553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 275debb7354SJon Loeliger 276*25ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 278debb7354SJon Loeliger 2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 281debb7354SJon Loeliger 282debb7354SJon Loeliger /* Serial Port */ 283debb7354SJon Loeliger #define CONFIG_CONS_INDEX 1 2846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 288debb7354SJon Loeliger 2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 290debb7354SJon Loeliger {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 291debb7354SJon Loeliger 2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 294debb7354SJon Loeliger 295debb7354SJon Loeliger /* Use the HUSH parser */ 2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 299debb7354SJon Loeliger #endif 300debb7354SJon Loeliger 3015c9efb36SJon Loeliger /* 3025c9efb36SJon Loeliger * Pass open firmware flat tree to kernel 3035c9efb36SJon Loeliger */ 304ea9f7395SJon Loeliger #define CONFIG_OF_LIBFDT 1 305debb7354SJon Loeliger #define CONFIG_OF_BOARD_SETUP 1 306ea9f7395SJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS 1 307debb7354SJon Loeliger 308586d1d5aSJon Loeliger /* 309586d1d5aSJon Loeliger * I2C 310586d1d5aSJon Loeliger */ 31120476726SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 312debb7354SJon Loeliger #define CONFIG_HARD_I2C /* I2C with hardware support*/ 313debb7354SJon Loeliger #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3100 318debb7354SJon Loeliger 319586d1d5aSJon Loeliger /* 320586d1d5aSJon Loeliger * RapidIO MMU 321586d1d5aSJon Loeliger */ 322c759a01aSBecky Bruce #define CONFIG_SYS_RIO_MEM_BASE 0x80000000 /* base address */ 3233111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT 3243111d32cSBecky Bruce #define CONFIG_SYS_RIO_MEM_PHYS 0x0000000c00000000ULL 3253111d32cSBecky Bruce #else 3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE 3273111d32cSBecky Bruce #endif 3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */ 329debb7354SJon Loeliger 330debb7354SJon Loeliger /* 331debb7354SJon Loeliger * General PCI 332debb7354SJon Loeliger * Addresses are mapped 1-1. 333debb7354SJon Loeliger */ 33449f46f3bSBecky Bruce 33546f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 3363111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT 33746f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 33846f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x0000000c00000000ULL 3393111d32cSBecky Bruce #else 34046f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT 34146f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_VIRT 3423111d32cSBecky Bruce #endif 34346f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 34446f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 34546f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 34646f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS (CONFIG_SYS_PCIE1_IO_VIRT \ 3473111d32cSBecky Bruce | CONFIG_SYS_PHYS_ADDR_HIGH) 34846f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */ 349debb7354SJon Loeliger 3504c78d4a6SBecky Bruce #ifdef CONFIG_PHYS_64BIT 3514c78d4a6SBecky Bruce /* 35246f3e385SKumar Gala * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT. 3534c78d4a6SBecky Bruce * This will increase the amount of PCI address space available for 3544c78d4a6SBecky Bruce * for mapping RAM. 3554c78d4a6SBecky Bruce */ 35646f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS 3574c78d4a6SBecky Bruce #else 35846f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \ 35946f3e385SKumar Gala + CONFIG_SYS_PCIE1_MEM_SIZE) 3604c78d4a6SBecky Bruce #endif 36146f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \ 36246f3e385SKumar Gala + CONFIG_SYS_PCIE1_MEM_SIZE) 36346f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \ 36446f3e385SKumar Gala + CONFIG_SYS_PCIE1_MEM_SIZE) 36546f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 36646f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 36746f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \ 36846f3e385SKumar Gala + CONFIG_SYS_PCIE1_IO_SIZE) 36946f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \ 37046f3e385SKumar Gala + CONFIG_SYS_PCIE1_IO_SIZE) 37146f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE 372debb7354SJon Loeliger 373debb7354SJon Loeliger #if defined(CONFIG_PCI) 374debb7354SJon Loeliger 375debb7354SJon Loeliger #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 376debb7354SJon Loeliger 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE 378debb7354SJon Loeliger 379debb7354SJon Loeliger #define CONFIG_NET_MULTI 380debb7354SJon Loeliger #define CONFIG_PCI_PNP /* do pci plug-and-play */ 381debb7354SJon Loeliger 382debb7354SJon Loeliger #define CONFIG_RTL8139 383debb7354SJon Loeliger 384debb7354SJon Loeliger #undef CONFIG_EEPRO100 385debb7354SJon Loeliger #undef CONFIG_TULIP 386debb7354SJon Loeliger 387a81d1c0bSZhang Wei /************************************************************ 388a81d1c0bSZhang Wei * USB support 389a81d1c0bSZhang Wei ************************************************************/ 390a81d1c0bSZhang Wei #define CONFIG_PCI_OHCI 1 391a81d1c0bSZhang Wei #define CONFIG_USB_OHCI_NEW 1 392a81d1c0bSZhang Wei #define CONFIG_USB_KEYBOARD 1 39352cb4d4fSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_STDIO_DEREGISTER 3946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EVENT_POLL 1 3956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 3966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 3976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 398a81d1c0bSZhang Wei 3990f460a1eSJason Jin /*PCIE video card used*/ 40046f3e385SKumar Gala #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT 4010f460a1eSJason Jin 4020f460a1eSJason Jin /*PCI video card used*/ 40346f3e385SKumar Gala /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/ 4040f460a1eSJason Jin 4050f460a1eSJason Jin /* video */ 4060f460a1eSJason Jin #define CONFIG_VIDEO 4070f460a1eSJason Jin 4080f460a1eSJason Jin #if defined(CONFIG_VIDEO) 4090f460a1eSJason Jin #define CONFIG_BIOSEMU 4100f460a1eSJason Jin #define CONFIG_CFB_CONSOLE 4110f460a1eSJason Jin #define CONFIG_VIDEO_SW_CURSOR 4120f460a1eSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE 4130f460a1eSJason Jin #define CONFIG_ATI_RADEON_FB 4140f460a1eSJason Jin #define CONFIG_VIDEO_LOGO 4150f460a1eSJason Jin /*#define CONFIG_CONSOLE_CURSOR*/ 41646f3e385SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT 4170f460a1eSJason Jin #endif 4180f460a1eSJason Jin 419debb7354SJon Loeliger #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 420debb7354SJon Loeliger 421dabf9ef8SJin Zhengxiong #define CONFIG_DOS_PARTITION 422dabf9ef8SJin Zhengxiong #define CONFIG_SCSI_AHCI 423dabf9ef8SJin Zhengxiong 424dabf9ef8SJin Zhengxiong #ifdef CONFIG_SCSI_AHCI 425dabf9ef8SJin Zhengxiong #define CONFIG_SATA_ULI5288 4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN 1 4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 430dabf9ef8SJin Zhengxiong #endif 431dabf9ef8SJin Zhengxiong 432debb7354SJon Loeliger #endif /* CONFIG_PCI */ 433debb7354SJon Loeliger 434debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET) 435debb7354SJon Loeliger 436debb7354SJon Loeliger #ifndef CONFIG_NET_MULTI 437debb7354SJon Loeliger #define CONFIG_NET_MULTI 1 438debb7354SJon Loeliger #endif 439debb7354SJon Loeliger 440debb7354SJon Loeliger #define CONFIG_MII 1 /* MII PHY management */ 441debb7354SJon Loeliger 442255a3577SKim Phillips #define CONFIG_TSEC1 1 443255a3577SKim Phillips #define CONFIG_TSEC1_NAME "eTSEC1" 444255a3577SKim Phillips #define CONFIG_TSEC2 1 445255a3577SKim Phillips #define CONFIG_TSEC2_NAME "eTSEC2" 446255a3577SKim Phillips #define CONFIG_TSEC3 1 447255a3577SKim Phillips #define CONFIG_TSEC3_NAME "eTSEC3" 448255a3577SKim Phillips #define CONFIG_TSEC4 1 449255a3577SKim Phillips #define CONFIG_TSEC4_NAME "eTSEC4" 450debb7354SJon Loeliger 451debb7354SJon Loeliger #define TSEC1_PHY_ADDR 0 452debb7354SJon Loeliger #define TSEC2_PHY_ADDR 1 453debb7354SJon Loeliger #define TSEC3_PHY_ADDR 2 454debb7354SJon Loeliger #define TSEC4_PHY_ADDR 3 455debb7354SJon Loeliger #define TSEC1_PHYIDX 0 456debb7354SJon Loeliger #define TSEC2_PHYIDX 0 457debb7354SJon Loeliger #define TSEC3_PHYIDX 0 458debb7354SJon Loeliger #define TSEC4_PHYIDX 0 4593a79013eSAndy Fleming #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4603a79013eSAndy Fleming #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4613a79013eSAndy Fleming #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4623a79013eSAndy Fleming #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 463debb7354SJon Loeliger 464debb7354SJon Loeliger #define CONFIG_ETHPRIME "eTSEC1" 465debb7354SJon Loeliger 466debb7354SJon Loeliger #endif /* CONFIG_TSEC_ENET */ 467debb7354SJon Loeliger 4683111d32cSBecky Bruce /* Contort an addr into the format needed for BATs */ 4693111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT 4703111d32cSBecky Bruce #define BAT_PHYS_ADDR(x) ((unsigned long) \ 4713111d32cSBecky Bruce ((x & 0x00000000ffffffffULL) | \ 4723111d32cSBecky Bruce ((x & 0x0000000e00000000ULL) >> 24) | \ 4733111d32cSBecky Bruce ((x & 0x0000000100000000ULL) >> 30))) 4743111d32cSBecky Bruce #else 4753111d32cSBecky Bruce #define BAT_PHYS_ADDR(x) (x) 4763111d32cSBecky Bruce #endif 4773111d32cSBecky Bruce 4783111d32cSBecky Bruce 4793111d32cSBecky Bruce /* Put high physical address bits into the BAT format */ 4803111d32cSBecky Bruce #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8) 4813111d32cSBecky Bruce #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2) 4823111d32cSBecky Bruce 483586d1d5aSJon Loeliger /* 484c759a01aSBecky Bruce * BAT0 DDR 485debb7354SJon Loeliger */ 4866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 4876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 488debb7354SJon Loeliger 489586d1d5aSJon Loeliger /* 490c759a01aSBecky Bruce * BAT1 LBC (PIXIS/CF) 491af5d100eSBecky Bruce */ 4923111d32cSBecky Bruce #define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \ 4933111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT | \ 4943111d32cSBecky Bruce BATL_GUARDEDSTORAGE) 495c759a01aSBecky Bruce #define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \ 496c759a01aSBecky Bruce | BATU_VS | BATU_VP) 4973111d32cSBecky Bruce #define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \ 4983111d32cSBecky Bruce | BATL_PP_RW | BATL_MEMCOHERENCE) 499c759a01aSBecky Bruce #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U 500af5d100eSBecky Bruce 501af5d100eSBecky Bruce /* if CONFIG_PCI: 50246f3e385SKumar Gala * BAT2 PCIE1 and PCIE1 MEM 503af5d100eSBecky Bruce * if CONFIG_RIO 504c759a01aSBecky Bruce * BAT2 Rapidio Memory 505debb7354SJon Loeliger */ 506af5d100eSBecky Bruce #ifdef CONFIG_PCI 50746f3e385SKumar Gala #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS) \ 5083111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT \ 5093111d32cSBecky Bruce | BATL_GUARDEDSTORAGE) 51046f3e385SKumar Gala #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \ 511af5d100eSBecky Bruce | BATU_VS | BATU_VP) 51246f3e385SKumar Gala #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS) \ 5133111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT) 514af5d100eSBecky Bruce #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 515af5d100eSBecky Bruce #else /* CONFIG_RIO */ 5163111d32cSBecky Bruce #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \ 5173111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT | \ 5183111d32cSBecky Bruce BATL_GUARDEDSTORAGE) 5193111d32cSBecky Bruce #define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_BASE | BATU_BL_512M \ 5203111d32cSBecky Bruce | BATU_VS | BATU_VP) 5213111d32cSBecky Bruce #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \ 5223111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT) 5233111d32cSBecky Bruce 5246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \ 5255c9efb36SJon Loeliger | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 5266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP) 5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 529af5d100eSBecky Bruce #endif 530debb7354SJon Loeliger 531586d1d5aSJon Loeliger /* 532c759a01aSBecky Bruce * BAT3 CCSR Space 5333111d32cSBecky Bruce * This BAT is used early; don't use any macros with ULL - use HIGH/LOW pairs 5343111d32cSBecky Bruce * instead. The assembler chokes on ULL. 535debb7354SJon Loeliger */ 5363111d32cSBecky Bruce #define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR_PHYS_LOW \ 5373111d32cSBecky Bruce | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \ 5383111d32cSBecky Bruce | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \ 5393111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT \ 5403111d32cSBecky Bruce | BATL_GUARDEDSTORAGE) 541c759a01aSBecky Bruce #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \ 542c759a01aSBecky Bruce | BATU_VP) 5433111d32cSBecky Bruce #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR_PHYS_LOW \ 5443111d32cSBecky Bruce | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \ 5453111d32cSBecky Bruce | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \ 5463111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT) 5476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U 548debb7354SJon Loeliger 5493111d32cSBecky Bruce #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) 5503111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 5513111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT \ 5523111d32cSBecky Bruce | BATL_GUARDEDSTORAGE) 5533111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ 5543111d32cSBecky Bruce | BATU_BL_1M | BATU_VS | BATU_VP) 5553111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 5563111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT) 5573111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU 5583111d32cSBecky Bruce #endif 5593111d32cSBecky Bruce 560586d1d5aSJon Loeliger /* 56146f3e385SKumar Gala * BAT4 PCIE1_IO and PCIE2_IO 562debb7354SJon Loeliger */ 56346f3e385SKumar Gala #define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS) \ 5643111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT \ 5653111d32cSBecky Bruce | BATL_GUARDEDSTORAGE) 56646f3e385SKumar Gala #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \ 567c759a01aSBecky Bruce | BATU_VS | BATU_VP) 56846f3e385SKumar Gala #define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS) \ 5693111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT) 5706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U 571debb7354SJon Loeliger 572586d1d5aSJon Loeliger /* 573c759a01aSBecky Bruce * BAT5 Init RAM for stack in the CPU DCache (no backing memory) 574debb7354SJon Loeliger */ 5756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 5766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 5776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L 5786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U 579debb7354SJon Loeliger 580586d1d5aSJon Loeliger /* 581c759a01aSBecky Bruce * BAT6 FLASH 582debb7354SJon Loeliger */ 5833111d32cSBecky Bruce #define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ 5843111d32cSBecky Bruce | BATL_PP_RW | BATL_CACHEINHIBIT \ 5853111d32cSBecky Bruce | BATL_GUARDEDSTORAGE) 586170deacbSBecky Bruce #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \ 587170deacbSBecky Bruce | BATU_VP) 5883111d32cSBecky Bruce #define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ 5893111d32cSBecky Bruce | BATL_PP_RW | BATL_MEMCOHERENCE) 5906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U 591debb7354SJon Loeliger 592bf9a8c34SBecky Bruce /* Map the last 1M of flash where we're running from reset */ 593bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 594bf9a8c34SBecky Bruce | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 59514d0a02aSWolfgang Denk #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 596bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 597bf9a8c34SBecky Bruce | BATL_MEMCOHERENCE) 598bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY 599bf9a8c34SBecky Bruce 600c759a01aSBecky Bruce /* 601c759a01aSBecky Bruce * BAT7 FREE - used later for tmp mappings 602c759a01aSBecky Bruce */ 6036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L 0x00000000 6046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U 0x00000000 6056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0x00000000 6066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0x00000000 607debb7354SJon Loeliger 608debb7354SJon Loeliger /* 609debb7354SJon Loeliger * Environment 610debb7354SJon Loeliger */ 6116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 6125a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 6136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000) 6140e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ 615debb7354SJon Loeliger #else 61693f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 6176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 618debb7354SJon Loeliger #endif 6190f2d6602SBecky Bruce #define CONFIG_ENV_SIZE 0x2000 620debb7354SJon Loeliger 621debb7354SJon Loeliger #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 6226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 623debb7354SJon Loeliger 6242f9c19e4SJon Loeliger 6252f9c19e4SJon Loeliger /* 626659e2f67SJon Loeliger * BOOTP options 627659e2f67SJon Loeliger */ 628659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 629659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 630659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 631659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 632659e2f67SJon Loeliger 633659e2f67SJon Loeliger 634659e2f67SJon Loeliger /* 6352f9c19e4SJon Loeliger * Command line configuration. 6362f9c19e4SJon Loeliger */ 6372f9c19e4SJon Loeliger #include <config_cmd_default.h> 6382f9c19e4SJon Loeliger 6392f9c19e4SJon Loeliger #define CONFIG_CMD_PING 6402f9c19e4SJon Loeliger #define CONFIG_CMD_I2C 6414f93f8b1SBecky Bruce #define CONFIG_CMD_REGINFO 6422f9c19e4SJon Loeliger 6436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 644bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 645debb7354SJon Loeliger #endif 646debb7354SJon Loeliger 6472f9c19e4SJon Loeliger #if defined(CONFIG_PCI) 6482f9c19e4SJon Loeliger #define CONFIG_CMD_PCI 6492f9c19e4SJon Loeliger #define CONFIG_CMD_SCSI 6502f9c19e4SJon Loeliger #define CONFIG_CMD_EXT2 651bbf4796fSZhang Wei #define CONFIG_CMD_USB 6522f9c19e4SJon Loeliger #endif 6532f9c19e4SJon Loeliger 654debb7354SJon Loeliger 655debb7354SJon Loeliger #undef CONFIG_WATCHDOG /* watchdog disabled */ 656debb7354SJon Loeliger 657debb7354SJon Loeliger /* 658debb7354SJon Loeliger * Miscellaneous configurable options 659debb7354SJon Loeliger */ 6606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 6616bee764bSTimur Tabi #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 6626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 6636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 664debb7354SJon Loeliger 6652f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB) 6666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 667debb7354SJon Loeliger #else 6686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 669debb7354SJon Loeliger #endif 670debb7354SJon Loeliger 6716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 6726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 6736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 6746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 675debb7354SJon Loeliger 676debb7354SJon Loeliger /* 677debb7354SJon Loeliger * For booting Linux, the board info and command line data 678debb7354SJon Loeliger * have to be in the first 8 MB of memory, since this is 679debb7354SJon Loeliger * the maximum mapped by the Linux kernel during initialization. 680debb7354SJon Loeliger */ 6816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 682debb7354SJon Loeliger 6832f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB) 684debb7354SJon Loeliger #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 685debb7354SJon Loeliger #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 686debb7354SJon Loeliger #endif 687debb7354SJon Loeliger 688debb7354SJon Loeliger /* 689debb7354SJon Loeliger * Environment Configuration 690debb7354SJon Loeliger */ 691debb7354SJon Loeliger 692debb7354SJon Loeliger /* The mac addresses for all ethernet interface */ 693debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET) 694debb7354SJon Loeliger #define CONFIG_ETHADDR 00:E0:0C:00:00:01 695debb7354SJon Loeliger #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 696debb7354SJon Loeliger #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 697debb7354SJon Loeliger #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD 698debb7354SJon Loeliger #endif 699debb7354SJon Loeliger 70010327dc5SAndy Fleming #define CONFIG_HAS_ETH0 1 701debb7354SJon Loeliger #define CONFIG_HAS_ETH1 1 702debb7354SJon Loeliger #define CONFIG_HAS_ETH2 1 703debb7354SJon Loeliger #define CONFIG_HAS_ETH3 1 704debb7354SJon Loeliger 70518b6c8cdSJon Loeliger #define CONFIG_IPADDR 192.168.1.100 706debb7354SJon Loeliger 707debb7354SJon Loeliger #define CONFIG_HOSTNAME unknown 708debb7354SJon Loeliger #define CONFIG_ROOTPATH /opt/nfsroot 709debb7354SJon Loeliger #define CONFIG_BOOTFILE uImage 71032922cdcSEd Swarthout #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 711debb7354SJon Loeliger 7125c9efb36SJon Loeliger #define CONFIG_SERVERIP 192.168.1.1 71318b6c8cdSJon Loeliger #define CONFIG_GATEWAYIP 192.168.1.1 7145c9efb36SJon Loeliger #define CONFIG_NETMASK 255.255.255.0 715debb7354SJon Loeliger 7165c9efb36SJon Loeliger /* default location for tftp and bootm */ 7175c9efb36SJon Loeliger #define CONFIG_LOADADDR 1000000 718debb7354SJon Loeliger 719debb7354SJon Loeliger #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 72018b6c8cdSJon Loeliger #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 721debb7354SJon Loeliger 722debb7354SJon Loeliger #define CONFIG_BAUDRATE 115200 723debb7354SJon Loeliger 724debb7354SJon Loeliger #define CONFIG_EXTRA_ENV_SETTINGS \ 725debb7354SJon Loeliger "netdev=eth0\0" \ 72632922cdcSEd Swarthout "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 72732922cdcSEd Swarthout "tftpflash=tftpboot $loadaddr $uboot; " \ 72814d0a02aSWolfgang Denk "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 72914d0a02aSWolfgang Denk "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 73014d0a02aSWolfgang Denk "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \ 73114d0a02aSWolfgang Denk "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 73214d0a02aSWolfgang Denk "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \ 733debb7354SJon Loeliger "consoledev=ttyS0\0" \ 7345567806bSHaiying Wang "ramdiskaddr=2000000\0" \ 735debb7354SJon Loeliger "ramdiskfile=your.ramdisk.u-boot\0" \ 736ea9f7395SJon Loeliger "fdtaddr=c00000\0" \ 737ea9f7395SJon Loeliger "fdtfile=mpc8641_hpcn.dtb\0" \ 7383111d32cSBecky Bruce "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \ 7393111d32cSBecky Bruce "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \ 740debb7354SJon Loeliger "maxcpus=2" 741debb7354SJon Loeliger 742debb7354SJon Loeliger 743debb7354SJon Loeliger #define CONFIG_NFSBOOTCOMMAND \ 744debb7354SJon Loeliger "setenv bootargs root=/dev/nfs rw " \ 745debb7354SJon Loeliger "nfsroot=$serverip:$rootpath " \ 746debb7354SJon Loeliger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 747debb7354SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 748debb7354SJon Loeliger "tftp $loadaddr $bootfile;" \ 749ea9f7395SJon Loeliger "tftp $fdtaddr $fdtfile;" \ 750ea9f7395SJon Loeliger "bootm $loadaddr - $fdtaddr" 751debb7354SJon Loeliger 752debb7354SJon Loeliger #define CONFIG_RAMBOOTCOMMAND \ 753debb7354SJon Loeliger "setenv bootargs root=/dev/ram rw " \ 754debb7354SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 755debb7354SJon Loeliger "tftp $ramdiskaddr $ramdiskfile;" \ 756debb7354SJon Loeliger "tftp $loadaddr $bootfile;" \ 757ea9f7395SJon Loeliger "tftp $fdtaddr $fdtfile;" \ 758ea9f7395SJon Loeliger "bootm $loadaddr $ramdiskaddr $fdtaddr" 759debb7354SJon Loeliger 760debb7354SJon Loeliger #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 761debb7354SJon Loeliger 762debb7354SJon Loeliger #endif /* __CONFIG_H */ 763