xref: /rk3399_rockchip-uboot/include/configs/MPC8641HPCN.h (revision 1b77ca8afaca8657a59a9d3ac39c3375c946365c)
1debb7354SJon Loeliger /*
2*1b77ca8aSKumar Gala  * Copyright 2006, 2010-2011 Freescale Semiconductor.
35c9efb36SJon Loeliger  *
4debb7354SJon Loeliger  * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5debb7354SJon Loeliger  *
6debb7354SJon Loeliger  * See file CREDITS for list of people who contributed to this
7debb7354SJon Loeliger  * project.
8debb7354SJon Loeliger  *
9debb7354SJon Loeliger  * This program is free software; you can redistribute it and/or
10debb7354SJon Loeliger  * modify it under the terms of the GNU General Public License as
11debb7354SJon Loeliger  * published by the Free Software Foundation; either version 2 of
12debb7354SJon Loeliger  * the License, or (at your option) any later version.
13debb7354SJon Loeliger  *
14debb7354SJon Loeliger  * This program is distributed in the hope that it will be useful,
15debb7354SJon Loeliger  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16debb7354SJon Loeliger  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
17debb7354SJon Loeliger  * GNU General Public License for more details.
18debb7354SJon Loeliger  *
19debb7354SJon Loeliger  * You should have received a copy of the GNU General Public License
20debb7354SJon Loeliger  * along with this program; if not, write to the Free Software
21debb7354SJon Loeliger  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22debb7354SJon Loeliger  * MA 02111-1307 USA
23debb7354SJon Loeliger  */
24debb7354SJon Loeliger 
25debb7354SJon Loeliger /*
265c9efb36SJon Loeliger  * MPC8641HPCN board configuration file
27debb7354SJon Loeliger  *
28debb7354SJon Loeliger  * Make sure you change the MAC address and other network params first,
29debb7354SJon Loeliger  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30debb7354SJon Loeliger  */
31debb7354SJon Loeliger 
32debb7354SJon Loeliger #ifndef __CONFIG_H
33debb7354SJon Loeliger #define __CONFIG_H
34debb7354SJon Loeliger 
35debb7354SJon Loeliger /* High Level Configuration Options */
36debb7354SJon Loeliger #define CONFIG_MPC86xx		1	/* MPC86xx */
37debb7354SJon Loeliger #define CONFIG_MPC8641		1	/* MPC8641 specific */
38debb7354SJon Loeliger #define CONFIG_MPC8641HPCN	1	/* MPC8641HPCN board specific */
397649a590SKumar Gala #define CONFIG_MP		1	/* support multiple processors */
40debb7354SJon Loeliger #define CONFIG_LINUX_RESET_VEC	0x100	/* Reset vector used by Linux */
413111d32cSBecky Bruce /*#define CONFIG_PHYS_64BIT	1*/	/* Place devices in 36-bit space */
42d591a80eSBecky Bruce #define CONFIG_ADDR_MAP		1	/* Use addr map */
43debb7354SJon Loeliger 
442ae18241SWolfgang Denk /*
452ae18241SWolfgang Denk  * default CCSRBAR is at 0xff700000
462ae18241SWolfgang Denk  * assume U-Boot is less than 0.5MB
472ae18241SWolfgang Denk  */
482ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xeff00000
492ae18241SWolfgang Denk 
50debb7354SJon Loeliger #ifdef RUN_DIAG
516bf98b13SBecky Bruce #define CONFIG_SYS_DIAG_ADDR	     CONFIG_SYS_FLASH_BASE
52debb7354SJon Loeliger #endif
535c9efb36SJon Loeliger 
54af5d100eSBecky Bruce /*
551266df88SBecky Bruce  * virtual address to be used for temporary mappings.  There
561266df88SBecky Bruce  * should be 128k free at this VA.
571266df88SBecky Bruce  */
581266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA	0xe0000000
591266df88SBecky Bruce 
60*1b77ca8aSKumar Gala #define CONFIG_SYS_SRIO
61*1b77ca8aSKumar Gala #define CONFIG_SRIO1			/* SRIO port 1 */
62af5d100eSBecky Bruce 
6363cec581SEd Swarthout #define CONFIG_PCI		1	/* Enable PCI/PCIE */
6446f3e385SKumar Gala #define CONFIG_PCIE1		1	/* PCIE controler 1 (ULI bridge) */
6546f3e385SKumar Gala #define CONFIG_PCIE2		1	/* PCIE controler 2 (slot) */
6663cec581SEd Swarthout #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
678ba93f68SKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
684933b91fSBecky Bruce #define CONFIG_FSL_LAW		1	/* Use common FSL law init code */
695c9efb36SJon Loeliger 
70debb7354SJon Loeliger #define CONFIG_TSEC_ENET		/* tsec ethernet support */
71debb7354SJon Loeliger #define CONFIG_ENV_OVERWRITE
725c9efb36SJon Loeliger 
734bbfd3e2SPeter Tyser #define CONFIG_BAT_RW		1	/* Use common BAT rw code */
7431d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported and enabled */
75d591a80eSBecky Bruce #define CONFIG_SYS_NUM_ADDR_MAP 8	/* Number of addr map slots = 8 dbats */
76debb7354SJon Loeliger 
77debb7354SJon Loeliger #define CONFIG_ALTIVEC		1
785c9efb36SJon Loeliger 
795c9efb36SJon Loeliger /*
80debb7354SJon Loeliger  * L2CR setup -- make sure this is right for your board!
81debb7354SJon Loeliger  */
826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2
83debb7354SJon Loeliger #define L2_INIT		0
84debb7354SJon Loeliger #define L2_ENABLE	(L2CR_L2E)
85debb7354SJon Loeliger 
86debb7354SJon Loeliger #ifndef CONFIG_SYS_CLK_FREQ
8763cec581SEd Swarthout #ifndef __ASSEMBLY__
8863cec581SEd Swarthout extern unsigned long get_board_sys_clk(unsigned long dummy);
8963cec581SEd Swarthout #endif
90debb7354SJon Loeliger #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
91debb7354SJon Loeliger #endif
92debb7354SJon Loeliger 
93debb7354SJon Loeliger #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
94debb7354SJon Loeliger 
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
97debb7354SJon Loeliger 
98debb7354SJon Loeliger /*
993111d32cSBecky Bruce  * With the exception of PCI Memory and Rapid IO, most devices will simply
1003111d32cSBecky Bruce  * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
1013111d32cSBecky Bruce  * when 36-bit is enabled.  When 36-bit is not enabled, these bits are 0.
1023111d32cSBecky Bruce  */
1033111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
1043111d32cSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f00000000ULL
1053111d32cSBecky Bruce #else
1063111d32cSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0
1073111d32cSBecky Bruce #endif
1083111d32cSBecky Bruce 
1093111d32cSBecky Bruce /*
110debb7354SJon Loeliger  * Base addresses -- Note these are effective addresses where the
111debb7354SJon Loeliger  * actual resources get mapped (not physical addresses)
112debb7354SJon Loeliger  */
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
114c759a01aSBecky Bruce #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
116debb7354SJon Loeliger 
1173111d32cSBecky Bruce /* Physical addresses */
1183111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
1193111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
1203111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0xf
121d52082b1SBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS		(CONFIG_SYS_CCSRBAR_PHYS_LOW \
122d52082b1SBecky Bruce 					 | ((u64)CONFIG_SYS_CCSRBAR_PHYS_HIGH << 32))
1233111d32cSBecky Bruce #else
1243111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0x0
125d52082b1SBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS		CONFIG_SYS_CCSRBAR_PHYS_LOW
1263111d32cSBecky Bruce #endif
1273111d32cSBecky Bruce 
128076bff8fSyork #define CONFIG_HWCONFIG	/* use hwconfig to control memory interleaving */
129076bff8fSyork 
130debb7354SJon Loeliger /*
131debb7354SJon Loeliger  * DDR Setup
132debb7354SJon Loeliger  */
1336a8e5692SKumar Gala #define CONFIG_FSL_DDR2
1346a8e5692SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
1356a8e5692SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
1366a8e5692SKumar Gala #define CONFIG_DDR_SPD
1376a8e5692SKumar Gala 
1386a8e5692SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
1396a8e5692SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
1406a8e5692SKumar Gala 
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1431266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
144fcb28e76SJin Zhengxiong #define CONFIG_VERY_BIG_RAM
145debb7354SJon Loeliger 
1466a8e5692SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	2
1476a8e5692SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	2
1486a8e5692SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
149debb7354SJon Loeliger 
150debb7354SJon Loeliger /*
1516a8e5692SKumar Gala  * I2C addresses of SPD EEPROMs
152debb7354SJon Loeliger  */
1536a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
1546a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 0 DIMM 1 */
1556a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS3	0x53	/* CTLR 1 DIMM 0 */
1566a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS4	0x54	/* CTLR 1 DIMM 1 */
157debb7354SJon Loeliger 
1586a8e5692SKumar Gala 
1596a8e5692SKumar Gala /*
1606a8e5692SKumar Gala  * These are used when DDR doesn't use SPD.
1616a8e5692SKumar Gala  */
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		256		/* DDR is 256MB */
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102      /* Enable, no interleaving */
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	0x00260802
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x39357322
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1		0x00480432
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2		0x00000000
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x06090100
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL		0xe3008000	/* Type = DDR2 */
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2	0x04400000
178debb7354SJon Loeliger 
179ad8f8687SJon Loeliger #define CONFIG_ID_EEPROM
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID
18132628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
184debb7354SJon Loeliger 
185c759a01aSBecky Bruce #define CONFIG_SYS_FLASH_BASE		0xef800000     /* start of FLASH 8M */
1863111d32cSBecky Bruce #define CONFIG_SYS_FLASH_BASE_PHYS	(CONFIG_SYS_FLASH_BASE \
1873111d32cSBecky Bruce 					 | CONFIG_SYS_PHYS_ADDR_HIGH)
1883111d32cSBecky Bruce 
189b81b773eSBecky Bruce #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
190debb7354SJon Loeliger 
1913111d32cSBecky Bruce #define CONFIG_SYS_BR0_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
192170deacbSBecky Bruce 				 | 0x00001001)	/* port size 16bit */
193170deacbSBecky Bruce #define CONFIG_SYS_OR0_PRELIM	0xff806ff7	/* 8MB Boot Flash area*/
194debb7354SJon Loeliger 
1953111d32cSBecky Bruce #define CONFIG_SYS_BR2_PRELIM	(BR_PHYS_ADDR(CF_BASE_PHYS)		\
19605df3e5aSBecky Bruce 				 | 0x00001001)	/* port size 16bit */
197c759a01aSBecky Bruce #define CONFIG_SYS_OR2_PRELIM	0xffffeff7	/* 32k Compact Flash */
198debb7354SJon Loeliger 
1993111d32cSBecky Bruce #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS)	\
200b5431560SBecky Bruce 				 | 0x00000801) /* port size 8bit */
201c759a01aSBecky Bruce #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32k PIXIS area*/
202debb7354SJon Loeliger 
203c759a01aSBecky Bruce /*
204c759a01aSBecky Bruce  * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
205c759a01aSBecky Bruce  * The PIXIS and CF by themselves aren't large enough to take up the 128k
206c759a01aSBecky Bruce  * required for the smallest BAT mapping, so there's a 64k hole.
207c759a01aSBecky Bruce  */
208c759a01aSBecky Bruce #define CONFIG_SYS_LBC_BASE		0xffde0000
2093111d32cSBecky Bruce #define CONFIG_SYS_LBC_BASE_PHYS	(CONFIG_SYS_LBC_BASE \
2103111d32cSBecky Bruce 					 | CONFIG_SYS_PHYS_ADDR_HIGH)
2115c9efb36SJon Loeliger 
2127608d75fSKim Phillips #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
213c759a01aSBecky Bruce #define PIXIS_BASE		(CONFIG_SYS_LBC_BASE + 0x00010000)
2143111d32cSBecky Bruce #define PIXIS_BASE_PHYS 	(CONFIG_SYS_LBC_BASE_PHYS + 0x00010000)
215c759a01aSBecky Bruce #define PIXIS_SIZE		0x00008000	/* 32k */
2165c9efb36SJon Loeliger #define PIXIS_ID		0x0	/* Board ID at offset 0 */
2175c9efb36SJon Loeliger #define PIXIS_VER		0x1	/* Board version at offset 1 */
218debb7354SJon Loeliger #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
219debb7354SJon Loeliger #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
220debb7354SJon Loeliger #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch register */
221debb7354SJon Loeliger #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
222debb7354SJon Loeliger #define PIXIS_VCTL		0x10	/* VELA Control Register */
223debb7354SJon Loeliger #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
224debb7354SJon Loeliger #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
225debb7354SJon Loeliger #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
2269af9c6bdSKumar Gala #define PIXIS_VBOOT_FMAP	0x80	/* VBOOT - CFG_FLASHMAP */
2279af9c6bdSKumar Gala #define PIXIS_VBOOT_FBANK	0x40	/* VBOOT - CFG_FLASHBANK */
228debb7354SJon Loeliger #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
229debb7354SJon Loeliger #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
230debb7354SJon Loeliger #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
231debb7354SJon Loeliger #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x40	/* Reset altbank mask*/
233debb7354SJon Loeliger 
234b5431560SBecky Bruce /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
235c759a01aSBecky Bruce #define CF_BASE			(PIXIS_BASE + PIXIS_SIZE)
2363111d32cSBecky Bruce #define CF_BASE_PHYS		(PIXIS_BASE_PHYS + PIXIS_SIZE)
237b5431560SBecky Bruce 
238170deacbSBecky Bruce #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
240debb7354SJon Loeliger 
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
24414d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
245bf9a8c34SBecky Bruce #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000	/* early monitor loc */
246debb7354SJon Loeliger 
24700b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
250debb7354SJon Loeliger 
2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
253debb7354SJon Loeliger #else
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_RAMBOOT
255debb7354SJon Loeliger #endif
256debb7354SJon Loeliger 
2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
258fa7db9c3SJin Zhengxiong-R64188 #undef CONFIG_SPD_EEPROM
2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE	256
260debb7354SJon Loeliger #endif
261debb7354SJon Loeliger 
262debb7354SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
263debb7354SJon Loeliger 
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x0fd00000	/* Initial RAM address */
267debb7354SJon Loeliger #else
2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xf8400000	/* Initial RAM address */
269debb7354SJon Loeliger #endif
270553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
271debb7354SJon Loeliger 
27225ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
274debb7354SJon Loeliger 
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)	/* Reserve 256 kB for Mon */
2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	 /* Reserved for malloc */
277debb7354SJon Loeliger 
278debb7354SJon Loeliger /* Serial Port */
279debb7354SJon Loeliger #define CONFIG_CONS_INDEX     1
2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
284debb7354SJon Loeliger 
2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
286debb7354SJon Loeliger 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
287debb7354SJon Loeliger 
2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
290debb7354SJon Loeliger 
291debb7354SJon Loeliger /* Use the HUSH parser */
2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef	CONFIG_SYS_HUSH_PARSER
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
295debb7354SJon Loeliger #endif
296debb7354SJon Loeliger 
2975c9efb36SJon Loeliger /*
2985c9efb36SJon Loeliger  * Pass open firmware flat tree to kernel
2995c9efb36SJon Loeliger  */
300ea9f7395SJon Loeliger #define CONFIG_OF_LIBFDT		1
301debb7354SJon Loeliger #define CONFIG_OF_BOARD_SETUP		1
302ea9f7395SJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS	1
303debb7354SJon Loeliger 
304586d1d5aSJon Loeliger /*
305586d1d5aSJon Loeliger  * I2C
306586d1d5aSJon Loeliger  */
30720476726SJon Loeliger #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
308debb7354SJon Loeliger #define CONFIG_HARD_I2C		/* I2C with hardware support*/
309debb7354SJon Loeliger #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3100
314debb7354SJon Loeliger 
315586d1d5aSJon Loeliger /*
316586d1d5aSJon Loeliger  * RapidIO MMU
317586d1d5aSJon Loeliger  */
318*1b77ca8aSKumar Gala #define CONFIG_SYS_SRIO1_MEM_BASE	0x80000000	/* base address */
3193111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
320*1b77ca8aSKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS  0x0000000c00000000ULL
3213111d32cSBecky Bruce #else
322*1b77ca8aSKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	CONFIG_SYS_SRIO1_MEM_BASE
3233111d32cSBecky Bruce #endif
324*1b77ca8aSKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x20000000	/* 128M */
325debb7354SJon Loeliger 
326debb7354SJon Loeliger /*
327debb7354SJon Loeliger  * General PCI
328debb7354SJon Loeliger  * Addresses are mapped 1-1.
329debb7354SJon Loeliger  */
33049f46f3bSBecky Bruce 
33164e55d5eSKumar Gala #define CONFIG_SYS_PCIE1_NAME		"ULI"
33246f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
3333111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
33446f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
33546f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0x0000000c00000000ULL
3363111d32cSBecky Bruce #else
33746f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	CONFIG_SYS_PCIE1_MEM_VIRT
33846f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_VIRT
3393111d32cSBecky Bruce #endif
34046f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
34146f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
34246f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
34346f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	(CONFIG_SYS_PCIE1_IO_VIRT \
3443111d32cSBecky Bruce 				 | CONFIG_SYS_PHYS_ADDR_HIGH)
34546f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64K */
346debb7354SJon Loeliger 
3474c78d4a6SBecky Bruce #ifdef CONFIG_PHYS_64BIT
3484c78d4a6SBecky Bruce /*
34946f3e385SKumar Gala  * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
3504c78d4a6SBecky Bruce  * This will increase the amount of PCI address space available for
3514c78d4a6SBecky Bruce  * for mapping RAM.
3524c78d4a6SBecky Bruce  */
35346f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	CONFIG_SYS_PCIE1_MEM_BUS
3544c78d4a6SBecky Bruce #else
35546f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	(CONFIG_SYS_PCIE1_MEM_BUS \
35646f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
3574c78d4a6SBecky Bruce #endif
35846f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 	(CONFIG_SYS_PCIE1_MEM_VIRT \
35946f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
36046f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	(CONFIG_SYS_PCIE1_MEM_PHYS \
36146f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
36246f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
36346f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
36446f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 	(CONFIG_SYS_PCIE1_IO_VIRT \
36546f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_IO_SIZE)
36646f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	(CONFIG_SYS_PCIE1_IO_PHYS \
36746f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_IO_SIZE)
36846f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE	CONFIG_SYS_PCIE1_IO_SIZE
369debb7354SJon Loeliger 
370debb7354SJon Loeliger #if defined(CONFIG_PCI)
371debb7354SJon Loeliger 
372debb7354SJon Loeliger #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
373debb7354SJon Loeliger 
3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
375debb7354SJon Loeliger 
376debb7354SJon Loeliger #define CONFIG_NET_MULTI
377debb7354SJon Loeliger #define CONFIG_PCI_PNP			/* do pci plug-and-play */
378debb7354SJon Loeliger 
379debb7354SJon Loeliger #define CONFIG_RTL8139
380debb7354SJon Loeliger 
381debb7354SJon Loeliger #undef CONFIG_EEPRO100
382debb7354SJon Loeliger #undef CONFIG_TULIP
383debb7354SJon Loeliger 
384a81d1c0bSZhang Wei /************************************************************
385a81d1c0bSZhang Wei  * USB support
386a81d1c0bSZhang Wei  ************************************************************/
387a81d1c0bSZhang Wei #define CONFIG_PCI_OHCI			1
388a81d1c0bSZhang Wei #define CONFIG_USB_OHCI_NEW		1
389a81d1c0bSZhang Wei #define CONFIG_USB_KEYBOARD		1
39052cb4d4fSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_STDIO_DEREGISTER
3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EVENT_POLL		1
3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"ohci_pci"
3936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	15
3946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS	1
395a81d1c0bSZhang Wei 
3960f460a1eSJason Jin /*PCIE video card used*/
39746f3e385SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE2_IO_VIRT
3980f460a1eSJason Jin 
3990f460a1eSJason Jin /*PCI video card used*/
40046f3e385SKumar Gala /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCIE1_IO_VIRT*/
4010f460a1eSJason Jin 
4020f460a1eSJason Jin /* video */
4030f460a1eSJason Jin #define CONFIG_VIDEO
4040f460a1eSJason Jin 
4050f460a1eSJason Jin #if defined(CONFIG_VIDEO)
4060f460a1eSJason Jin #define CONFIG_BIOSEMU
4070f460a1eSJason Jin #define CONFIG_CFB_CONSOLE
4080f460a1eSJason Jin #define CONFIG_VIDEO_SW_CURSOR
4090f460a1eSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE
4100f460a1eSJason Jin #define CONFIG_ATI_RADEON_FB
4110f460a1eSJason Jin #define CONFIG_VIDEO_LOGO
4120f460a1eSJason Jin /*#define CONFIG_CONSOLE_CURSOR*/
41346f3e385SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
4140f460a1eSJason Jin #endif
4150f460a1eSJason Jin 
416debb7354SJon Loeliger #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
417debb7354SJon Loeliger 
418dabf9ef8SJin Zhengxiong #define CONFIG_DOS_PARTITION
419dabf9ef8SJin Zhengxiong #define CONFIG_SCSI_AHCI
420dabf9ef8SJin Zhengxiong 
421dabf9ef8SJin Zhengxiong #ifdef CONFIG_SCSI_AHCI
422dabf9ef8SJin Zhengxiong #define CONFIG_SATA_ULI5288
4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
4246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
4256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
427dabf9ef8SJin Zhengxiong #endif
428dabf9ef8SJin Zhengxiong 
429debb7354SJon Loeliger #endif	/* CONFIG_PCI */
430debb7354SJon Loeliger 
431debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET)
432debb7354SJon Loeliger 
433debb7354SJon Loeliger #ifndef CONFIG_NET_MULTI
434debb7354SJon Loeliger #define CONFIG_NET_MULTI	1
435debb7354SJon Loeliger #endif
436debb7354SJon Loeliger 
437debb7354SJon Loeliger #define CONFIG_MII		1	/* MII PHY management */
438debb7354SJon Loeliger 
439255a3577SKim Phillips #define CONFIG_TSEC1		1
440255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"eTSEC1"
441255a3577SKim Phillips #define CONFIG_TSEC2		1
442255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"eTSEC2"
443255a3577SKim Phillips #define CONFIG_TSEC3		1
444255a3577SKim Phillips #define CONFIG_TSEC3_NAME	"eTSEC3"
445255a3577SKim Phillips #define CONFIG_TSEC4		1
446255a3577SKim Phillips #define CONFIG_TSEC4_NAME	"eTSEC4"
447debb7354SJon Loeliger 
448debb7354SJon Loeliger #define TSEC1_PHY_ADDR		0
449debb7354SJon Loeliger #define TSEC2_PHY_ADDR		1
450debb7354SJon Loeliger #define TSEC3_PHY_ADDR		2
451debb7354SJon Loeliger #define TSEC4_PHY_ADDR		3
452debb7354SJon Loeliger #define TSEC1_PHYIDX		0
453debb7354SJon Loeliger #define TSEC2_PHYIDX		0
454debb7354SJon Loeliger #define TSEC3_PHYIDX		0
455debb7354SJon Loeliger #define TSEC4_PHYIDX		0
4563a79013eSAndy Fleming #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4573a79013eSAndy Fleming #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4583a79013eSAndy Fleming #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4593a79013eSAndy Fleming #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
460debb7354SJon Loeliger 
461debb7354SJon Loeliger #define CONFIG_ETHPRIME		"eTSEC1"
462debb7354SJon Loeliger 
463debb7354SJon Loeliger #endif	/* CONFIG_TSEC_ENET */
464debb7354SJon Loeliger 
4653111d32cSBecky Bruce /*  Contort an addr into the format needed for BATs */
4663111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
4673111d32cSBecky Bruce #define BAT_PHYS_ADDR(x)         ((unsigned long) \
4683111d32cSBecky Bruce 				  ((x & 0x00000000ffffffffULL) |	\
4693111d32cSBecky Bruce 				   ((x & 0x0000000e00000000ULL) >> 24) | \
4703111d32cSBecky Bruce 				   ((x & 0x0000000100000000ULL) >> 30)))
4713111d32cSBecky Bruce #else
4723111d32cSBecky Bruce #define BAT_PHYS_ADDR(x)        (x)
4733111d32cSBecky Bruce #endif
4743111d32cSBecky Bruce 
4753111d32cSBecky Bruce 
4763111d32cSBecky Bruce /* Put high physical address bits into the BAT format */
4773111d32cSBecky Bruce #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
4783111d32cSBecky Bruce #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
4793111d32cSBecky Bruce 
480586d1d5aSJon Loeliger /*
481c759a01aSBecky Bruce  * BAT0		DDR
482debb7354SJon Loeliger  */
4836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
4846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
485debb7354SJon Loeliger 
486586d1d5aSJon Loeliger /*
487c759a01aSBecky Bruce  * BAT1		LBC (PIXIS/CF)
488af5d100eSBecky Bruce  */
4893111d32cSBecky Bruce #define CONFIG_SYS_DBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
4903111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
4913111d32cSBecky Bruce 				 BATL_GUARDEDSTORAGE)
492c759a01aSBecky Bruce #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_LBC_BASE | BATU_BL_128K \
493c759a01aSBecky Bruce 				 | BATU_VS | BATU_VP)
4943111d32cSBecky Bruce #define CONFIG_SYS_IBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
4953111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
496c759a01aSBecky Bruce #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
497af5d100eSBecky Bruce 
498af5d100eSBecky Bruce /* if CONFIG_PCI:
49946f3e385SKumar Gala  * BAT2		PCIE1 and PCIE1 MEM
500af5d100eSBecky Bruce  * if CONFIG_RIO
501c759a01aSBecky Bruce  * BAT2		Rapidio Memory
502debb7354SJon Loeliger  */
503af5d100eSBecky Bruce #ifdef CONFIG_PCI
50446f3e385SKumar Gala #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS) \
5053111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5063111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
50746f3e385SKumar Gala #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
508af5d100eSBecky Bruce 				 | BATU_VS | BATU_VP)
50946f3e385SKumar Gala #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS) \
5103111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
511af5d100eSBecky Bruce #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
512af5d100eSBecky Bruce #else /* CONFIG_RIO */
513*1b77ca8aSKumar Gala #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS) \
5143111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
5153111d32cSBecky Bruce 				 BATL_GUARDEDSTORAGE)
516*1b77ca8aSKumar Gala #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
5173111d32cSBecky Bruce 				 | BATU_VS | BATU_VP)
518*1b77ca8aSKumar Gala #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS) \
5193111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5203111d32cSBecky Bruce 
521*1b77ca8aSKumar Gala #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_SRIO1_MEM_PHYS | BATL_PP_RW \
5225c9efb36SJon Loeliger 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
523*1b77ca8aSKumar Gala #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_SRIO1_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
524*1b77ca8aSKumar Gala #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_SRIO1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
5256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
526af5d100eSBecky Bruce #endif
527debb7354SJon Loeliger 
528586d1d5aSJon Loeliger /*
529c759a01aSBecky Bruce  * BAT3		CCSR Space
5303111d32cSBecky Bruce  * This BAT is used early; don't use any macros with ULL - use HIGH/LOW pairs
5313111d32cSBecky Bruce  * instead.  The assembler chokes on ULL.
532debb7354SJon Loeliger  */
5333111d32cSBecky Bruce #define CONFIG_SYS_DBAT3L	(CONFIG_SYS_CCSRBAR_PHYS_LOW \
5343111d32cSBecky Bruce 				 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5353111d32cSBecky Bruce 				 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5363111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5373111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
538c759a01aSBecky Bruce #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
539c759a01aSBecky Bruce 				 | BATU_VP)
5403111d32cSBecky Bruce #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_CCSRBAR_PHYS_LOW \
5413111d32cSBecky Bruce 				 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5423111d32cSBecky Bruce 				 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5433111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
545debb7354SJon Loeliger 
5463111d32cSBecky Bruce #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
5473111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
5483111d32cSBecky Bruce 				       | BATL_PP_RW | BATL_CACHEINHIBIT \
5493111d32cSBecky Bruce 				       | BATL_GUARDEDSTORAGE)
5503111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
5513111d32cSBecky Bruce 				       | BATU_BL_1M | BATU_VS | BATU_VP)
5523111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
5533111d32cSBecky Bruce 				       | BATL_PP_RW | BATL_CACHEINHIBIT)
5543111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
5553111d32cSBecky Bruce #endif
5563111d32cSBecky Bruce 
557586d1d5aSJon Loeliger /*
55846f3e385SKumar Gala  * BAT4		PCIE1_IO and PCIE2_IO
559debb7354SJon Loeliger  */
56046f3e385SKumar Gala #define CONFIG_SYS_DBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS) \
5613111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5623111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
56346f3e385SKumar Gala #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
564c759a01aSBecky Bruce 				 | BATU_VS | BATU_VP)
56546f3e385SKumar Gala #define CONFIG_SYS_IBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS) \
5663111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
568debb7354SJon Loeliger 
569586d1d5aSJon Loeliger /*
570c759a01aSBecky Bruce  * BAT5		Init RAM for stack in the CPU DCache (no backing memory)
571debb7354SJon Loeliger  */
5726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
5736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
5756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
576debb7354SJon Loeliger 
577586d1d5aSJon Loeliger /*
578c759a01aSBecky Bruce  * BAT6		FLASH
579debb7354SJon Loeliger  */
5803111d32cSBecky Bruce #define CONFIG_SYS_DBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
5813111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5823111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
583170deacbSBecky Bruce #define CONFIG_SYS_DBAT6U	(CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
584170deacbSBecky Bruce 				 | BATU_VP)
5853111d32cSBecky Bruce #define CONFIG_SYS_IBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
5863111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
5876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
588debb7354SJon Loeliger 
589bf9a8c34SBecky Bruce /* Map the last 1M of flash where we're running from reset */
590bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
591bf9a8c34SBecky Bruce 				 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
59214d0a02aSWolfgang Denk #define CONFIG_SYS_DBAT6U_EARLY	(CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
593bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
594bf9a8c34SBecky Bruce 				 | BATL_MEMCOHERENCE)
595bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
596bf9a8c34SBecky Bruce 
597c759a01aSBecky Bruce /*
598c759a01aSBecky Bruce  * BAT7		FREE - used later for tmp mappings
599c759a01aSBecky Bruce  */
6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L 0x00000000
6016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U 0x00000000
6026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0x00000000
6036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0x00000000
604debb7354SJon Loeliger 
605debb7354SJon Loeliger /*
606debb7354SJon Loeliger  * Environment
607debb7354SJon Loeliger  */
6086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
6095a1aceb0SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_IS_IN_FLASH	1
6106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x60000)
6110e8d1586SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_SECT_SIZE		0x10000	/* 64K(one sector) for env */
612debb7354SJon Loeliger #else
61393f6d725SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
6146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
615debb7354SJon Loeliger #endif
6160f2d6602SBecky Bruce #define CONFIG_ENV_SIZE		0x2000
617debb7354SJon Loeliger 
618debb7354SJon Loeliger #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
6196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
620debb7354SJon Loeliger 
6212f9c19e4SJon Loeliger 
6222f9c19e4SJon Loeliger /*
623659e2f67SJon Loeliger  * BOOTP options
624659e2f67SJon Loeliger  */
625659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
626659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
627659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
628659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
629659e2f67SJon Loeliger 
630659e2f67SJon Loeliger 
631659e2f67SJon Loeliger /*
6322f9c19e4SJon Loeliger  * Command line configuration.
6332f9c19e4SJon Loeliger  */
6342f9c19e4SJon Loeliger #include <config_cmd_default.h>
6352f9c19e4SJon Loeliger 
6362f9c19e4SJon Loeliger #define CONFIG_CMD_PING
6372f9c19e4SJon Loeliger #define CONFIG_CMD_I2C
6384f93f8b1SBecky Bruce #define CONFIG_CMD_REGINFO
6392f9c19e4SJon Loeliger 
6406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
641bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
642debb7354SJon Loeliger #endif
643debb7354SJon Loeliger 
6442f9c19e4SJon Loeliger #if defined(CONFIG_PCI)
6452f9c19e4SJon Loeliger     #define CONFIG_CMD_PCI
6462f9c19e4SJon Loeliger     #define CONFIG_CMD_SCSI
6472f9c19e4SJon Loeliger     #define CONFIG_CMD_EXT2
648bbf4796fSZhang Wei     #define CONFIG_CMD_USB
6492f9c19e4SJon Loeliger #endif
6502f9c19e4SJon Loeliger 
651debb7354SJon Loeliger 
652debb7354SJon Loeliger #undef CONFIG_WATCHDOG			/* watchdog disabled */
653debb7354SJon Loeliger 
654debb7354SJon Loeliger /*
655debb7354SJon Loeliger  * Miscellaneous configurable options
656debb7354SJon Loeliger  */
6576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
6586bee764bSTimur Tabi #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
6596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
6606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
661debb7354SJon Loeliger 
6622f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB)
6636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
664debb7354SJon Loeliger #else
6656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
666debb7354SJon Loeliger #endif
667debb7354SJon Loeliger 
6686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
6696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
6706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
6716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
672debb7354SJon Loeliger 
673debb7354SJon Loeliger /*
674debb7354SJon Loeliger  * For booting Linux, the board info and command line data
675debb7354SJon Loeliger  * have to be in the first 8 MB of memory, since this is
676debb7354SJon Loeliger  * the maximum mapped by the Linux kernel during initialization.
677debb7354SJon Loeliger  */
6786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
679debb7354SJon Loeliger 
6802f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB)
681debb7354SJon Loeliger     #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
682debb7354SJon Loeliger     #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
683debb7354SJon Loeliger #endif
684debb7354SJon Loeliger 
685debb7354SJon Loeliger /*
686debb7354SJon Loeliger  * Environment Configuration
687debb7354SJon Loeliger  */
688debb7354SJon Loeliger 
689debb7354SJon Loeliger /* The mac addresses for all ethernet interface */
690debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET)
691debb7354SJon Loeliger #define CONFIG_ETHADDR	 00:E0:0C:00:00:01
692debb7354SJon Loeliger #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
693debb7354SJon Loeliger #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
694debb7354SJon Loeliger #define CONFIG_ETH3ADDR  00:E0:0C:00:03:FD
695debb7354SJon Loeliger #endif
696debb7354SJon Loeliger 
69710327dc5SAndy Fleming #define CONFIG_HAS_ETH0		1
698debb7354SJon Loeliger #define CONFIG_HAS_ETH1		1
699debb7354SJon Loeliger #define CONFIG_HAS_ETH2		1
700debb7354SJon Loeliger #define CONFIG_HAS_ETH3		1
701debb7354SJon Loeliger 
70218b6c8cdSJon Loeliger #define CONFIG_IPADDR		192.168.1.100
703debb7354SJon Loeliger 
704debb7354SJon Loeliger #define CONFIG_HOSTNAME		unknown
705debb7354SJon Loeliger #define CONFIG_ROOTPATH		/opt/nfsroot
706debb7354SJon Loeliger #define CONFIG_BOOTFILE		uImage
70732922cdcSEd Swarthout #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
708debb7354SJon Loeliger 
7095c9efb36SJon Loeliger #define CONFIG_SERVERIP		192.168.1.1
71018b6c8cdSJon Loeliger #define CONFIG_GATEWAYIP	192.168.1.1
7115c9efb36SJon Loeliger #define CONFIG_NETMASK		255.255.255.0
712debb7354SJon Loeliger 
7135c9efb36SJon Loeliger /* default location for tftp and bootm */
7145c9efb36SJon Loeliger #define CONFIG_LOADADDR		1000000
715debb7354SJon Loeliger 
716debb7354SJon Loeliger #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
71718b6c8cdSJon Loeliger #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs */
718debb7354SJon Loeliger 
719debb7354SJon Loeliger #define CONFIG_BAUDRATE	115200
720debb7354SJon Loeliger 
721debb7354SJon Loeliger #define	CONFIG_EXTRA_ENV_SETTINGS					\
722debb7354SJon Loeliger 	"netdev=eth0\0"							\
72332922cdcSEd Swarthout 	"uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
72432922cdcSEd Swarthout 	"tftpflash=tftpboot $loadaddr $uboot; "				\
72514d0a02aSWolfgang Denk 		"protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
72614d0a02aSWolfgang Denk 		"erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
72714d0a02aSWolfgang Denk 		"cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "	\
72814d0a02aSWolfgang Denk 		"protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
72914d0a02aSWolfgang Denk 		"cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"	\
730debb7354SJon Loeliger 	"consoledev=ttyS0\0"						\
7315567806bSHaiying Wang 	"ramdiskaddr=2000000\0"						\
732debb7354SJon Loeliger 	"ramdiskfile=your.ramdisk.u-boot\0"				\
733ea9f7395SJon Loeliger 	"fdtaddr=c00000\0"						\
734ea9f7395SJon Loeliger 	"fdtfile=mpc8641_hpcn.dtb\0"					\
7353111d32cSBecky Bruce 	"en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0"			\
7363111d32cSBecky Bruce 	"dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
737debb7354SJon Loeliger 	"maxcpus=2"
738debb7354SJon Loeliger 
739debb7354SJon Loeliger 
740debb7354SJon Loeliger #define CONFIG_NFSBOOTCOMMAND						\
741debb7354SJon Loeliger 	"setenv bootargs root=/dev/nfs rw "				\
742debb7354SJon Loeliger 	      "nfsroot=$serverip:$rootpath "				\
743debb7354SJon Loeliger 	      "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
744debb7354SJon Loeliger 	      "console=$consoledev,$baudrate $othbootargs;"		\
745debb7354SJon Loeliger 	"tftp $loadaddr $bootfile;"					\
746ea9f7395SJon Loeliger 	"tftp $fdtaddr $fdtfile;"					\
747ea9f7395SJon Loeliger 	"bootm $loadaddr - $fdtaddr"
748debb7354SJon Loeliger 
749debb7354SJon Loeliger #define CONFIG_RAMBOOTCOMMAND						\
750debb7354SJon Loeliger 	"setenv bootargs root=/dev/ram rw "				\
751debb7354SJon Loeliger 	      "console=$consoledev,$baudrate $othbootargs;"		\
752debb7354SJon Loeliger 	"tftp $ramdiskaddr $ramdiskfile;"				\
753debb7354SJon Loeliger 	"tftp $loadaddr $bootfile;"					\
754ea9f7395SJon Loeliger 	"tftp $fdtaddr $fdtfile;"					\
755ea9f7395SJon Loeliger 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
756debb7354SJon Loeliger 
757debb7354SJon Loeliger #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
758debb7354SJon Loeliger 
759debb7354SJon Loeliger #endif	/* __CONFIG_H */
760