xref: /rk3399_rockchip-uboot/include/configs/MPC8641HPCN.h (revision 15672c6dbd7e5a110773480ccfe47b98ba1dc6f8)
1debb7354SJon Loeliger /*
21b77ca8aSKumar Gala  * Copyright 2006, 2010-2011 Freescale Semiconductor.
35c9efb36SJon Loeliger  *
4debb7354SJon Loeliger  * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5debb7354SJon Loeliger  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7debb7354SJon Loeliger  */
8debb7354SJon Loeliger 
9debb7354SJon Loeliger /*
105c9efb36SJon Loeliger  * MPC8641HPCN board configuration file
11debb7354SJon Loeliger  *
12debb7354SJon Loeliger  * Make sure you change the MAC address and other network params first,
13debb7354SJon Loeliger  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
14debb7354SJon Loeliger  */
15debb7354SJon Loeliger 
16debb7354SJon Loeliger #ifndef __CONFIG_H
17debb7354SJon Loeliger #define __CONFIG_H
18debb7354SJon Loeliger 
19*15672c6dSYork Sun #define CONFIG_SYS_GENERIC_BOARD
20*15672c6dSYork Sun #define CONFIG_DISPLAY_BOARDINFO
21*15672c6dSYork Sun 
22debb7354SJon Loeliger /* High Level Configuration Options */
23debb7354SJon Loeliger #define CONFIG_MPC8641		1	/* MPC8641 specific */
24debb7354SJon Loeliger #define CONFIG_MPC8641HPCN	1	/* MPC8641HPCN board specific */
257649a590SKumar Gala #define CONFIG_MP		1	/* support multiple processors */
26debb7354SJon Loeliger #define CONFIG_LINUX_RESET_VEC	0x100	/* Reset vector used by Linux */
273111d32cSBecky Bruce /*#define CONFIG_PHYS_64BIT	1*/	/* Place devices in 36-bit space */
28d591a80eSBecky Bruce #define CONFIG_ADDR_MAP		1	/* Use addr map */
29debb7354SJon Loeliger 
302ae18241SWolfgang Denk /*
312ae18241SWolfgang Denk  * default CCSRBAR is at 0xff700000
322ae18241SWolfgang Denk  * assume U-Boot is less than 0.5MB
332ae18241SWolfgang Denk  */
342ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xeff00000
352ae18241SWolfgang Denk 
36debb7354SJon Loeliger #ifdef RUN_DIAG
376bf98b13SBecky Bruce #define CONFIG_SYS_DIAG_ADDR	     CONFIG_SYS_FLASH_BASE
38debb7354SJon Loeliger #endif
395c9efb36SJon Loeliger 
40af5d100eSBecky Bruce /*
411266df88SBecky Bruce  * virtual address to be used for temporary mappings.  There
421266df88SBecky Bruce  * should be 128k free at this VA.
431266df88SBecky Bruce  */
441266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA	0xe0000000
451266df88SBecky Bruce 
461b77ca8aSKumar Gala #define CONFIG_SYS_SRIO
471b77ca8aSKumar Gala #define CONFIG_SRIO1			/* SRIO port 1 */
48af5d100eSBecky Bruce 
4963cec581SEd Swarthout #define CONFIG_PCI		1	/* Enable PCI/PCIE */
5046f3e385SKumar Gala #define CONFIG_PCIE1		1	/* PCIE controler 1 (ULI bridge) */
5146f3e385SKumar Gala #define CONFIG_PCIE2		1	/* PCIE controler 2 (slot) */
5263cec581SEd Swarthout #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
538ba93f68SKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
544933b91fSBecky Bruce #define CONFIG_FSL_LAW		1	/* Use common FSL law init code */
555c9efb36SJon Loeliger 
56debb7354SJon Loeliger #define CONFIG_TSEC_ENET		/* tsec ethernet support */
57debb7354SJon Loeliger #define CONFIG_ENV_OVERWRITE
585c9efb36SJon Loeliger 
594bbfd3e2SPeter Tyser #define CONFIG_BAT_RW		1	/* Use common BAT rw code */
6031d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported and enabled */
61d591a80eSBecky Bruce #define CONFIG_SYS_NUM_ADDR_MAP 8	/* Number of addr map slots = 8 dbats */
62debb7354SJon Loeliger 
63debb7354SJon Loeliger #define CONFIG_ALTIVEC		1
645c9efb36SJon Loeliger 
655c9efb36SJon Loeliger /*
66debb7354SJon Loeliger  * L2CR setup -- make sure this is right for your board!
67debb7354SJon Loeliger  */
686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2
69debb7354SJon Loeliger #define L2_INIT		0
70debb7354SJon Loeliger #define L2_ENABLE	(L2CR_L2E)
71debb7354SJon Loeliger 
72debb7354SJon Loeliger #ifndef CONFIG_SYS_CLK_FREQ
7363cec581SEd Swarthout #ifndef __ASSEMBLY__
7463cec581SEd Swarthout extern unsigned long get_board_sys_clk(unsigned long dummy);
7563cec581SEd Swarthout #endif
76debb7354SJon Loeliger #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
77debb7354SJon Loeliger #endif
78debb7354SJon Loeliger 
796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
81debb7354SJon Loeliger 
82debb7354SJon Loeliger /*
833111d32cSBecky Bruce  * With the exception of PCI Memory and Rapid IO, most devices will simply
843111d32cSBecky Bruce  * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
853111d32cSBecky Bruce  * when 36-bit is enabled.  When 36-bit is not enabled, these bits are 0.
863111d32cSBecky Bruce  */
873111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
881605cc9eSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
893111d32cSBecky Bruce #else
901605cc9eSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
913111d32cSBecky Bruce #endif
923111d32cSBecky Bruce 
933111d32cSBecky Bruce /*
94debb7354SJon Loeliger  * Base addresses -- Note these are effective addresses where the
95debb7354SJon Loeliger  * actual resources get mapped (not physical addresses)
96debb7354SJon Loeliger  */
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
98c759a01aSBecky Bruce #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
100debb7354SJon Loeliger 
1013111d32cSBecky Bruce /* Physical addresses */
1023111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
1031605cc9eSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	CONFIG_SYS_PHYS_ADDR_HIGH
1041605cc9eSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS \
1051605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
1061605cc9eSBecky Bruce 			    CONFIG_SYS_CCSRBAR_PHYS_HIGH)
1073111d32cSBecky Bruce 
108076bff8fSyork #define CONFIG_HWCONFIG	/* use hwconfig to control memory interleaving */
109076bff8fSyork 
110debb7354SJon Loeliger /*
111debb7354SJon Loeliger  * DDR Setup
112debb7354SJon Loeliger  */
1135614e71bSYork Sun #define CONFIG_SYS_FSL_DDR2
1146a8e5692SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
1156a8e5692SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
1166a8e5692SKumar Gala #define CONFIG_DDR_SPD
1176a8e5692SKumar Gala 
1186a8e5692SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
1196a8e5692SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
1206a8e5692SKumar Gala 
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1231266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
124fcb28e76SJin Zhengxiong #define CONFIG_VERY_BIG_RAM
125debb7354SJon Loeliger 
1266a8e5692SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	2
1276a8e5692SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	2
1286a8e5692SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
129debb7354SJon Loeliger 
130debb7354SJon Loeliger /*
1316a8e5692SKumar Gala  * I2C addresses of SPD EEPROMs
132debb7354SJon Loeliger  */
1336a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
1346a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 0 DIMM 1 */
1356a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS3	0x53	/* CTLR 1 DIMM 0 */
1366a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS4	0x54	/* CTLR 1 DIMM 1 */
137debb7354SJon Loeliger 
1386a8e5692SKumar Gala 
1396a8e5692SKumar Gala /*
1406a8e5692SKumar Gala  * These are used when DDR doesn't use SPD.
1416a8e5692SKumar Gala  */
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		256		/* DDR is 256MB */
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102      /* Enable, no interleaving */
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	0x00260802
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x39357322
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1		0x00480432
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2		0x00000000
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x06090100
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL		0xe3008000	/* Type = DDR2 */
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2	0x04400000
158debb7354SJon Loeliger 
159ad8f8687SJon Loeliger #define CONFIG_ID_EEPROM
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID
16132628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
164debb7354SJon Loeliger 
165c759a01aSBecky Bruce #define CONFIG_SYS_FLASH_BASE		0xef800000     /* start of FLASH 8M */
1661605cc9eSBecky Bruce #define CONFIG_SYS_FLASH_BASE_PHYS_LOW	CONFIG_SYS_FLASH_BASE
1671605cc9eSBecky Bruce #define CONFIG_SYS_FLASH_BASE_PHYS \
1681605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
1691605cc9eSBecky Bruce 			    CONFIG_SYS_PHYS_ADDR_HIGH)
1703111d32cSBecky Bruce 
171b81b773eSBecky Bruce #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
172debb7354SJon Loeliger 
1733111d32cSBecky Bruce #define CONFIG_SYS_BR0_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
174170deacbSBecky Bruce 				 | 0x00001001)	/* port size 16bit */
175170deacbSBecky Bruce #define CONFIG_SYS_OR0_PRELIM	0xff806ff7	/* 8MB Boot Flash area*/
176debb7354SJon Loeliger 
1773111d32cSBecky Bruce #define CONFIG_SYS_BR2_PRELIM	(BR_PHYS_ADDR(CF_BASE_PHYS)		\
17805df3e5aSBecky Bruce 				 | 0x00001001)	/* port size 16bit */
179c759a01aSBecky Bruce #define CONFIG_SYS_OR2_PRELIM	0xffffeff7	/* 32k Compact Flash */
180debb7354SJon Loeliger 
1813111d32cSBecky Bruce #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS)	\
182b5431560SBecky Bruce 				 | 0x00000801) /* port size 8bit */
183c759a01aSBecky Bruce #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32k PIXIS area*/
184debb7354SJon Loeliger 
185c759a01aSBecky Bruce /*
186c759a01aSBecky Bruce  * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
187c759a01aSBecky Bruce  * The PIXIS and CF by themselves aren't large enough to take up the 128k
188c759a01aSBecky Bruce  * required for the smallest BAT mapping, so there's a 64k hole.
189c759a01aSBecky Bruce  */
190c759a01aSBecky Bruce #define CONFIG_SYS_LBC_BASE		0xffde0000
1911605cc9eSBecky Bruce #define CONFIG_SYS_LBC_BASE_PHYS_LOW	CONFIG_SYS_LBC_BASE
1925c9efb36SJon Loeliger 
1937608d75fSKim Phillips #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
194c759a01aSBecky Bruce #define PIXIS_BASE		(CONFIG_SYS_LBC_BASE + 0x00010000)
1951605cc9eSBecky Bruce #define PIXIS_BASE_PHYS_LOW	(CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
1961605cc9eSBecky Bruce #define PIXIS_BASE_PHYS		PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
1971605cc9eSBecky Bruce 						    CONFIG_SYS_PHYS_ADDR_HIGH)
198c759a01aSBecky Bruce #define PIXIS_SIZE		0x00008000	/* 32k */
1995c9efb36SJon Loeliger #define PIXIS_ID		0x0	/* Board ID at offset 0 */
2005c9efb36SJon Loeliger #define PIXIS_VER		0x1	/* Board version at offset 1 */
201debb7354SJon Loeliger #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
202debb7354SJon Loeliger #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
203debb7354SJon Loeliger #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch register */
204debb7354SJon Loeliger #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
205debb7354SJon Loeliger #define PIXIS_VCTL		0x10	/* VELA Control Register */
206debb7354SJon Loeliger #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
207debb7354SJon Loeliger #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
208debb7354SJon Loeliger #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
2099af9c6bdSKumar Gala #define PIXIS_VBOOT_FMAP	0x80	/* VBOOT - CFG_FLASHMAP */
2109af9c6bdSKumar Gala #define PIXIS_VBOOT_FBANK	0x40	/* VBOOT - CFG_FLASHBANK */
211debb7354SJon Loeliger #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
212debb7354SJon Loeliger #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
213debb7354SJon Loeliger #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
214debb7354SJon Loeliger #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x40	/* Reset altbank mask*/
216debb7354SJon Loeliger 
217b5431560SBecky Bruce /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
218c759a01aSBecky Bruce #define CF_BASE			(PIXIS_BASE + PIXIS_SIZE)
2193111d32cSBecky Bruce #define CF_BASE_PHYS		(PIXIS_BASE_PHYS + PIXIS_SIZE)
220b5431560SBecky Bruce 
221170deacbSBecky Bruce #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
223debb7354SJon Loeliger 
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
22714d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
228bf9a8c34SBecky Bruce #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000	/* early monitor loc */
229debb7354SJon Loeliger 
23000b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
233debb7354SJon Loeliger 
2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
236debb7354SJon Loeliger #else
2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_RAMBOOT
238debb7354SJon Loeliger #endif
239debb7354SJon Loeliger 
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
241fa7db9c3SJin Zhengxiong-R64188 #undef CONFIG_SPD_EEPROM
2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE	256
243debb7354SJon Loeliger #endif
244debb7354SJon Loeliger 
245debb7354SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
246debb7354SJon Loeliger 
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x0fd00000	/* Initial RAM address */
250debb7354SJon Loeliger #else
2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xf8400000	/* Initial RAM address */
252debb7354SJon Loeliger #endif
253553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
254debb7354SJon Loeliger 
25525ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
257debb7354SJon Loeliger 
2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)	/* Reserve 256 kB for Mon */
2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	 /* Reserved for malloc */
260debb7354SJon Loeliger 
261debb7354SJon Loeliger /* Serial Port */
262debb7354SJon Loeliger #define CONFIG_CONS_INDEX     1
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
267debb7354SJon Loeliger 
2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
269debb7354SJon Loeliger 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
270debb7354SJon Loeliger 
2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
273debb7354SJon Loeliger 
274debb7354SJon Loeliger /* Use the HUSH parser */
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
276debb7354SJon Loeliger 
2775c9efb36SJon Loeliger /*
2785c9efb36SJon Loeliger  * Pass open firmware flat tree to kernel
2795c9efb36SJon Loeliger  */
280ea9f7395SJon Loeliger #define CONFIG_OF_LIBFDT		1
281debb7354SJon Loeliger #define CONFIG_OF_BOARD_SETUP		1
282ea9f7395SJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS	1
283debb7354SJon Loeliger 
284586d1d5aSJon Loeliger /*
285586d1d5aSJon Loeliger  * I2C
286586d1d5aSJon Loeliger  */
28700f792e0SHeiko Schocher #define CONFIG_SYS_I2C
28800f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
28900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
29000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
29100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3100
29200f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
293debb7354SJon Loeliger 
294586d1d5aSJon Loeliger /*
295586d1d5aSJon Loeliger  * RapidIO MMU
296586d1d5aSJon Loeliger  */
2971b77ca8aSKumar Gala #define CONFIG_SYS_SRIO1_MEM_BASE	0x80000000	/* base address */
2983111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
2991605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW	0x00000000
3001605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH  0x0000000c
3013111d32cSBecky Bruce #else
3021605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW	CONFIG_SYS_SRIO1_MEM_BASE
3031605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH  0x00000000
3043111d32cSBecky Bruce #endif
3051605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS \
3061605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
3071605cc9eSBecky Bruce 			    CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
3081b77ca8aSKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x20000000	/* 128M */
309debb7354SJon Loeliger 
310debb7354SJon Loeliger /*
311debb7354SJon Loeliger  * General PCI
312debb7354SJon Loeliger  * Addresses are mapped 1-1.
313debb7354SJon Loeliger  */
31449f46f3bSBecky Bruce 
31564e55d5eSKumar Gala #define CONFIG_SYS_PCIE1_NAME		"ULI"
31646f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
3173111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
31846f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
3191605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW	0x00000000
3201605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH	0x0000000c
3213111d32cSBecky Bruce #else
32246f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	CONFIG_SYS_PCIE1_MEM_VIRT
3231605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW	CONFIG_SYS_PCIE1_MEM_VIRT
3241605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH	0x00000000
3253111d32cSBecky Bruce #endif
3261605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS \
3271605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
3281605cc9eSBecky Bruce 			    CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
32946f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
33046f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
33146f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
3321605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_IO_PHYS_LOW	CONFIG_SYS_PCIE1_IO_VIRT
3331605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_IO_PHYS \
3341605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
3351605cc9eSBecky Bruce 			    CONFIG_SYS_PHYS_ADDR_HIGH)
33646f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64K */
337debb7354SJon Loeliger 
3384c78d4a6SBecky Bruce #ifdef CONFIG_PHYS_64BIT
3394c78d4a6SBecky Bruce /*
34046f3e385SKumar Gala  * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
3414c78d4a6SBecky Bruce  * This will increase the amount of PCI address space available for
3424c78d4a6SBecky Bruce  * for mapping RAM.
3434c78d4a6SBecky Bruce  */
34446f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	CONFIG_SYS_PCIE1_MEM_BUS
3454c78d4a6SBecky Bruce #else
34646f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	(CONFIG_SYS_PCIE1_MEM_BUS \
34746f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
3484c78d4a6SBecky Bruce #endif
34946f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 	(CONFIG_SYS_PCIE1_MEM_VIRT \
35046f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
3511605cc9eSBecky Bruce #define CONFIG_SYS_PCIE2_MEM_PHYS_LOW	(CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
3521605cc9eSBecky Bruce 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
3531605cc9eSBecky Bruce #define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH	CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
35446f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	(CONFIG_SYS_PCIE1_MEM_PHYS \
35546f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
35646f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
35746f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
35846f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 	(CONFIG_SYS_PCIE1_IO_VIRT \
35946f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_IO_SIZE)
3601605cc9eSBecky Bruce #define CONFIG_SYS_PCIE2_IO_PHYS_LOW	(CONFIG_SYS_PCIE1_IO_PHYS_LOW \
3611605cc9eSBecky Bruce 					 + CONFIG_SYS_PCIE1_IO_SIZE)
36246f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	(CONFIG_SYS_PCIE1_IO_PHYS \
36346f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_IO_SIZE)
36446f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE	CONFIG_SYS_PCIE1_IO_SIZE
365debb7354SJon Loeliger 
366debb7354SJon Loeliger #if defined(CONFIG_PCI)
367debb7354SJon Loeliger 
368debb7354SJon Loeliger #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
369debb7354SJon Loeliger 
3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
371debb7354SJon Loeliger 
372debb7354SJon Loeliger #define CONFIG_PCI_PNP			/* do pci plug-and-play */
373debb7354SJon Loeliger 
374debb7354SJon Loeliger #define CONFIG_RTL8139
375debb7354SJon Loeliger 
376debb7354SJon Loeliger #undef CONFIG_EEPRO100
377debb7354SJon Loeliger #undef CONFIG_TULIP
378debb7354SJon Loeliger 
379a81d1c0bSZhang Wei /************************************************************
380a81d1c0bSZhang Wei  * USB support
381a81d1c0bSZhang Wei  ************************************************************/
382a81d1c0bSZhang Wei #define CONFIG_PCI_OHCI			1
383a81d1c0bSZhang Wei #define CONFIG_USB_OHCI_NEW		1
384a81d1c0bSZhang Wei #define CONFIG_USB_KEYBOARD		1
38552cb4d4fSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_STDIO_DEREGISTER
3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EVENT_POLL		1
3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"ohci_pci"
3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	15
3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS	1
390a81d1c0bSZhang Wei 
3910f460a1eSJason Jin /*PCIE video card used*/
39246f3e385SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE2_IO_VIRT
3930f460a1eSJason Jin 
3940f460a1eSJason Jin /*PCI video card used*/
39546f3e385SKumar Gala /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCIE1_IO_VIRT*/
3960f460a1eSJason Jin 
3970f460a1eSJason Jin /* video */
3980f460a1eSJason Jin #define CONFIG_VIDEO
3990f460a1eSJason Jin 
4000f460a1eSJason Jin #if defined(CONFIG_VIDEO)
4010f460a1eSJason Jin #define CONFIG_BIOSEMU
4020f460a1eSJason Jin #define CONFIG_CFB_CONSOLE
4030f460a1eSJason Jin #define CONFIG_VIDEO_SW_CURSOR
4040f460a1eSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE
4050f460a1eSJason Jin #define CONFIG_ATI_RADEON_FB
4060f460a1eSJason Jin #define CONFIG_VIDEO_LOGO
4070f460a1eSJason Jin /*#define CONFIG_CONSOLE_CURSOR*/
40846f3e385SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
4090f460a1eSJason Jin #endif
4100f460a1eSJason Jin 
411debb7354SJon Loeliger #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
412debb7354SJon Loeliger 
413dabf9ef8SJin Zhengxiong #define CONFIG_DOS_PARTITION
414dabf9ef8SJin Zhengxiong #define CONFIG_SCSI_AHCI
415dabf9ef8SJin Zhengxiong 
416dabf9ef8SJin Zhengxiong #ifdef CONFIG_SCSI_AHCI
417344ca0b4SRob Herring #define CONFIG_LIBATA
418dabf9ef8SJin Zhengxiong #define CONFIG_SATA_ULI5288
4196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
4206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
423dabf9ef8SJin Zhengxiong #endif
424dabf9ef8SJin Zhengxiong 
425debb7354SJon Loeliger #endif	/* CONFIG_PCI */
426debb7354SJon Loeliger 
427debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET)
428debb7354SJon Loeliger 
429debb7354SJon Loeliger #define CONFIG_MII		1	/* MII PHY management */
430debb7354SJon Loeliger 
431255a3577SKim Phillips #define CONFIG_TSEC1		1
432255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"eTSEC1"
433255a3577SKim Phillips #define CONFIG_TSEC2		1
434255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"eTSEC2"
435255a3577SKim Phillips #define CONFIG_TSEC3		1
436255a3577SKim Phillips #define CONFIG_TSEC3_NAME	"eTSEC3"
437255a3577SKim Phillips #define CONFIG_TSEC4		1
438255a3577SKim Phillips #define CONFIG_TSEC4_NAME	"eTSEC4"
439debb7354SJon Loeliger 
440debb7354SJon Loeliger #define TSEC1_PHY_ADDR		0
441debb7354SJon Loeliger #define TSEC2_PHY_ADDR		1
442debb7354SJon Loeliger #define TSEC3_PHY_ADDR		2
443debb7354SJon Loeliger #define TSEC4_PHY_ADDR		3
444debb7354SJon Loeliger #define TSEC1_PHYIDX		0
445debb7354SJon Loeliger #define TSEC2_PHYIDX		0
446debb7354SJon Loeliger #define TSEC3_PHYIDX		0
447debb7354SJon Loeliger #define TSEC4_PHYIDX		0
4483a79013eSAndy Fleming #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4493a79013eSAndy Fleming #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4503a79013eSAndy Fleming #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4513a79013eSAndy Fleming #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
452debb7354SJon Loeliger 
453debb7354SJon Loeliger #define CONFIG_ETHPRIME		"eTSEC1"
454debb7354SJon Loeliger 
455debb7354SJon Loeliger #endif	/* CONFIG_TSEC_ENET */
456debb7354SJon Loeliger 
4571605cc9eSBecky Bruce 
4583111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
4593111d32cSBecky Bruce #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
4603111d32cSBecky Bruce #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
4613111d32cSBecky Bruce 
4621605cc9eSBecky Bruce /* Put physical address into the BAT format */
4631605cc9eSBecky Bruce #define BAT_PHYS_ADDR(low, high) \
4641605cc9eSBecky Bruce 	(low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
4651605cc9eSBecky Bruce /* Convert high/low pairs to actual 64-bit value */
4661605cc9eSBecky Bruce #define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
4671605cc9eSBecky Bruce #else
4681605cc9eSBecky Bruce /* 32-bit systems just ignore the "high" bits */
4691605cc9eSBecky Bruce #define BAT_PHYS_ADDR(low, high)        (low)
4701605cc9eSBecky Bruce #define PAIRED_PHYS_TO_PHYS(low, high)  (low)
4711605cc9eSBecky Bruce #endif
4721605cc9eSBecky Bruce 
473586d1d5aSJon Loeliger /*
474c759a01aSBecky Bruce  * BAT0		DDR
475debb7354SJon Loeliger  */
4766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
4776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
478debb7354SJon Loeliger 
479586d1d5aSJon Loeliger /*
480c759a01aSBecky Bruce  * BAT1		LBC (PIXIS/CF)
481af5d100eSBecky Bruce  */
4821605cc9eSBecky Bruce #define CONFIG_SYS_DBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
4831605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
4843111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
4853111d32cSBecky Bruce 				 BATL_GUARDEDSTORAGE)
486c759a01aSBecky Bruce #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_LBC_BASE | BATU_BL_128K \
487c759a01aSBecky Bruce 				 | BATU_VS | BATU_VP)
4881605cc9eSBecky Bruce #define CONFIG_SYS_IBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
4891605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
4903111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
491c759a01aSBecky Bruce #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
492af5d100eSBecky Bruce 
493af5d100eSBecky Bruce /* if CONFIG_PCI:
49446f3e385SKumar Gala  * BAT2		PCIE1 and PCIE1 MEM
495af5d100eSBecky Bruce  * if CONFIG_RIO
496c759a01aSBecky Bruce  * BAT2		Rapidio Memory
497debb7354SJon Loeliger  */
498af5d100eSBecky Bruce #ifdef CONFIG_PCI
499842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
5001605cc9eSBecky Bruce #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
5011605cc9eSBecky Bruce 					       CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
5023111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5033111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
50446f3e385SKumar Gala #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
505af5d100eSBecky Bruce 				 | BATU_VS | BATU_VP)
5061605cc9eSBecky Bruce #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
5071605cc9eSBecky Bruce 					       CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
5083111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
509af5d100eSBecky Bruce #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
510af5d100eSBecky Bruce #else /* CONFIG_RIO */
5111605cc9eSBecky Bruce #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
5121605cc9eSBecky Bruce 					       CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
5133111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
5143111d32cSBecky Bruce 				 BATL_GUARDEDSTORAGE)
5151b77ca8aSKumar Gala #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
5163111d32cSBecky Bruce 				 | BATU_VS | BATU_VP)
5171605cc9eSBecky Bruce #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
5181605cc9eSBecky Bruce 					       CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
5193111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
521af5d100eSBecky Bruce #endif
522debb7354SJon Loeliger 
523586d1d5aSJon Loeliger /*
524c759a01aSBecky Bruce  * BAT3		CCSR Space
525debb7354SJon Loeliger  */
5261605cc9eSBecky Bruce #define CONFIG_SYS_DBAT3L	(BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
5271605cc9eSBecky Bruce 					       CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5283111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5293111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
530c759a01aSBecky Bruce #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
531c759a01aSBecky Bruce 				 | BATU_VP)
5321605cc9eSBecky Bruce #define CONFIG_SYS_IBAT3L	(BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
5331605cc9eSBecky Bruce 					       CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5343111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
536debb7354SJon Loeliger 
5373111d32cSBecky Bruce #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
5383111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
5393111d32cSBecky Bruce 				       | BATL_PP_RW | BATL_CACHEINHIBIT \
5403111d32cSBecky Bruce 				       | BATL_GUARDEDSTORAGE)
5413111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
5423111d32cSBecky Bruce 				       | BATU_BL_1M | BATU_VS | BATU_VP)
5433111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
5443111d32cSBecky Bruce 				       | BATL_PP_RW | BATL_CACHEINHIBIT)
5453111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
5463111d32cSBecky Bruce #endif
5473111d32cSBecky Bruce 
548586d1d5aSJon Loeliger /*
54946f3e385SKumar Gala  * BAT4		PCIE1_IO and PCIE2_IO
550debb7354SJon Loeliger  */
5511605cc9eSBecky Bruce #define CONFIG_SYS_DBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
5521605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5533111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5543111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
55546f3e385SKumar Gala #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
556c759a01aSBecky Bruce 				 | BATU_VS | BATU_VP)
5571605cc9eSBecky Bruce #define CONFIG_SYS_IBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
5581605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5593111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
561debb7354SJon Loeliger 
562586d1d5aSJon Loeliger /*
563c759a01aSBecky Bruce  * BAT5		Init RAM for stack in the CPU DCache (no backing memory)
564debb7354SJon Loeliger  */
5656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
5666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
5676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
5686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
569debb7354SJon Loeliger 
570586d1d5aSJon Loeliger /*
571c759a01aSBecky Bruce  * BAT6		FLASH
572debb7354SJon Loeliger  */
5731605cc9eSBecky Bruce #define CONFIG_SYS_DBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
5741605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5753111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5763111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
577170deacbSBecky Bruce #define CONFIG_SYS_DBAT6U	(CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
578170deacbSBecky Bruce 				 | BATU_VP)
5791605cc9eSBecky Bruce #define CONFIG_SYS_IBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
5801605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5813111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
5826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
583debb7354SJon Loeliger 
584bf9a8c34SBecky Bruce /* Map the last 1M of flash where we're running from reset */
585bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
586bf9a8c34SBecky Bruce 				 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
58714d0a02aSWolfgang Denk #define CONFIG_SYS_DBAT6U_EARLY	(CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
588bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
589bf9a8c34SBecky Bruce 				 | BATL_MEMCOHERENCE)
590bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
591bf9a8c34SBecky Bruce 
592c759a01aSBecky Bruce /*
593c759a01aSBecky Bruce  * BAT7		FREE - used later for tmp mappings
594c759a01aSBecky Bruce  */
5956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L 0x00000000
5966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U 0x00000000
5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0x00000000
5986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0x00000000
599debb7354SJon Loeliger 
600debb7354SJon Loeliger /*
601debb7354SJon Loeliger  * Environment
602debb7354SJon Loeliger  */
6036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
6045a1aceb0SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_IS_IN_FLASH	1
6056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x60000)
6060e8d1586SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_SECT_SIZE		0x10000	/* 64K(one sector) for env */
607debb7354SJon Loeliger #else
60893f6d725SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
6096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
610debb7354SJon Loeliger #endif
6110f2d6602SBecky Bruce #define CONFIG_ENV_SIZE		0x2000
612debb7354SJon Loeliger 
613debb7354SJon Loeliger #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
6146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
615debb7354SJon Loeliger 
6162f9c19e4SJon Loeliger 
6172f9c19e4SJon Loeliger /*
618659e2f67SJon Loeliger  * BOOTP options
619659e2f67SJon Loeliger  */
620659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
621659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
622659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
623659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
624659e2f67SJon Loeliger 
625659e2f67SJon Loeliger 
626659e2f67SJon Loeliger /*
6272f9c19e4SJon Loeliger  * Command line configuration.
6282f9c19e4SJon Loeliger  */
6292f9c19e4SJon Loeliger #include <config_cmd_default.h>
6302f9c19e4SJon Loeliger 
6312f9c19e4SJon Loeliger #define CONFIG_CMD_PING
6322f9c19e4SJon Loeliger #define CONFIG_CMD_I2C
6334f93f8b1SBecky Bruce #define CONFIG_CMD_REGINFO
6342f9c19e4SJon Loeliger 
6356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
636bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
637debb7354SJon Loeliger #endif
638debb7354SJon Loeliger 
6392f9c19e4SJon Loeliger #if defined(CONFIG_PCI)
6402f9c19e4SJon Loeliger     #define CONFIG_CMD_PCI
6412f9c19e4SJon Loeliger     #define CONFIG_CMD_SCSI
6422f9c19e4SJon Loeliger     #define CONFIG_CMD_EXT2
643bbf4796fSZhang Wei     #define CONFIG_CMD_USB
6442f9c19e4SJon Loeliger #endif
6452f9c19e4SJon Loeliger 
646debb7354SJon Loeliger 
647debb7354SJon Loeliger #undef CONFIG_WATCHDOG			/* watchdog disabled */
648debb7354SJon Loeliger 
649debb7354SJon Loeliger /*
650debb7354SJon Loeliger  * Miscellaneous configurable options
651debb7354SJon Loeliger  */
6526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
6536bee764bSTimur Tabi #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
6546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
655debb7354SJon Loeliger 
6562f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB)
6576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
658debb7354SJon Loeliger #else
6596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
660debb7354SJon Loeliger #endif
661debb7354SJon Loeliger 
6626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
6636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
6646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
665debb7354SJon Loeliger 
666debb7354SJon Loeliger /*
667debb7354SJon Loeliger  * For booting Linux, the board info and command line data
668debb7354SJon Loeliger  * have to be in the first 8 MB of memory, since this is
669debb7354SJon Loeliger  * the maximum mapped by the Linux kernel during initialization.
670debb7354SJon Loeliger  */
6716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
672debb7354SJon Loeliger 
6732f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB)
674debb7354SJon Loeliger     #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
675debb7354SJon Loeliger #endif
676debb7354SJon Loeliger 
677debb7354SJon Loeliger /*
678debb7354SJon Loeliger  * Environment Configuration
679debb7354SJon Loeliger  */
680debb7354SJon Loeliger 
681debb7354SJon Loeliger /* The mac addresses for all ethernet interface */
682debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET)
683debb7354SJon Loeliger #define CONFIG_ETHADDR	 00:E0:0C:00:00:01
684debb7354SJon Loeliger #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
685debb7354SJon Loeliger #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
686debb7354SJon Loeliger #define CONFIG_ETH3ADDR  00:E0:0C:00:03:FD
687debb7354SJon Loeliger #endif
688debb7354SJon Loeliger 
68910327dc5SAndy Fleming #define CONFIG_HAS_ETH0		1
690debb7354SJon Loeliger #define CONFIG_HAS_ETH1		1
691debb7354SJon Loeliger #define CONFIG_HAS_ETH2		1
692debb7354SJon Loeliger #define CONFIG_HAS_ETH3		1
693debb7354SJon Loeliger 
69418b6c8cdSJon Loeliger #define CONFIG_IPADDR		192.168.1.100
695debb7354SJon Loeliger 
696debb7354SJon Loeliger #define CONFIG_HOSTNAME		unknown
6978b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
698b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
69932922cdcSEd Swarthout #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
700debb7354SJon Loeliger 
7015c9efb36SJon Loeliger #define CONFIG_SERVERIP		192.168.1.1
70218b6c8cdSJon Loeliger #define CONFIG_GATEWAYIP	192.168.1.1
7035c9efb36SJon Loeliger #define CONFIG_NETMASK		255.255.255.0
704debb7354SJon Loeliger 
7055c9efb36SJon Loeliger /* default location for tftp and bootm */
7065c9efb36SJon Loeliger #define CONFIG_LOADADDR		1000000
707debb7354SJon Loeliger 
708debb7354SJon Loeliger #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
70918b6c8cdSJon Loeliger #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs */
710debb7354SJon Loeliger 
711debb7354SJon Loeliger #define CONFIG_BAUDRATE	115200
712debb7354SJon Loeliger 
713debb7354SJon Loeliger #define	CONFIG_EXTRA_ENV_SETTINGS					\
714debb7354SJon Loeliger 	"netdev=eth0\0"							\
7155368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
71632922cdcSEd Swarthout 	"tftpflash=tftpboot $loadaddr $uboot; "				\
7175368c55dSMarek Vasut 		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
7185368c55dSMarek Vasut 			" +$filesize; "	\
7195368c55dSMarek Vasut 		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
7205368c55dSMarek Vasut 			" +$filesize; "	\
7215368c55dSMarek Vasut 		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
7225368c55dSMarek Vasut 			" $filesize; "	\
7235368c55dSMarek Vasut 		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
7245368c55dSMarek Vasut 			" +$filesize; "	\
7255368c55dSMarek Vasut 		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
7265368c55dSMarek Vasut 			" $filesize\0"	\
727debb7354SJon Loeliger 	"consoledev=ttyS0\0"						\
7285567806bSHaiying Wang 	"ramdiskaddr=2000000\0"						\
729debb7354SJon Loeliger 	"ramdiskfile=your.ramdisk.u-boot\0"				\
730ea9f7395SJon Loeliger 	"fdtaddr=c00000\0"						\
731ea9f7395SJon Loeliger 	"fdtfile=mpc8641_hpcn.dtb\0"					\
7323111d32cSBecky Bruce 	"en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0"			\
7333111d32cSBecky Bruce 	"dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
734debb7354SJon Loeliger 	"maxcpus=2"
735debb7354SJon Loeliger 
736debb7354SJon Loeliger 
737debb7354SJon Loeliger #define CONFIG_NFSBOOTCOMMAND						\
738debb7354SJon Loeliger 	"setenv bootargs root=/dev/nfs rw "				\
739debb7354SJon Loeliger 	      "nfsroot=$serverip:$rootpath "				\
740debb7354SJon Loeliger 	      "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
741debb7354SJon Loeliger 	      "console=$consoledev,$baudrate $othbootargs;"		\
742debb7354SJon Loeliger 	"tftp $loadaddr $bootfile;"					\
743ea9f7395SJon Loeliger 	"tftp $fdtaddr $fdtfile;"					\
744ea9f7395SJon Loeliger 	"bootm $loadaddr - $fdtaddr"
745debb7354SJon Loeliger 
746debb7354SJon Loeliger #define CONFIG_RAMBOOTCOMMAND						\
747debb7354SJon Loeliger 	"setenv bootargs root=/dev/ram rw "				\
748debb7354SJon Loeliger 	      "console=$consoledev,$baudrate $othbootargs;"		\
749debb7354SJon Loeliger 	"tftp $ramdiskaddr $ramdiskfile;"				\
750debb7354SJon Loeliger 	"tftp $loadaddr $bootfile;"					\
751ea9f7395SJon Loeliger 	"tftp $fdtaddr $fdtfile;"					\
752ea9f7395SJon Loeliger 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
753debb7354SJon Loeliger 
754debb7354SJon Loeliger #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
755debb7354SJon Loeliger 
756debb7354SJon Loeliger #endif	/* __CONFIG_H */
757