xref: /rk3399_rockchip-uboot/include/configs/MPC8641HPCN.h (revision 14d0a02a168b36e87665b8d7f42fa3e88263d26d)
1debb7354SJon Loeliger /*
246f3e385SKumar Gala  * Copyright 2006, 2010 Freescale Semiconductor.
35c9efb36SJon Loeliger  *
4debb7354SJon Loeliger  * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5debb7354SJon Loeliger  *
6debb7354SJon Loeliger  * See file CREDITS for list of people who contributed to this
7debb7354SJon Loeliger  * project.
8debb7354SJon Loeliger  *
9debb7354SJon Loeliger  * This program is free software; you can redistribute it and/or
10debb7354SJon Loeliger  * modify it under the terms of the GNU General Public License as
11debb7354SJon Loeliger  * published by the Free Software Foundation; either version 2 of
12debb7354SJon Loeliger  * the License, or (at your option) any later version.
13debb7354SJon Loeliger  *
14debb7354SJon Loeliger  * This program is distributed in the hope that it will be useful,
15debb7354SJon Loeliger  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16debb7354SJon Loeliger  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
17debb7354SJon Loeliger  * GNU General Public License for more details.
18debb7354SJon Loeliger  *
19debb7354SJon Loeliger  * You should have received a copy of the GNU General Public License
20debb7354SJon Loeliger  * along with this program; if not, write to the Free Software
21debb7354SJon Loeliger  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22debb7354SJon Loeliger  * MA 02111-1307 USA
23debb7354SJon Loeliger  */
24debb7354SJon Loeliger 
25debb7354SJon Loeliger /*
265c9efb36SJon Loeliger  * MPC8641HPCN board configuration file
27debb7354SJon Loeliger  *
28debb7354SJon Loeliger  * Make sure you change the MAC address and other network params first,
29debb7354SJon Loeliger  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30debb7354SJon Loeliger  */
31debb7354SJon Loeliger 
32debb7354SJon Loeliger #ifndef __CONFIG_H
33debb7354SJon Loeliger #define __CONFIG_H
34debb7354SJon Loeliger 
35debb7354SJon Loeliger /* High Level Configuration Options */
36debb7354SJon Loeliger #define CONFIG_MPC86xx		1	/* MPC86xx */
37debb7354SJon Loeliger #define CONFIG_MPC8641		1	/* MPC8641 specific */
38debb7354SJon Loeliger #define CONFIG_MPC8641HPCN	1	/* MPC8641HPCN board specific */
397649a590SKumar Gala #define CONFIG_MP		1	/* support multiple processors */
40debb7354SJon Loeliger #define CONFIG_LINUX_RESET_VEC	0x100	/* Reset vector used by Linux */
413111d32cSBecky Bruce /*#define CONFIG_PHYS_64BIT	1*/	/* Place devices in 36-bit space */
42d591a80eSBecky Bruce #define CONFIG_ADDR_MAP		1	/* Use addr map */
43debb7354SJon Loeliger 
44debb7354SJon Loeliger #ifdef RUN_DIAG
456bf98b13SBecky Bruce #define CONFIG_SYS_DIAG_ADDR	     CONFIG_SYS_FLASH_BASE
46debb7354SJon Loeliger #endif
475c9efb36SJon Loeliger 
48af5d100eSBecky Bruce /*
491266df88SBecky Bruce  * virtual address to be used for temporary mappings.  There
501266df88SBecky Bruce  * should be 128k free at this VA.
511266df88SBecky Bruce  */
521266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA	0xe0000000
531266df88SBecky Bruce 
541266df88SBecky Bruce /*
55af5d100eSBecky Bruce  * set this to enable Rapid IO.  PCI and RIO are mutually exclusive
56af5d100eSBecky Bruce  */
57af5d100eSBecky Bruce /*#define CONFIG_RIO		1*/
58af5d100eSBecky Bruce 
59af5d100eSBecky Bruce #ifndef CONFIG_RIO			/* RIO/PCI are mutually exclusive */
6063cec581SEd Swarthout #define CONFIG_PCI		1	/* Enable PCI/PCIE */
6146f3e385SKumar Gala #define CONFIG_PCIE1		1	/* PCIE controler 1 (ULI bridge) */
6246f3e385SKumar Gala #define CONFIG_PCIE2		1	/* PCIE controler 2 (slot) */
6363cec581SEd Swarthout #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
648ba93f68SKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
65af5d100eSBecky Bruce #endif
664933b91fSBecky Bruce #define CONFIG_FSL_LAW		1	/* Use common FSL law init code */
675c9efb36SJon Loeliger 
68debb7354SJon Loeliger #define CONFIG_TSEC_ENET		/* tsec ethernet support */
69debb7354SJon Loeliger #define CONFIG_ENV_OVERWRITE
705c9efb36SJon Loeliger 
714bbfd3e2SPeter Tyser #define CONFIG_BAT_RW		1	/* Use common BAT rw code */
7231d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported and enabled */
73d591a80eSBecky Bruce #define CONFIG_SYS_NUM_ADDR_MAP 8	/* Number of addr map slots = 8 dbats */
74debb7354SJon Loeliger 
75debb7354SJon Loeliger #define CONFIG_ALTIVEC		1
765c9efb36SJon Loeliger 
775c9efb36SJon Loeliger /*
78debb7354SJon Loeliger  * L2CR setup -- make sure this is right for your board!
79debb7354SJon Loeliger  */
806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2
81debb7354SJon Loeliger #define L2_INIT		0
82debb7354SJon Loeliger #define L2_ENABLE	(L2CR_L2E)
83debb7354SJon Loeliger 
84debb7354SJon Loeliger #ifndef CONFIG_SYS_CLK_FREQ
8563cec581SEd Swarthout #ifndef __ASSEMBLY__
8663cec581SEd Swarthout extern unsigned long get_board_sys_clk(unsigned long dummy);
8763cec581SEd Swarthout #endif
88debb7354SJon Loeliger #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
89debb7354SJon Loeliger #endif
90debb7354SJon Loeliger 
91debb7354SJon Loeliger #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
92debb7354SJon Loeliger 
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
95debb7354SJon Loeliger 
96debb7354SJon Loeliger /*
973111d32cSBecky Bruce  * With the exception of PCI Memory and Rapid IO, most devices will simply
983111d32cSBecky Bruce  * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
993111d32cSBecky Bruce  * when 36-bit is enabled.  When 36-bit is not enabled, these bits are 0.
1003111d32cSBecky Bruce  */
1013111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
1023111d32cSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f00000000ULL
1033111d32cSBecky Bruce #else
1043111d32cSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0
1053111d32cSBecky Bruce #endif
1063111d32cSBecky Bruce 
1073111d32cSBecky Bruce /*
108debb7354SJon Loeliger  * Base addresses -- Note these are effective addresses where the
109debb7354SJon Loeliger  * actual resources get mapped (not physical addresses)
110debb7354SJon Loeliger  */
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
112c759a01aSBecky Bruce #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
114debb7354SJon Loeliger 
1153111d32cSBecky Bruce /* Physical addresses */
1163111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
1173111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
1183111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0xf
119d52082b1SBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS		(CONFIG_SYS_CCSRBAR_PHYS_LOW \
120d52082b1SBecky Bruce 					 | ((u64)CONFIG_SYS_CCSRBAR_PHYS_HIGH << 32))
1213111d32cSBecky Bruce #else
1223111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0x0
123d52082b1SBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS		CONFIG_SYS_CCSRBAR_PHYS_LOW
1243111d32cSBecky Bruce #endif
1253111d32cSBecky Bruce 
126076bff8fSyork #define CONFIG_HWCONFIG	/* use hwconfig to control memory interleaving */
127076bff8fSyork 
128debb7354SJon Loeliger /*
129debb7354SJon Loeliger  * DDR Setup
130debb7354SJon Loeliger  */
1316a8e5692SKumar Gala #define CONFIG_FSL_DDR2
1326a8e5692SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
1336a8e5692SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
1346a8e5692SKumar Gala #define CONFIG_DDR_SPD
1356a8e5692SKumar Gala 
1366a8e5692SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
1376a8e5692SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
1386a8e5692SKumar Gala 
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1411266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
142fcb28e76SJin Zhengxiong #define CONFIG_VERY_BIG_RAM
143debb7354SJon Loeliger 
1446a8e5692SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	2
1456a8e5692SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	2
1466a8e5692SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
147debb7354SJon Loeliger 
148debb7354SJon Loeliger /*
1496a8e5692SKumar Gala  * I2C addresses of SPD EEPROMs
150debb7354SJon Loeliger  */
1516a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
1526a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 0 DIMM 1 */
1536a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS3	0x53	/* CTLR 1 DIMM 0 */
1546a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS4	0x54	/* CTLR 1 DIMM 1 */
155debb7354SJon Loeliger 
1566a8e5692SKumar Gala 
1576a8e5692SKumar Gala /*
1586a8e5692SKumar Gala  * These are used when DDR doesn't use SPD.
1596a8e5692SKumar Gala  */
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		256		/* DDR is 256MB */
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102      /* Enable, no interleaving */
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	0x00260802
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x39357322
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1		0x00480432
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2		0x00000000
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x06090100
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL		0xe3008000	/* Type = DDR2 */
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2	0x04400000
176debb7354SJon Loeliger 
177ad8f8687SJon Loeliger #define CONFIG_ID_EEPROM
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID
17932628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
182debb7354SJon Loeliger 
183c759a01aSBecky Bruce #define CONFIG_SYS_FLASH_BASE		0xef800000     /* start of FLASH 8M */
1843111d32cSBecky Bruce #define CONFIG_SYS_FLASH_BASE_PHYS	(CONFIG_SYS_FLASH_BASE \
1853111d32cSBecky Bruce 					 | CONFIG_SYS_PHYS_ADDR_HIGH)
1863111d32cSBecky Bruce 
187b81b773eSBecky Bruce #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
188debb7354SJon Loeliger 
1893111d32cSBecky Bruce #define CONFIG_SYS_BR0_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
190170deacbSBecky Bruce 				 | 0x00001001)	/* port size 16bit */
191170deacbSBecky Bruce #define CONFIG_SYS_OR0_PRELIM	0xff806ff7	/* 8MB Boot Flash area*/
192debb7354SJon Loeliger 
1933111d32cSBecky Bruce #define CONFIG_SYS_BR2_PRELIM	(BR_PHYS_ADDR(CF_BASE_PHYS)		\
19405df3e5aSBecky Bruce 				 | 0x00001001)	/* port size 16bit */
195c759a01aSBecky Bruce #define CONFIG_SYS_OR2_PRELIM	0xffffeff7	/* 32k Compact Flash */
196debb7354SJon Loeliger 
1973111d32cSBecky Bruce #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS)	\
198b5431560SBecky Bruce 				 | 0x00000801) /* port size 8bit */
199c759a01aSBecky Bruce #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32k PIXIS area*/
200debb7354SJon Loeliger 
201c759a01aSBecky Bruce /*
202c759a01aSBecky Bruce  * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
203c759a01aSBecky Bruce  * The PIXIS and CF by themselves aren't large enough to take up the 128k
204c759a01aSBecky Bruce  * required for the smallest BAT mapping, so there's a 64k hole.
205c759a01aSBecky Bruce  */
206c759a01aSBecky Bruce #define CONFIG_SYS_LBC_BASE		0xffde0000
2073111d32cSBecky Bruce #define CONFIG_SYS_LBC_BASE_PHYS	(CONFIG_SYS_LBC_BASE \
2083111d32cSBecky Bruce 					 | CONFIG_SYS_PHYS_ADDR_HIGH)
2095c9efb36SJon Loeliger 
2107608d75fSKim Phillips #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
211c759a01aSBecky Bruce #define PIXIS_BASE		(CONFIG_SYS_LBC_BASE + 0x00010000)
2123111d32cSBecky Bruce #define PIXIS_BASE_PHYS 	(CONFIG_SYS_LBC_BASE_PHYS + 0x00010000)
213c759a01aSBecky Bruce #define PIXIS_SIZE		0x00008000	/* 32k */
2145c9efb36SJon Loeliger #define PIXIS_ID		0x0	/* Board ID at offset 0 */
2155c9efb36SJon Loeliger #define PIXIS_VER		0x1	/* Board version at offset 1 */
216debb7354SJon Loeliger #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
217debb7354SJon Loeliger #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
218debb7354SJon Loeliger #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch register */
219debb7354SJon Loeliger #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
220debb7354SJon Loeliger #define PIXIS_VCTL		0x10	/* VELA Control Register */
221debb7354SJon Loeliger #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
222debb7354SJon Loeliger #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
223debb7354SJon Loeliger #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
2249af9c6bdSKumar Gala #define PIXIS_VBOOT_FMAP	0x80	/* VBOOT - CFG_FLASHMAP */
2259af9c6bdSKumar Gala #define PIXIS_VBOOT_FBANK	0x40	/* VBOOT - CFG_FLASHBANK */
226debb7354SJon Loeliger #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
227debb7354SJon Loeliger #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
228debb7354SJon Loeliger #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
229debb7354SJon Loeliger #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x40	/* Reset altbank mask*/
231debb7354SJon Loeliger 
232b5431560SBecky Bruce /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
233c759a01aSBecky Bruce #define CF_BASE			(PIXIS_BASE + PIXIS_SIZE)
2343111d32cSBecky Bruce #define CF_BASE_PHYS		(PIXIS_BASE_PHYS + PIXIS_SIZE)
235b5431560SBecky Bruce 
236170deacbSBecky Bruce #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
238debb7354SJon Loeliger 
2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
242*14d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
243bf9a8c34SBecky Bruce #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000	/* early monitor loc */
244debb7354SJon Loeliger 
24500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
248debb7354SJon Loeliger 
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
251debb7354SJon Loeliger #else
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_RAMBOOT
253debb7354SJon Loeliger #endif
254debb7354SJon Loeliger 
2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
256fa7db9c3SJin Zhengxiong-R64188 #undef CONFIG_SPD_EEPROM
2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE	256
258debb7354SJon Loeliger #endif
259debb7354SJon Loeliger 
260debb7354SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
261debb7354SJon Loeliger 
2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x0fd00000	/* Initial RAM address */
265debb7354SJon Loeliger #else
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xf8400000	/* Initial RAM address */
267debb7354SJon Loeliger #endif
2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x4000		/* End of used area in RAM */
269debb7354SJon Loeliger 
2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128		/* num bytes initial data */
2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
273debb7354SJon Loeliger 
2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)	/* Reserve 256 kB for Mon */
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	 /* Reserved for malloc */
276debb7354SJon Loeliger 
277debb7354SJon Loeliger /* Serial Port */
278debb7354SJon Loeliger #define CONFIG_CONS_INDEX     1
2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
283debb7354SJon Loeliger 
2846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
285debb7354SJon Loeliger 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
286debb7354SJon Loeliger 
2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
289debb7354SJon Loeliger 
290debb7354SJon Loeliger /* Use the HUSH parser */
2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef	CONFIG_SYS_HUSH_PARSER
2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
294debb7354SJon Loeliger #endif
295debb7354SJon Loeliger 
2965c9efb36SJon Loeliger /*
2975c9efb36SJon Loeliger  * Pass open firmware flat tree to kernel
2985c9efb36SJon Loeliger  */
299ea9f7395SJon Loeliger #define CONFIG_OF_LIBFDT		1
300debb7354SJon Loeliger #define CONFIG_OF_BOARD_SETUP		1
301ea9f7395SJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS	1
302debb7354SJon Loeliger 
303586d1d5aSJon Loeliger /*
304586d1d5aSJon Loeliger  * I2C
305586d1d5aSJon Loeliger  */
30620476726SJon Loeliger #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
307debb7354SJon Loeliger #define CONFIG_HARD_I2C		/* I2C with hardware support*/
308debb7354SJon Loeliger #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3100
313debb7354SJon Loeliger 
314586d1d5aSJon Loeliger /*
315586d1d5aSJon Loeliger  * RapidIO MMU
316586d1d5aSJon Loeliger  */
317c759a01aSBecky Bruce #define CONFIG_SYS_RIO_MEM_BASE	0x80000000	/* base address */
3183111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
3193111d32cSBecky Bruce #define CONFIG_SYS_RIO_MEM_PHYS  0x0000000c00000000ULL
3203111d32cSBecky Bruce #else
3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_PHYS	CONFIG_SYS_RIO_MEM_BASE
3223111d32cSBecky Bruce #endif
3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE	0x20000000	/* 128M */
324debb7354SJon Loeliger 
325debb7354SJon Loeliger /*
326debb7354SJon Loeliger  * General PCI
327debb7354SJon Loeliger  * Addresses are mapped 1-1.
328debb7354SJon Loeliger  */
32949f46f3bSBecky Bruce 
33046f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
3313111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
33246f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
33346f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0x0000000c00000000ULL
3343111d32cSBecky Bruce #else
33546f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	CONFIG_SYS_PCIE1_MEM_VIRT
33646f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_VIRT
3373111d32cSBecky Bruce #endif
33846f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
33946f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
34046f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
34146f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	(CONFIG_SYS_PCIE1_IO_VIRT \
3423111d32cSBecky Bruce 				 | CONFIG_SYS_PHYS_ADDR_HIGH)
34346f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64K */
344debb7354SJon Loeliger 
3454c78d4a6SBecky Bruce #ifdef CONFIG_PHYS_64BIT
3464c78d4a6SBecky Bruce /*
34746f3e385SKumar Gala  * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
3484c78d4a6SBecky Bruce  * This will increase the amount of PCI address space available for
3494c78d4a6SBecky Bruce  * for mapping RAM.
3504c78d4a6SBecky Bruce  */
35146f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	CONFIG_SYS_PCIE1_MEM_BUS
3524c78d4a6SBecky Bruce #else
35346f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	(CONFIG_SYS_PCIE1_MEM_BUS \
35446f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
3554c78d4a6SBecky Bruce #endif
35646f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 	(CONFIG_SYS_PCIE1_MEM_VIRT \
35746f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
35846f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	(CONFIG_SYS_PCIE1_MEM_PHYS \
35946f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
36046f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
36146f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
36246f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 	(CONFIG_SYS_PCIE1_IO_VIRT \
36346f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_IO_SIZE)
36446f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	(CONFIG_SYS_PCIE1_IO_PHYS \
36546f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_IO_SIZE)
36646f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE	CONFIG_SYS_PCIE1_IO_SIZE
367debb7354SJon Loeliger 
368debb7354SJon Loeliger #if defined(CONFIG_PCI)
369debb7354SJon Loeliger 
370debb7354SJon Loeliger #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
371debb7354SJon Loeliger 
3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
373debb7354SJon Loeliger 
374debb7354SJon Loeliger #define CONFIG_NET_MULTI
375debb7354SJon Loeliger #define CONFIG_PCI_PNP			/* do pci plug-and-play */
376debb7354SJon Loeliger 
377debb7354SJon Loeliger #define CONFIG_RTL8139
378debb7354SJon Loeliger 
379debb7354SJon Loeliger #undef CONFIG_EEPRO100
380debb7354SJon Loeliger #undef CONFIG_TULIP
381debb7354SJon Loeliger 
382a81d1c0bSZhang Wei /************************************************************
383a81d1c0bSZhang Wei  * USB support
384a81d1c0bSZhang Wei  ************************************************************/
385a81d1c0bSZhang Wei #define CONFIG_PCI_OHCI			1
386a81d1c0bSZhang Wei #define CONFIG_USB_OHCI_NEW		1
387a81d1c0bSZhang Wei #define CONFIG_USB_KEYBOARD		1
38852cb4d4fSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_STDIO_DEREGISTER
3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EVENT_POLL		1
3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"ohci_pci"
3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	15
3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS	1
393a81d1c0bSZhang Wei 
3940f460a1eSJason Jin /*PCIE video card used*/
39546f3e385SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE2_IO_VIRT
3960f460a1eSJason Jin 
3970f460a1eSJason Jin /*PCI video card used*/
39846f3e385SKumar Gala /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCIE1_IO_VIRT*/
3990f460a1eSJason Jin 
4000f460a1eSJason Jin /* video */
4010f460a1eSJason Jin #define CONFIG_VIDEO
4020f460a1eSJason Jin 
4030f460a1eSJason Jin #if defined(CONFIG_VIDEO)
4040f460a1eSJason Jin #define CONFIG_BIOSEMU
4050f460a1eSJason Jin #define CONFIG_CFB_CONSOLE
4060f460a1eSJason Jin #define CONFIG_VIDEO_SW_CURSOR
4070f460a1eSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE
4080f460a1eSJason Jin #define CONFIG_ATI_RADEON_FB
4090f460a1eSJason Jin #define CONFIG_VIDEO_LOGO
4100f460a1eSJason Jin /*#define CONFIG_CONSOLE_CURSOR*/
41146f3e385SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
4120f460a1eSJason Jin #endif
4130f460a1eSJason Jin 
414debb7354SJon Loeliger #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
415debb7354SJon Loeliger 
416dabf9ef8SJin Zhengxiong #define CONFIG_DOS_PARTITION
417dabf9ef8SJin Zhengxiong #define CONFIG_SCSI_AHCI
418dabf9ef8SJin Zhengxiong 
419dabf9ef8SJin Zhengxiong #ifdef CONFIG_SCSI_AHCI
420dabf9ef8SJin Zhengxiong #define CONFIG_SATA_ULI5288
4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
4246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
425dabf9ef8SJin Zhengxiong #endif
426dabf9ef8SJin Zhengxiong 
427debb7354SJon Loeliger #endif	/* CONFIG_PCI */
428debb7354SJon Loeliger 
429debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET)
430debb7354SJon Loeliger 
431debb7354SJon Loeliger #ifndef CONFIG_NET_MULTI
432debb7354SJon Loeliger #define CONFIG_NET_MULTI	1
433debb7354SJon Loeliger #endif
434debb7354SJon Loeliger 
435debb7354SJon Loeliger #define CONFIG_MII		1	/* MII PHY management */
436debb7354SJon Loeliger 
437255a3577SKim Phillips #define CONFIG_TSEC1		1
438255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"eTSEC1"
439255a3577SKim Phillips #define CONFIG_TSEC2		1
440255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"eTSEC2"
441255a3577SKim Phillips #define CONFIG_TSEC3		1
442255a3577SKim Phillips #define CONFIG_TSEC3_NAME	"eTSEC3"
443255a3577SKim Phillips #define CONFIG_TSEC4		1
444255a3577SKim Phillips #define CONFIG_TSEC4_NAME	"eTSEC4"
445debb7354SJon Loeliger 
446debb7354SJon Loeliger #define TSEC1_PHY_ADDR		0
447debb7354SJon Loeliger #define TSEC2_PHY_ADDR		1
448debb7354SJon Loeliger #define TSEC3_PHY_ADDR		2
449debb7354SJon Loeliger #define TSEC4_PHY_ADDR		3
450debb7354SJon Loeliger #define TSEC1_PHYIDX		0
451debb7354SJon Loeliger #define TSEC2_PHYIDX		0
452debb7354SJon Loeliger #define TSEC3_PHYIDX		0
453debb7354SJon Loeliger #define TSEC4_PHYIDX		0
4543a79013eSAndy Fleming #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4553a79013eSAndy Fleming #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4563a79013eSAndy Fleming #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4573a79013eSAndy Fleming #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
458debb7354SJon Loeliger 
459debb7354SJon Loeliger #define CONFIG_ETHPRIME		"eTSEC1"
460debb7354SJon Loeliger 
461debb7354SJon Loeliger #endif	/* CONFIG_TSEC_ENET */
462debb7354SJon Loeliger 
4633111d32cSBecky Bruce /*  Contort an addr into the format needed for BATs */
4643111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
4653111d32cSBecky Bruce #define BAT_PHYS_ADDR(x)         ((unsigned long) \
4663111d32cSBecky Bruce 				  ((x & 0x00000000ffffffffULL) |	\
4673111d32cSBecky Bruce 				   ((x & 0x0000000e00000000ULL) >> 24) | \
4683111d32cSBecky Bruce 				   ((x & 0x0000000100000000ULL) >> 30)))
4693111d32cSBecky Bruce #else
4703111d32cSBecky Bruce #define BAT_PHYS_ADDR(x)        (x)
4713111d32cSBecky Bruce #endif
4723111d32cSBecky Bruce 
4733111d32cSBecky Bruce 
4743111d32cSBecky Bruce /* Put high physical address bits into the BAT format */
4753111d32cSBecky Bruce #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
4763111d32cSBecky Bruce #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
4773111d32cSBecky Bruce 
478586d1d5aSJon Loeliger /*
479c759a01aSBecky Bruce  * BAT0		DDR
480debb7354SJon Loeliger  */
4816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
4826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
483debb7354SJon Loeliger 
484586d1d5aSJon Loeliger /*
485c759a01aSBecky Bruce  * BAT1		LBC (PIXIS/CF)
486af5d100eSBecky Bruce  */
4873111d32cSBecky Bruce #define CONFIG_SYS_DBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
4883111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
4893111d32cSBecky Bruce 				 BATL_GUARDEDSTORAGE)
490c759a01aSBecky Bruce #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_LBC_BASE | BATU_BL_128K \
491c759a01aSBecky Bruce 				 | BATU_VS | BATU_VP)
4923111d32cSBecky Bruce #define CONFIG_SYS_IBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
4933111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
494c759a01aSBecky Bruce #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
495af5d100eSBecky Bruce 
496af5d100eSBecky Bruce /* if CONFIG_PCI:
49746f3e385SKumar Gala  * BAT2		PCIE1 and PCIE1 MEM
498af5d100eSBecky Bruce  * if CONFIG_RIO
499c759a01aSBecky Bruce  * BAT2		Rapidio Memory
500debb7354SJon Loeliger  */
501af5d100eSBecky Bruce #ifdef CONFIG_PCI
50246f3e385SKumar Gala #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS) \
5033111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5043111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
50546f3e385SKumar Gala #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
506af5d100eSBecky Bruce 				 | BATU_VS | BATU_VP)
50746f3e385SKumar Gala #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS) \
5083111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
509af5d100eSBecky Bruce #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
510af5d100eSBecky Bruce #else /* CONFIG_RIO */
5113111d32cSBecky Bruce #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
5123111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
5133111d32cSBecky Bruce 				 BATL_GUARDEDSTORAGE)
5143111d32cSBecky Bruce #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_RIO_MEM_BASE | BATU_BL_512M \
5153111d32cSBecky Bruce 				 | BATU_VS | BATU_VP)
5163111d32cSBecky Bruce #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
5173111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5183111d32cSBecky Bruce 
5196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \
5205c9efb36SJon Loeliger 			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
5216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
5236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
524af5d100eSBecky Bruce #endif
525debb7354SJon Loeliger 
526586d1d5aSJon Loeliger /*
527c759a01aSBecky Bruce  * BAT3		CCSR Space
5283111d32cSBecky Bruce  * This BAT is used early; don't use any macros with ULL - use HIGH/LOW pairs
5293111d32cSBecky Bruce  * instead.  The assembler chokes on ULL.
530debb7354SJon Loeliger  */
5313111d32cSBecky Bruce #define CONFIG_SYS_DBAT3L	(CONFIG_SYS_CCSRBAR_PHYS_LOW \
5323111d32cSBecky Bruce 				 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5333111d32cSBecky Bruce 				 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5343111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5353111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
536c759a01aSBecky Bruce #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
537c759a01aSBecky Bruce 				 | BATU_VP)
5383111d32cSBecky Bruce #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_CCSRBAR_PHYS_LOW \
5393111d32cSBecky Bruce 				 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5403111d32cSBecky Bruce 				 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5413111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
543debb7354SJon Loeliger 
5443111d32cSBecky Bruce #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
5453111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
5463111d32cSBecky Bruce 				       | BATL_PP_RW | BATL_CACHEINHIBIT \
5473111d32cSBecky Bruce 				       | BATL_GUARDEDSTORAGE)
5483111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
5493111d32cSBecky Bruce 				       | BATU_BL_1M | BATU_VS | BATU_VP)
5503111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
5513111d32cSBecky Bruce 				       | BATL_PP_RW | BATL_CACHEINHIBIT)
5523111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
5533111d32cSBecky Bruce #endif
5543111d32cSBecky Bruce 
555586d1d5aSJon Loeliger /*
55646f3e385SKumar Gala  * BAT4		PCIE1_IO and PCIE2_IO
557debb7354SJon Loeliger  */
55846f3e385SKumar Gala #define CONFIG_SYS_DBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS) \
5593111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5603111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
56146f3e385SKumar Gala #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
562c759a01aSBecky Bruce 				 | BATU_VS | BATU_VP)
56346f3e385SKumar Gala #define CONFIG_SYS_IBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS) \
5643111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
566debb7354SJon Loeliger 
567586d1d5aSJon Loeliger /*
568c759a01aSBecky Bruce  * BAT5		Init RAM for stack in the CPU DCache (no backing memory)
569debb7354SJon Loeliger  */
5706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
5716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
5726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
5736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
574debb7354SJon Loeliger 
575586d1d5aSJon Loeliger /*
576c759a01aSBecky Bruce  * BAT6		FLASH
577debb7354SJon Loeliger  */
5783111d32cSBecky Bruce #define CONFIG_SYS_DBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
5793111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5803111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
581170deacbSBecky Bruce #define CONFIG_SYS_DBAT6U	(CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
582170deacbSBecky Bruce 				 | BATU_VP)
5833111d32cSBecky Bruce #define CONFIG_SYS_IBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
5843111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
5856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
586debb7354SJon Loeliger 
587bf9a8c34SBecky Bruce /* Map the last 1M of flash where we're running from reset */
588bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
589bf9a8c34SBecky Bruce 				 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
590*14d0a02aSWolfgang Denk #define CONFIG_SYS_DBAT6U_EARLY	(CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
591bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
592bf9a8c34SBecky Bruce 				 | BATL_MEMCOHERENCE)
593bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
594bf9a8c34SBecky Bruce 
595c759a01aSBecky Bruce /*
596c759a01aSBecky Bruce  * BAT7		FREE - used later for tmp mappings
597c759a01aSBecky Bruce  */
5986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L 0x00000000
5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U 0x00000000
6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0x00000000
6016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0x00000000
602debb7354SJon Loeliger 
603debb7354SJon Loeliger /*
604debb7354SJon Loeliger  * Environment
605debb7354SJon Loeliger  */
6066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
6075a1aceb0SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_IS_IN_FLASH	1
6086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x60000)
6090e8d1586SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_SECT_SIZE		0x10000	/* 64K(one sector) for env */
610debb7354SJon Loeliger #else
61193f6d725SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
6126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
613debb7354SJon Loeliger #endif
6140f2d6602SBecky Bruce #define CONFIG_ENV_SIZE		0x2000
615debb7354SJon Loeliger 
616debb7354SJon Loeliger #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
6176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
618debb7354SJon Loeliger 
6192f9c19e4SJon Loeliger 
6202f9c19e4SJon Loeliger /*
621659e2f67SJon Loeliger  * BOOTP options
622659e2f67SJon Loeliger  */
623659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
624659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
625659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
626659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
627659e2f67SJon Loeliger 
628659e2f67SJon Loeliger 
629659e2f67SJon Loeliger /*
6302f9c19e4SJon Loeliger  * Command line configuration.
6312f9c19e4SJon Loeliger  */
6322f9c19e4SJon Loeliger #include <config_cmd_default.h>
6332f9c19e4SJon Loeliger 
6342f9c19e4SJon Loeliger #define CONFIG_CMD_PING
6352f9c19e4SJon Loeliger #define CONFIG_CMD_I2C
6364f93f8b1SBecky Bruce #define CONFIG_CMD_REGINFO
6372f9c19e4SJon Loeliger 
6386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
639bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
640debb7354SJon Loeliger #endif
641debb7354SJon Loeliger 
6422f9c19e4SJon Loeliger #if defined(CONFIG_PCI)
6432f9c19e4SJon Loeliger     #define CONFIG_CMD_PCI
6442f9c19e4SJon Loeliger     #define CONFIG_CMD_SCSI
6452f9c19e4SJon Loeliger     #define CONFIG_CMD_EXT2
646bbf4796fSZhang Wei     #define CONFIG_CMD_USB
6472f9c19e4SJon Loeliger #endif
6482f9c19e4SJon Loeliger 
649debb7354SJon Loeliger 
650debb7354SJon Loeliger #undef CONFIG_WATCHDOG			/* watchdog disabled */
651debb7354SJon Loeliger 
652debb7354SJon Loeliger /*
653debb7354SJon Loeliger  * Miscellaneous configurable options
654debb7354SJon Loeliger  */
6556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
6566bee764bSTimur Tabi #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
6576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
6586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
659debb7354SJon Loeliger 
6602f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB)
6616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
662debb7354SJon Loeliger #else
6636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
664debb7354SJon Loeliger #endif
665debb7354SJon Loeliger 
6666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
6676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
6686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
6696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
670debb7354SJon Loeliger 
671debb7354SJon Loeliger /*
672debb7354SJon Loeliger  * For booting Linux, the board info and command line data
673debb7354SJon Loeliger  * have to be in the first 8 MB of memory, since this is
674debb7354SJon Loeliger  * the maximum mapped by the Linux kernel during initialization.
675debb7354SJon Loeliger  */
6766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
677debb7354SJon Loeliger 
678debb7354SJon Loeliger /*
679debb7354SJon Loeliger  * Internal Definitions
680debb7354SJon Loeliger  *
681debb7354SJon Loeliger  * Boot Flags
682debb7354SJon Loeliger  */
683debb7354SJon Loeliger #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
684debb7354SJon Loeliger #define BOOTFLAG_WARM	0x02		/* Software reboot */
685debb7354SJon Loeliger 
6862f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB)
687debb7354SJon Loeliger     #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
688debb7354SJon Loeliger     #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
689debb7354SJon Loeliger #endif
690debb7354SJon Loeliger 
691debb7354SJon Loeliger /*
692debb7354SJon Loeliger  * Environment Configuration
693debb7354SJon Loeliger  */
694debb7354SJon Loeliger 
695debb7354SJon Loeliger /* The mac addresses for all ethernet interface */
696debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET)
697debb7354SJon Loeliger #define CONFIG_ETHADDR	 00:E0:0C:00:00:01
698debb7354SJon Loeliger #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
699debb7354SJon Loeliger #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
700debb7354SJon Loeliger #define CONFIG_ETH3ADDR  00:E0:0C:00:03:FD
701debb7354SJon Loeliger #endif
702debb7354SJon Loeliger 
70310327dc5SAndy Fleming #define CONFIG_HAS_ETH0		1
704debb7354SJon Loeliger #define CONFIG_HAS_ETH1		1
705debb7354SJon Loeliger #define CONFIG_HAS_ETH2		1
706debb7354SJon Loeliger #define CONFIG_HAS_ETH3		1
707debb7354SJon Loeliger 
70818b6c8cdSJon Loeliger #define CONFIG_IPADDR		192.168.1.100
709debb7354SJon Loeliger 
710debb7354SJon Loeliger #define CONFIG_HOSTNAME		unknown
711debb7354SJon Loeliger #define CONFIG_ROOTPATH		/opt/nfsroot
712debb7354SJon Loeliger #define CONFIG_BOOTFILE		uImage
71332922cdcSEd Swarthout #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
714debb7354SJon Loeliger 
7155c9efb36SJon Loeliger #define CONFIG_SERVERIP		192.168.1.1
71618b6c8cdSJon Loeliger #define CONFIG_GATEWAYIP	192.168.1.1
7175c9efb36SJon Loeliger #define CONFIG_NETMASK		255.255.255.0
718debb7354SJon Loeliger 
7195c9efb36SJon Loeliger /* default location for tftp and bootm */
7205c9efb36SJon Loeliger #define CONFIG_LOADADDR		1000000
721debb7354SJon Loeliger 
722debb7354SJon Loeliger #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
72318b6c8cdSJon Loeliger #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs */
724debb7354SJon Loeliger 
725debb7354SJon Loeliger #define CONFIG_BAUDRATE	115200
726debb7354SJon Loeliger 
727debb7354SJon Loeliger #define	CONFIG_EXTRA_ENV_SETTINGS					\
728debb7354SJon Loeliger 	"netdev=eth0\0"							\
72932922cdcSEd Swarthout 	"uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
73032922cdcSEd Swarthout 	"tftpflash=tftpboot $loadaddr $uboot; "				\
731*14d0a02aSWolfgang Denk 		"protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
732*14d0a02aSWolfgang Denk 		"erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
733*14d0a02aSWolfgang Denk 		"cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "	\
734*14d0a02aSWolfgang Denk 		"protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
735*14d0a02aSWolfgang Denk 		"cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"	\
736debb7354SJon Loeliger 	"consoledev=ttyS0\0"						\
7375567806bSHaiying Wang 	"ramdiskaddr=2000000\0"						\
738debb7354SJon Loeliger 	"ramdiskfile=your.ramdisk.u-boot\0"				\
739ea9f7395SJon Loeliger 	"fdtaddr=c00000\0"						\
740ea9f7395SJon Loeliger 	"fdtfile=mpc8641_hpcn.dtb\0"					\
7413111d32cSBecky Bruce 	"en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0"			\
7423111d32cSBecky Bruce 	"dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
743debb7354SJon Loeliger 	"maxcpus=2"
744debb7354SJon Loeliger 
745debb7354SJon Loeliger 
746debb7354SJon Loeliger #define CONFIG_NFSBOOTCOMMAND						\
747debb7354SJon Loeliger 	"setenv bootargs root=/dev/nfs rw "				\
748debb7354SJon Loeliger 	      "nfsroot=$serverip:$rootpath "				\
749debb7354SJon Loeliger 	      "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
750debb7354SJon Loeliger 	      "console=$consoledev,$baudrate $othbootargs;"		\
751debb7354SJon Loeliger 	"tftp $loadaddr $bootfile;"					\
752ea9f7395SJon Loeliger 	"tftp $fdtaddr $fdtfile;"					\
753ea9f7395SJon Loeliger 	"bootm $loadaddr - $fdtaddr"
754debb7354SJon Loeliger 
755debb7354SJon Loeliger #define CONFIG_RAMBOOTCOMMAND						\
756debb7354SJon Loeliger 	"setenv bootargs root=/dev/ram rw "				\
757debb7354SJon Loeliger 	      "console=$consoledev,$baudrate $othbootargs;"		\
758debb7354SJon Loeliger 	"tftp $ramdiskaddr $ramdiskfile;"				\
759debb7354SJon Loeliger 	"tftp $loadaddr $bootfile;"					\
760ea9f7395SJon Loeliger 	"tftp $fdtaddr $fdtfile;"					\
761ea9f7395SJon Loeliger 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
762debb7354SJon Loeliger 
763debb7354SJon Loeliger #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
764debb7354SJon Loeliger 
765debb7354SJon Loeliger #endif	/* __CONFIG_H */
766