1debb7354SJon Loeliger /* 25c9efb36SJon Loeliger * Copyright 2006 Freescale Semiconductor. 35c9efb36SJon Loeliger * 4debb7354SJon Loeliger * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) 5debb7354SJon Loeliger * 6debb7354SJon Loeliger * See file CREDITS for list of people who contributed to this 7debb7354SJon Loeliger * project. 8debb7354SJon Loeliger * 9debb7354SJon Loeliger * This program is free software; you can redistribute it and/or 10debb7354SJon Loeliger * modify it under the terms of the GNU General Public License as 11debb7354SJon Loeliger * published by the Free Software Foundation; either version 2 of 12debb7354SJon Loeliger * the License, or (at your option) any later version. 13debb7354SJon Loeliger * 14debb7354SJon Loeliger * This program is distributed in the hope that it will be useful, 15debb7354SJon Loeliger * but WITHOUT ANY WARRANTY; without even the implied warranty of 16debb7354SJon Loeliger * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17debb7354SJon Loeliger * GNU General Public License for more details. 18debb7354SJon Loeliger * 19debb7354SJon Loeliger * You should have received a copy of the GNU General Public License 20debb7354SJon Loeliger * along with this program; if not, write to the Free Software 21debb7354SJon Loeliger * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22debb7354SJon Loeliger * MA 02111-1307 USA 23debb7354SJon Loeliger */ 24debb7354SJon Loeliger 25debb7354SJon Loeliger /* 265c9efb36SJon Loeliger * MPC8641HPCN board configuration file 27debb7354SJon Loeliger * 28debb7354SJon Loeliger * Make sure you change the MAC address and other network params first, 29debb7354SJon Loeliger * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 30debb7354SJon Loeliger */ 31debb7354SJon Loeliger 32debb7354SJon Loeliger #ifndef __CONFIG_H 33debb7354SJon Loeliger #define __CONFIG_H 34debb7354SJon Loeliger 35debb7354SJon Loeliger /* High Level Configuration Options */ 36debb7354SJon Loeliger #define CONFIG_MPC86xx 1 /* MPC86xx */ 37debb7354SJon Loeliger #define CONFIG_MPC8641 1 /* MPC8641 specific */ 38debb7354SJon Loeliger #define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */ 39debb7354SJon Loeliger #define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */ 40debb7354SJon Loeliger #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 41debb7354SJon Loeliger 42debb7354SJon Loeliger #ifdef RUN_DIAG 436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DIAG_ADDR 0xff800000 44debb7354SJon Loeliger #endif 455c9efb36SJon Loeliger 466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RESET_ADDRESS 0xfff00100 47debb7354SJon Loeliger 48af5d100eSBecky Bruce /* 491266df88SBecky Bruce * virtual address to be used for temporary mappings. There 501266df88SBecky Bruce * should be 128k free at this VA. 511266df88SBecky Bruce */ 521266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA 0xe0000000 531266df88SBecky Bruce 541266df88SBecky Bruce /* 55af5d100eSBecky Bruce * set this to enable Rapid IO. PCI and RIO are mutually exclusive 56af5d100eSBecky Bruce */ 57af5d100eSBecky Bruce /*#define CONFIG_RIO 1*/ 58af5d100eSBecky Bruce 59af5d100eSBecky Bruce #ifndef CONFIG_RIO /* RIO/PCI are mutually exclusive */ 6063cec581SEd Swarthout #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 6163cec581SEd Swarthout #define CONFIG_PCI1 1 /* PCIE controler 1 (ULI bridge) */ 6263cec581SEd Swarthout #define CONFIG_PCI2 1 /* PCIE controler 2 (slot) */ 6363cec581SEd Swarthout #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 648ba93f68SKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 65af5d100eSBecky Bruce #endif 664933b91fSBecky Bruce #define CONFIG_FSL_LAW 1 /* Use common FSL law init code */ 675c9efb36SJon Loeliger 68debb7354SJon Loeliger #define CONFIG_TSEC_ENET /* tsec ethernet support */ 69debb7354SJon Loeliger #define CONFIG_ENV_OVERWRITE 705c9efb36SJon Loeliger 7131d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */ 72debb7354SJon Loeliger 73debb7354SJon Loeliger #define CONFIG_ALTIVEC 1 745c9efb36SJon Loeliger 755c9efb36SJon Loeliger /* 76debb7354SJon Loeliger * L2CR setup -- make sure this is right for your board! 77debb7354SJon Loeliger */ 786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2 79debb7354SJon Loeliger #define L2_INIT 0 80debb7354SJon Loeliger #define L2_ENABLE (L2CR_L2E) 81debb7354SJon Loeliger 82debb7354SJon Loeliger #ifndef CONFIG_SYS_CLK_FREQ 8363cec581SEd Swarthout #ifndef __ASSEMBLY__ 8463cec581SEd Swarthout extern unsigned long get_board_sys_clk(unsigned long dummy); 8563cec581SEd Swarthout #endif 86debb7354SJon Loeliger #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 87debb7354SJon Loeliger #endif 88debb7354SJon Loeliger 89debb7354SJon Loeliger #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 90debb7354SJon Loeliger 916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 93debb7354SJon Loeliger 94debb7354SJon Loeliger /* 95debb7354SJon Loeliger * Base addresses -- Note these are effective addresses where the 96debb7354SJon Loeliger * actual resources get mapped (not physical addresses) 97debb7354SJon Loeliger */ 986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xf8000000 /* relocated CCSRBAR */ 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 101debb7354SJon Loeliger 1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000) 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000) 10463cec581SEd Swarthout 105debb7354SJon Loeliger /* 106debb7354SJon Loeliger * DDR Setup 107debb7354SJon Loeliger */ 1086a8e5692SKumar Gala #define CONFIG_FSL_DDR2 1096a8e5692SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 1106a8e5692SKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 1116a8e5692SKumar Gala #define CONFIG_DDR_SPD 1126a8e5692SKumar Gala 1136a8e5692SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 1146a8e5692SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 1156a8e5692SKumar Gala 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1181266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ 119fcb28e76SJin Zhengxiong #define CONFIG_VERY_BIG_RAM 120debb7354SJon Loeliger 121debb7354SJon Loeliger #define MPC86xx_DDR_SDRAM_CLK_CNTL 122debb7354SJon Loeliger 1236a8e5692SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 2 1246a8e5692SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 2 1256a8e5692SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 126debb7354SJon Loeliger 127debb7354SJon Loeliger /* 1286a8e5692SKumar Gala * I2C addresses of SPD EEPROMs 129debb7354SJon Loeliger */ 1306a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 1316a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */ 1326a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */ 1336a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */ 134debb7354SJon Loeliger 1356a8e5692SKumar Gala 1366a8e5692SKumar Gala /* 1376a8e5692SKumar Gala * These are used when DDR doesn't use SPD. 1386a8e5692SKumar Gala */ 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */ 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00260802 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x39357322 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1 0x00480432 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2 0x00000000 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x06090100 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */ 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2 0x04400000 155debb7354SJon Loeliger 156ad8f8687SJon Loeliger #define CONFIG_ID_EEPROM 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID 15832628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 161debb7354SJon Loeliger 162debb7354SJon Loeliger /* 163586d1d5aSJon Loeliger * In MPC8641HPCN, allocate 16MB flash spaces at fe000000 and ff000000. 164586d1d5aSJon Loeliger * There is an 8MB flash. In effect, the addresses from fe000000 to fe7fffff 165debb7354SJon Loeliger * map to fe800000 to ffffffff, and ff000000 to ff7fffff map to ffffffff. 166debb7354SJon Loeliger * However, when u-boot comes up, the flash_init needs hard start addresses 167586d1d5aSJon Loeliger * to build its info table. For user convenience, the flash addresses is 168586d1d5aSJon Loeliger * fe800000 and ff800000. That way, u-boot knows where the flash is 169586d1d5aSJon Loeliger * and the user can download u-boot code from promjet to fef00000, a 170586d1d5aSJon Loeliger * more intuitive location than fe700000. 171586d1d5aSJon Loeliger * 172586d1d5aSJon Loeliger * Note that, on switching the boot location, fef00000 becomes fff00000. 173debb7354SJon Loeliger */ 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xfe800000 /* start of FLASH 32M */ 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE2 0xff800000 176debb7354SJon Loeliger 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2} 178debb7354SJon Loeliger 179b5431560SBecky Bruce /* Convert an address into the right format for the BR registers */ 180b5431560SBecky Bruce #define BR_PHYS_ADDR(x) (x & 0xffff8000) 181b5431560SBecky Bruce 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff001001 /* port size 16bit */ 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Boot Flash area*/ 184debb7354SJon Loeliger 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xfe001001 /* port size 16bit */ 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xff006ff7 /* 16MB Alternate Boot Flash area*/ 187debb7354SJon Loeliger 188b5431560SBecky Bruce #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE) \ 189*05df3e5aSBecky Bruce | 0x00001001) /* port size 16bit */ 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/ 191debb7354SJon Loeliger 192b5431560SBecky Bruce #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE) \ 193b5431560SBecky Bruce | 0x00000801) /* port size 8bit */ 1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/ 195debb7354SJon Loeliger 1965c9efb36SJon Loeliger 1977608d75fSKim Phillips #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 198b5431560SBecky Bruce #define PIXIS_BASE (CONFIG_SYS_CCSRBAR + 0x00100000) /* PIXIS registers */ 1995c9efb36SJon Loeliger #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 2005c9efb36SJon Loeliger #define PIXIS_VER 0x1 /* Board version at offset 1 */ 201debb7354SJon Loeliger #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 202debb7354SJon Loeliger #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 203debb7354SJon Loeliger #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */ 204debb7354SJon Loeliger #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 205debb7354SJon Loeliger #define PIXIS_VCTL 0x10 /* VELA Control Register */ 206debb7354SJon Loeliger #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 207debb7354SJon Loeliger #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 208debb7354SJon Loeliger #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 209debb7354SJon Loeliger #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 210debb7354SJon Loeliger #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 211debb7354SJon Loeliger #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 212debb7354SJon Loeliger #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/ 214debb7354SJon Loeliger 215b5431560SBecky Bruce /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */ 216b5431560SBecky Bruce #define CF_BASE (PIXIS_BASE + 0x00100000) 217b5431560SBecky Bruce 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 220debb7354SJon Loeliger 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 225debb7354SJon Loeliger 22600b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 229debb7354SJon Loeliger 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 232debb7354SJon Loeliger #else 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 234debb7354SJon Loeliger #endif 235debb7354SJon Loeliger 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 237fa7db9c3SJin Zhengxiong-R64188 #undef CONFIG_SPD_EEPROM 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 239debb7354SJon Loeliger #endif 240debb7354SJon Loeliger 241debb7354SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 242debb7354SJon Loeliger 243debb7354SJon Loeliger #define CONFIG_L1_INIT_RAM 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */ 247debb7354SJon Loeliger #else 2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */ 249debb7354SJon Loeliger #endif 2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 251debb7354SJon Loeliger 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 255debb7354SJon Loeliger 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 258debb7354SJon Loeliger 259debb7354SJon Loeliger /* Serial Port */ 260debb7354SJon Loeliger #define CONFIG_CONS_INDEX 1 261debb7354SJon Loeliger #undef CONFIG_SERIAL_SOFTWARE_FIFO 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 266debb7354SJon Loeliger 2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 268debb7354SJon Loeliger {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 269debb7354SJon Loeliger 2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 272debb7354SJon Loeliger 273debb7354SJon Loeliger /* Use the HUSH parser */ 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 277debb7354SJon Loeliger #endif 278debb7354SJon Loeliger 2795c9efb36SJon Loeliger /* 2805c9efb36SJon Loeliger * Pass open firmware flat tree to kernel 2815c9efb36SJon Loeliger */ 282ea9f7395SJon Loeliger #define CONFIG_OF_LIBFDT 1 283debb7354SJon Loeliger #define CONFIG_OF_BOARD_SETUP 1 284ea9f7395SJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS 1 285debb7354SJon Loeliger 286debb7354SJon Loeliger 2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF 1 2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL 1 289debb7354SJon Loeliger 290586d1d5aSJon Loeliger /* 291586d1d5aSJon Loeliger * I2C 292586d1d5aSJon Loeliger */ 29320476726SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 294debb7354SJon Loeliger #define CONFIG_HARD_I2C /* I2C with hardware support*/ 295debb7354SJon Loeliger #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3100 300debb7354SJon Loeliger 301586d1d5aSJon Loeliger /* 302586d1d5aSJon Loeliger * RapidIO MMU 303586d1d5aSJon Loeliger */ 3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_BASE 0xc0000000 /* base address */ 3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE 3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */ 307debb7354SJon Loeliger 308debb7354SJon Loeliger /* 309debb7354SJon Loeliger * General PCI 310debb7354SJon Loeliger * Addresses are mapped 1-1. 311debb7354SJon Loeliger */ 3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 318debb7354SJon Loeliger 319debb7354SJon Loeliger /* For RTL8139 */ 320bc09cf3cSJin Zhengxiong-R64188 #define KSEG1ADDR(x) ({u32 _x=le32_to_cpu(*(u32 *)(x)); (&_x);}) 321debb7354SJon Loeliger #define _IO_BASE 0x00000000 322debb7354SJon Loeliger 323b5431560SBecky Bruce #define CONFIG_SYS_PCI2_MEM_BASE (CONFIG_SYS_PCI1_MEM_BASE \ 324b5431560SBecky Bruce + CONFIG_SYS_PCI1_MEM_SIZE) 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */ 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 328b5431560SBecky Bruce #define CONFIG_SYS_PCI2_IO_PHYS (CONFIG_SYS_PCI1_IO_PHYS \ 329b5431560SBecky Bruce + CONFIG_SYS_PCI1_IO_SIZE) 3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 331debb7354SJon Loeliger 332debb7354SJon Loeliger #if defined(CONFIG_PCI) 333debb7354SJon Loeliger 334debb7354SJon Loeliger #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 335debb7354SJon Loeliger 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE 337debb7354SJon Loeliger 338debb7354SJon Loeliger #define CONFIG_NET_MULTI 339debb7354SJon Loeliger #define CONFIG_PCI_PNP /* do pci plug-and-play */ 340debb7354SJon Loeliger 341debb7354SJon Loeliger #define CONFIG_RTL8139 342debb7354SJon Loeliger 343debb7354SJon Loeliger #undef CONFIG_EEPRO100 344debb7354SJon Loeliger #undef CONFIG_TULIP 345debb7354SJon Loeliger 346a81d1c0bSZhang Wei /************************************************************ 347a81d1c0bSZhang Wei * USB support 348a81d1c0bSZhang Wei ************************************************************/ 349a81d1c0bSZhang Wei #define CONFIG_PCI_OHCI 1 350a81d1c0bSZhang Wei #define CONFIG_USB_OHCI_NEW 1 351a81d1c0bSZhang Wei #define CONFIG_USB_KEYBOARD 1 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DEVICE_DEREGISTER 3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EVENT_POLL 1 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 357a81d1c0bSZhang Wei 3580f460a1eSJason Jin /*PCIE video card used*/ 3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define VIDEO_IO_OFFSET CONFIG_SYS_PCI2_IO_PHYS 3600f460a1eSJason Jin 3610f460a1eSJason Jin /*PCI video card used*/ 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_PHYS*/ 3630f460a1eSJason Jin 3640f460a1eSJason Jin /* video */ 3650f460a1eSJason Jin #define CONFIG_VIDEO 3660f460a1eSJason Jin 3670f460a1eSJason Jin #if defined(CONFIG_VIDEO) 3680f460a1eSJason Jin #define CONFIG_BIOSEMU 3690f460a1eSJason Jin #define CONFIG_CFB_CONSOLE 3700f460a1eSJason Jin #define CONFIG_VIDEO_SW_CURSOR 3710f460a1eSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE 3720f460a1eSJason Jin #define CONFIG_ATI_RADEON_FB 3730f460a1eSJason Jin #define CONFIG_VIDEO_LOGO 3740f460a1eSJason Jin /*#define CONFIG_CONSOLE_CURSOR*/ 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCI2_IO_PHYS 3760f460a1eSJason Jin #endif 3770f460a1eSJason Jin 378debb7354SJon Loeliger #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 379debb7354SJon Loeliger 380dabf9ef8SJin Zhengxiong #define CONFIG_DOS_PARTITION 381dabf9ef8SJin Zhengxiong #define CONFIG_SCSI_AHCI 382dabf9ef8SJin Zhengxiong 383dabf9ef8SJin Zhengxiong #ifdef CONFIG_SCSI_AHCI 384dabf9ef8SJin Zhengxiong #define CONFIG_SATA_ULI5288 3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN 1 3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 389dabf9ef8SJin Zhengxiong #endif 390dabf9ef8SJin Zhengxiong 3910f460a1eSJason Jin #define CONFIG_MPC86XX_PCI2 3920f460a1eSJason Jin 393debb7354SJon Loeliger #endif /* CONFIG_PCI */ 394debb7354SJon Loeliger 395debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET) 396debb7354SJon Loeliger 397debb7354SJon Loeliger #ifndef CONFIG_NET_MULTI 398debb7354SJon Loeliger #define CONFIG_NET_MULTI 1 399debb7354SJon Loeliger #endif 400debb7354SJon Loeliger 401debb7354SJon Loeliger #define CONFIG_MII 1 /* MII PHY management */ 402debb7354SJon Loeliger 403255a3577SKim Phillips #define CONFIG_TSEC1 1 404255a3577SKim Phillips #define CONFIG_TSEC1_NAME "eTSEC1" 405255a3577SKim Phillips #define CONFIG_TSEC2 1 406255a3577SKim Phillips #define CONFIG_TSEC2_NAME "eTSEC2" 407255a3577SKim Phillips #define CONFIG_TSEC3 1 408255a3577SKim Phillips #define CONFIG_TSEC3_NAME "eTSEC3" 409255a3577SKim Phillips #define CONFIG_TSEC4 1 410255a3577SKim Phillips #define CONFIG_TSEC4_NAME "eTSEC4" 411debb7354SJon Loeliger 412debb7354SJon Loeliger #define TSEC1_PHY_ADDR 0 413debb7354SJon Loeliger #define TSEC2_PHY_ADDR 1 414debb7354SJon Loeliger #define TSEC3_PHY_ADDR 2 415debb7354SJon Loeliger #define TSEC4_PHY_ADDR 3 416debb7354SJon Loeliger #define TSEC1_PHYIDX 0 417debb7354SJon Loeliger #define TSEC2_PHYIDX 0 418debb7354SJon Loeliger #define TSEC3_PHYIDX 0 419debb7354SJon Loeliger #define TSEC4_PHYIDX 0 4203a79013eSAndy Fleming #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4213a79013eSAndy Fleming #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4223a79013eSAndy Fleming #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4233a79013eSAndy Fleming #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 424debb7354SJon Loeliger 425debb7354SJon Loeliger #define CONFIG_ETHPRIME "eTSEC1" 426debb7354SJon Loeliger 427debb7354SJon Loeliger #endif /* CONFIG_TSEC_ENET */ 428debb7354SJon Loeliger 429586d1d5aSJon Loeliger /* 430586d1d5aSJon Loeliger * BAT0 2G Cacheable, non-guarded 431debb7354SJon Loeliger * 0x0000_0000 2G DDR 432debb7354SJon Loeliger */ 4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP) 4356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE ) 4366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U 437debb7354SJon Loeliger 438586d1d5aSJon Loeliger /* 439af5d100eSBecky Bruce * BAT1 unused 440af5d100eSBecky Bruce */ 441af5d100eSBecky Bruce #define CONFIG_SYS_DBAT1L 0 442af5d100eSBecky Bruce #define CONFIG_SYS_DBAT1U 0 443af5d100eSBecky Bruce #define CONFIG_SYS_IBAT1L 0 444af5d100eSBecky Bruce #define CONFIG_SYS_IBAT1U 0 445af5d100eSBecky Bruce 446af5d100eSBecky Bruce /* if CONFIG_PCI: 447af5d100eSBecky Bruce * BAT2 1G Cache-inhibited, guarded 448debb7354SJon Loeliger * 0x8000_0000 512M PCI-Express 1 Memory 449debb7354SJon Loeliger * 0xa000_0000 512M PCI-Express 2 Memory 450586d1d5aSJon Loeliger * Changed it for operating from 0xd0000000 451af5d100eSBecky Bruce * 452af5d100eSBecky Bruce * if CONFIG_RIO 453586d1d5aSJon Loeliger * BAT2 512M Cache-inhibited, guarded 454debb7354SJon Loeliger * 0xc000_0000 512M RapidIO Memory 455debb7354SJon Loeliger */ 456af5d100eSBecky Bruce #ifdef CONFIG_PCI 457af5d100eSBecky Bruce #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW \ 458af5d100eSBecky Bruce | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 459af5d100eSBecky Bruce #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_1G \ 460af5d100eSBecky Bruce | BATU_VS | BATU_VP) 461af5d100eSBecky Bruce #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW \ 462af5d100eSBecky Bruce | BATL_CACHEINHIBIT) 463af5d100eSBecky Bruce #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 464af5d100eSBecky Bruce #else /* CONFIG_RIO */ 4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \ 4665c9efb36SJon Loeliger | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP) 4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 470af5d100eSBecky Bruce #endif 471debb7354SJon Loeliger 472586d1d5aSJon Loeliger /* 473586d1d5aSJon Loeliger * BAT3 4M Cache-inhibited, guarded 474debb7354SJon Loeliger * 0xf800_0000 4M CCSR 475debb7354SJon Loeliger */ 4766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \ 4775c9efb36SJon Loeliger | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP) 4796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) 4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U 481debb7354SJon Loeliger 482586d1d5aSJon Loeliger /* 483586d1d5aSJon Loeliger * BAT4 32M Cache-inhibited, guarded 484debb7354SJon Loeliger * 0xe200_0000 16M PCI-Express 1 I/O 485debb7354SJon Loeliger * 0xe300_0000 16M PCI-Express 2 I/0 486586d1d5aSJon Loeliger * Note that this is at 0xe0000000 487debb7354SJon Loeliger */ 4886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW \ 4895c9efb36SJon Loeliger | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCI1_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP) 4916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 4926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U 493debb7354SJon Loeliger 494586d1d5aSJon Loeliger /* 495586d1d5aSJon Loeliger * BAT5 128K Cacheable, non-guarded 496debb7354SJon Loeliger * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory) 497debb7354SJon Loeliger */ 4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 4996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 5006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L 5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U 502debb7354SJon Loeliger 503586d1d5aSJon Loeliger /* 504586d1d5aSJon Loeliger * BAT6 32M Cache-inhibited, guarded 505debb7354SJon Loeliger * 0xfe00_0000 32M FLASH 506debb7354SJon Loeliger */ 5076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \ 5085c9efb36SJon Loeliger | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 5096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP) 5106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE) 5116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U 512debb7354SJon Loeliger 5136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L 0x00000000 5146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U 0x00000000 5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0x00000000 5166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0x00000000 517debb7354SJon Loeliger 518debb7354SJon Loeliger /* 519debb7354SJon Loeliger * Environment 520debb7354SJon Loeliger */ 5216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 5225a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 5236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000) 5240e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ 5250e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 526debb7354SJon Loeliger #else 52793f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 5290e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 530debb7354SJon Loeliger #endif 531debb7354SJon Loeliger 532debb7354SJon Loeliger #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 5336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 534debb7354SJon Loeliger 5352f9c19e4SJon Loeliger 5362f9c19e4SJon Loeliger /* 537659e2f67SJon Loeliger * BOOTP options 538659e2f67SJon Loeliger */ 539659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 540659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 541659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 542659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 543659e2f67SJon Loeliger 544659e2f67SJon Loeliger 545659e2f67SJon Loeliger /* 5462f9c19e4SJon Loeliger * Command line configuration. 5472f9c19e4SJon Loeliger */ 5482f9c19e4SJon Loeliger #include <config_cmd_default.h> 5492f9c19e4SJon Loeliger 5502f9c19e4SJon Loeliger #define CONFIG_CMD_PING 5512f9c19e4SJon Loeliger #define CONFIG_CMD_I2C 5524f93f8b1SBecky Bruce #define CONFIG_CMD_REGINFO 5532f9c19e4SJon Loeliger 5546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 5552f9c19e4SJon Loeliger #undef CONFIG_CMD_ENV 556debb7354SJon Loeliger #endif 557debb7354SJon Loeliger 5582f9c19e4SJon Loeliger #if defined(CONFIG_PCI) 5592f9c19e4SJon Loeliger #define CONFIG_CMD_PCI 5602f9c19e4SJon Loeliger #define CONFIG_CMD_SCSI 5612f9c19e4SJon Loeliger #define CONFIG_CMD_EXT2 562bbf4796fSZhang Wei #define CONFIG_CMD_USB 5632f9c19e4SJon Loeliger #endif 5642f9c19e4SJon Loeliger 565debb7354SJon Loeliger 566debb7354SJon Loeliger #undef CONFIG_WATCHDOG /* watchdog disabled */ 567debb7354SJon Loeliger 568debb7354SJon Loeliger /* 569debb7354SJon Loeliger * Miscellaneous configurable options 570debb7354SJon Loeliger */ 5716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5726bee764bSTimur Tabi #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 5736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 575debb7354SJon Loeliger 5762f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB) 5776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 578debb7354SJon Loeliger #else 5796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 580debb7354SJon Loeliger #endif 581debb7354SJon Loeliger 5826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 5836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 5856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 586debb7354SJon Loeliger 587debb7354SJon Loeliger /* 588debb7354SJon Loeliger * For booting Linux, the board info and command line data 589debb7354SJon Loeliger * have to be in the first 8 MB of memory, since this is 590debb7354SJon Loeliger * the maximum mapped by the Linux kernel during initialization. 591debb7354SJon Loeliger */ 5926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 593debb7354SJon Loeliger 594debb7354SJon Loeliger /* 595debb7354SJon Loeliger * Internal Definitions 596debb7354SJon Loeliger * 597debb7354SJon Loeliger * Boot Flags 598debb7354SJon Loeliger */ 599debb7354SJon Loeliger #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 600debb7354SJon Loeliger #define BOOTFLAG_WARM 0x02 /* Software reboot */ 601debb7354SJon Loeliger 6022f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB) 603debb7354SJon Loeliger #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 604debb7354SJon Loeliger #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 605debb7354SJon Loeliger #endif 606debb7354SJon Loeliger 607debb7354SJon Loeliger /* 608debb7354SJon Loeliger * Environment Configuration 609debb7354SJon Loeliger */ 610debb7354SJon Loeliger 611debb7354SJon Loeliger /* The mac addresses for all ethernet interface */ 612debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET) 613debb7354SJon Loeliger #define CONFIG_ETHADDR 00:E0:0C:00:00:01 614debb7354SJon Loeliger #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 615debb7354SJon Loeliger #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 616debb7354SJon Loeliger #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD 617debb7354SJon Loeliger #endif 618debb7354SJon Loeliger 61910327dc5SAndy Fleming #define CONFIG_HAS_ETH0 1 620debb7354SJon Loeliger #define CONFIG_HAS_ETH1 1 621debb7354SJon Loeliger #define CONFIG_HAS_ETH2 1 622debb7354SJon Loeliger #define CONFIG_HAS_ETH3 1 623debb7354SJon Loeliger 62418b6c8cdSJon Loeliger #define CONFIG_IPADDR 192.168.1.100 625debb7354SJon Loeliger 626debb7354SJon Loeliger #define CONFIG_HOSTNAME unknown 627debb7354SJon Loeliger #define CONFIG_ROOTPATH /opt/nfsroot 628debb7354SJon Loeliger #define CONFIG_BOOTFILE uImage 62932922cdcSEd Swarthout #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 630debb7354SJon Loeliger 6315c9efb36SJon Loeliger #define CONFIG_SERVERIP 192.168.1.1 63218b6c8cdSJon Loeliger #define CONFIG_GATEWAYIP 192.168.1.1 6335c9efb36SJon Loeliger #define CONFIG_NETMASK 255.255.255.0 634debb7354SJon Loeliger 6355c9efb36SJon Loeliger /* default location for tftp and bootm */ 6365c9efb36SJon Loeliger #define CONFIG_LOADADDR 1000000 637debb7354SJon Loeliger 638debb7354SJon Loeliger #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 63918b6c8cdSJon Loeliger #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 640debb7354SJon Loeliger 641debb7354SJon Loeliger #define CONFIG_BAUDRATE 115200 642debb7354SJon Loeliger 643debb7354SJon Loeliger #define CONFIG_EXTRA_ENV_SETTINGS \ 644debb7354SJon Loeliger "netdev=eth0\0" \ 64532922cdcSEd Swarthout "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 64632922cdcSEd Swarthout "tftpflash=tftpboot $loadaddr $uboot; " \ 64732922cdcSEd Swarthout "protect off " MK_STR(TEXT_BASE) " +$filesize; " \ 64832922cdcSEd Swarthout "erase " MK_STR(TEXT_BASE) " +$filesize; " \ 64932922cdcSEd Swarthout "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \ 65032922cdcSEd Swarthout "protect on " MK_STR(TEXT_BASE) " +$filesize; " \ 65132922cdcSEd Swarthout "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \ 652debb7354SJon Loeliger "consoledev=ttyS0\0" \ 6535567806bSHaiying Wang "ramdiskaddr=2000000\0" \ 654debb7354SJon Loeliger "ramdiskfile=your.ramdisk.u-boot\0" \ 655ea9f7395SJon Loeliger "fdtaddr=c00000\0" \ 656ea9f7395SJon Loeliger "fdtfile=mpc8641_hpcn.dtb\0" \ 657debb7354SJon Loeliger "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \ 658debb7354SJon Loeliger "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \ 659debb7354SJon Loeliger "maxcpus=2" 660debb7354SJon Loeliger 661debb7354SJon Loeliger 662debb7354SJon Loeliger #define CONFIG_NFSBOOTCOMMAND \ 663debb7354SJon Loeliger "setenv bootargs root=/dev/nfs rw " \ 664debb7354SJon Loeliger "nfsroot=$serverip:$rootpath " \ 665debb7354SJon Loeliger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 666debb7354SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 667debb7354SJon Loeliger "tftp $loadaddr $bootfile;" \ 668ea9f7395SJon Loeliger "tftp $fdtaddr $fdtfile;" \ 669ea9f7395SJon Loeliger "bootm $loadaddr - $fdtaddr" 670debb7354SJon Loeliger 671debb7354SJon Loeliger #define CONFIG_RAMBOOTCOMMAND \ 672debb7354SJon Loeliger "setenv bootargs root=/dev/ram rw " \ 673debb7354SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 674debb7354SJon Loeliger "tftp $ramdiskaddr $ramdiskfile;" \ 675debb7354SJon Loeliger "tftp $loadaddr $bootfile;" \ 676ea9f7395SJon Loeliger "tftp $fdtaddr $fdtfile;" \ 677ea9f7395SJon Loeliger "bootm $loadaddr $ramdiskaddr $fdtaddr" 678debb7354SJon Loeliger 679debb7354SJon Loeliger #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 680debb7354SJon Loeliger 681debb7354SJon Loeliger #endif /* __CONFIG_H */ 682