xref: /rk3399_rockchip-uboot/include/configs/MPC8641HPCN.h (revision 00f792e0df9ae942427e44595a0f4379582accee)
1debb7354SJon Loeliger /*
21b77ca8aSKumar Gala  * Copyright 2006, 2010-2011 Freescale Semiconductor.
35c9efb36SJon Loeliger  *
4debb7354SJon Loeliger  * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5debb7354SJon Loeliger  *
6debb7354SJon Loeliger  * See file CREDITS for list of people who contributed to this
7debb7354SJon Loeliger  * project.
8debb7354SJon Loeliger  *
9debb7354SJon Loeliger  * This program is free software; you can redistribute it and/or
10debb7354SJon Loeliger  * modify it under the terms of the GNU General Public License as
11debb7354SJon Loeliger  * published by the Free Software Foundation; either version 2 of
12debb7354SJon Loeliger  * the License, or (at your option) any later version.
13debb7354SJon Loeliger  *
14debb7354SJon Loeliger  * This program is distributed in the hope that it will be useful,
15debb7354SJon Loeliger  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16debb7354SJon Loeliger  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
17debb7354SJon Loeliger  * GNU General Public License for more details.
18debb7354SJon Loeliger  *
19debb7354SJon Loeliger  * You should have received a copy of the GNU General Public License
20debb7354SJon Loeliger  * along with this program; if not, write to the Free Software
21debb7354SJon Loeliger  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22debb7354SJon Loeliger  * MA 02111-1307 USA
23debb7354SJon Loeliger  */
24debb7354SJon Loeliger 
25debb7354SJon Loeliger /*
265c9efb36SJon Loeliger  * MPC8641HPCN board configuration file
27debb7354SJon Loeliger  *
28debb7354SJon Loeliger  * Make sure you change the MAC address and other network params first,
29debb7354SJon Loeliger  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30debb7354SJon Loeliger  */
31debb7354SJon Loeliger 
32debb7354SJon Loeliger #ifndef __CONFIG_H
33debb7354SJon Loeliger #define __CONFIG_H
34debb7354SJon Loeliger 
35debb7354SJon Loeliger /* High Level Configuration Options */
36debb7354SJon Loeliger #define CONFIG_MPC86xx		1	/* MPC86xx */
37debb7354SJon Loeliger #define CONFIG_MPC8641		1	/* MPC8641 specific */
38debb7354SJon Loeliger #define CONFIG_MPC8641HPCN	1	/* MPC8641HPCN board specific */
397649a590SKumar Gala #define CONFIG_MP		1	/* support multiple processors */
40debb7354SJon Loeliger #define CONFIG_LINUX_RESET_VEC	0x100	/* Reset vector used by Linux */
413111d32cSBecky Bruce /*#define CONFIG_PHYS_64BIT	1*/	/* Place devices in 36-bit space */
42d591a80eSBecky Bruce #define CONFIG_ADDR_MAP		1	/* Use addr map */
43debb7354SJon Loeliger 
442ae18241SWolfgang Denk /*
452ae18241SWolfgang Denk  * default CCSRBAR is at 0xff700000
462ae18241SWolfgang Denk  * assume U-Boot is less than 0.5MB
472ae18241SWolfgang Denk  */
482ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xeff00000
492ae18241SWolfgang Denk 
50debb7354SJon Loeliger #ifdef RUN_DIAG
516bf98b13SBecky Bruce #define CONFIG_SYS_DIAG_ADDR	     CONFIG_SYS_FLASH_BASE
52debb7354SJon Loeliger #endif
535c9efb36SJon Loeliger 
54af5d100eSBecky Bruce /*
551266df88SBecky Bruce  * virtual address to be used for temporary mappings.  There
561266df88SBecky Bruce  * should be 128k free at this VA.
571266df88SBecky Bruce  */
581266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA	0xe0000000
591266df88SBecky Bruce 
601b77ca8aSKumar Gala #define CONFIG_SYS_SRIO
611b77ca8aSKumar Gala #define CONFIG_SRIO1			/* SRIO port 1 */
62af5d100eSBecky Bruce 
6363cec581SEd Swarthout #define CONFIG_PCI		1	/* Enable PCI/PCIE */
6446f3e385SKumar Gala #define CONFIG_PCIE1		1	/* PCIE controler 1 (ULI bridge) */
6546f3e385SKumar Gala #define CONFIG_PCIE2		1	/* PCIE controler 2 (slot) */
6663cec581SEd Swarthout #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
678ba93f68SKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
684933b91fSBecky Bruce #define CONFIG_FSL_LAW		1	/* Use common FSL law init code */
695c9efb36SJon Loeliger 
70debb7354SJon Loeliger #define CONFIG_TSEC_ENET		/* tsec ethernet support */
71debb7354SJon Loeliger #define CONFIG_ENV_OVERWRITE
725c9efb36SJon Loeliger 
734bbfd3e2SPeter Tyser #define CONFIG_BAT_RW		1	/* Use common BAT rw code */
7431d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported and enabled */
75d591a80eSBecky Bruce #define CONFIG_SYS_NUM_ADDR_MAP 8	/* Number of addr map slots = 8 dbats */
76debb7354SJon Loeliger 
77debb7354SJon Loeliger #define CONFIG_ALTIVEC		1
785c9efb36SJon Loeliger 
795c9efb36SJon Loeliger /*
80debb7354SJon Loeliger  * L2CR setup -- make sure this is right for your board!
81debb7354SJon Loeliger  */
826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2
83debb7354SJon Loeliger #define L2_INIT		0
84debb7354SJon Loeliger #define L2_ENABLE	(L2CR_L2E)
85debb7354SJon Loeliger 
86debb7354SJon Loeliger #ifndef CONFIG_SYS_CLK_FREQ
8763cec581SEd Swarthout #ifndef __ASSEMBLY__
8863cec581SEd Swarthout extern unsigned long get_board_sys_clk(unsigned long dummy);
8963cec581SEd Swarthout #endif
90debb7354SJon Loeliger #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
91debb7354SJon Loeliger #endif
92debb7354SJon Loeliger 
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
95debb7354SJon Loeliger 
96debb7354SJon Loeliger /*
973111d32cSBecky Bruce  * With the exception of PCI Memory and Rapid IO, most devices will simply
983111d32cSBecky Bruce  * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
993111d32cSBecky Bruce  * when 36-bit is enabled.  When 36-bit is not enabled, these bits are 0.
1003111d32cSBecky Bruce  */
1013111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
1021605cc9eSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
1033111d32cSBecky Bruce #else
1041605cc9eSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
1053111d32cSBecky Bruce #endif
1063111d32cSBecky Bruce 
1073111d32cSBecky Bruce /*
108debb7354SJon Loeliger  * Base addresses -- Note these are effective addresses where the
109debb7354SJon Loeliger  * actual resources get mapped (not physical addresses)
110debb7354SJon Loeliger  */
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
112c759a01aSBecky Bruce #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
114debb7354SJon Loeliger 
1153111d32cSBecky Bruce /* Physical addresses */
1163111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
1171605cc9eSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	CONFIG_SYS_PHYS_ADDR_HIGH
1181605cc9eSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS \
1191605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
1201605cc9eSBecky Bruce 			    CONFIG_SYS_CCSRBAR_PHYS_HIGH)
1213111d32cSBecky Bruce 
122076bff8fSyork #define CONFIG_HWCONFIG	/* use hwconfig to control memory interleaving */
123076bff8fSyork 
124debb7354SJon Loeliger /*
125debb7354SJon Loeliger  * DDR Setup
126debb7354SJon Loeliger  */
1276a8e5692SKumar Gala #define CONFIG_FSL_DDR2
1286a8e5692SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
1296a8e5692SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
1306a8e5692SKumar Gala #define CONFIG_DDR_SPD
1316a8e5692SKumar Gala 
1326a8e5692SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
1336a8e5692SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
1346a8e5692SKumar Gala 
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1371266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
138fcb28e76SJin Zhengxiong #define CONFIG_VERY_BIG_RAM
139debb7354SJon Loeliger 
1406a8e5692SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	2
1416a8e5692SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	2
1426a8e5692SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
143debb7354SJon Loeliger 
144debb7354SJon Loeliger /*
1456a8e5692SKumar Gala  * I2C addresses of SPD EEPROMs
146debb7354SJon Loeliger  */
1476a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
1486a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 0 DIMM 1 */
1496a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS3	0x53	/* CTLR 1 DIMM 0 */
1506a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS4	0x54	/* CTLR 1 DIMM 1 */
151debb7354SJon Loeliger 
1526a8e5692SKumar Gala 
1536a8e5692SKumar Gala /*
1546a8e5692SKumar Gala  * These are used when DDR doesn't use SPD.
1556a8e5692SKumar Gala  */
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		256		/* DDR is 256MB */
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102      /* Enable, no interleaving */
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	0x00260802
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x39357322
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1		0x00480432
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2		0x00000000
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x06090100
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL		0xe3008000	/* Type = DDR2 */
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2	0x04400000
172debb7354SJon Loeliger 
173ad8f8687SJon Loeliger #define CONFIG_ID_EEPROM
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID
17532628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
178debb7354SJon Loeliger 
179c759a01aSBecky Bruce #define CONFIG_SYS_FLASH_BASE		0xef800000     /* start of FLASH 8M */
1801605cc9eSBecky Bruce #define CONFIG_SYS_FLASH_BASE_PHYS_LOW	CONFIG_SYS_FLASH_BASE
1811605cc9eSBecky Bruce #define CONFIG_SYS_FLASH_BASE_PHYS \
1821605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
1831605cc9eSBecky Bruce 			    CONFIG_SYS_PHYS_ADDR_HIGH)
1843111d32cSBecky Bruce 
185b81b773eSBecky Bruce #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
186debb7354SJon Loeliger 
1873111d32cSBecky Bruce #define CONFIG_SYS_BR0_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
188170deacbSBecky Bruce 				 | 0x00001001)	/* port size 16bit */
189170deacbSBecky Bruce #define CONFIG_SYS_OR0_PRELIM	0xff806ff7	/* 8MB Boot Flash area*/
190debb7354SJon Loeliger 
1913111d32cSBecky Bruce #define CONFIG_SYS_BR2_PRELIM	(BR_PHYS_ADDR(CF_BASE_PHYS)		\
19205df3e5aSBecky Bruce 				 | 0x00001001)	/* port size 16bit */
193c759a01aSBecky Bruce #define CONFIG_SYS_OR2_PRELIM	0xffffeff7	/* 32k Compact Flash */
194debb7354SJon Loeliger 
1953111d32cSBecky Bruce #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS)	\
196b5431560SBecky Bruce 				 | 0x00000801) /* port size 8bit */
197c759a01aSBecky Bruce #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32k PIXIS area*/
198debb7354SJon Loeliger 
199c759a01aSBecky Bruce /*
200c759a01aSBecky Bruce  * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
201c759a01aSBecky Bruce  * The PIXIS and CF by themselves aren't large enough to take up the 128k
202c759a01aSBecky Bruce  * required for the smallest BAT mapping, so there's a 64k hole.
203c759a01aSBecky Bruce  */
204c759a01aSBecky Bruce #define CONFIG_SYS_LBC_BASE		0xffde0000
2051605cc9eSBecky Bruce #define CONFIG_SYS_LBC_BASE_PHYS_LOW	CONFIG_SYS_LBC_BASE
2065c9efb36SJon Loeliger 
2077608d75fSKim Phillips #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
208c759a01aSBecky Bruce #define PIXIS_BASE		(CONFIG_SYS_LBC_BASE + 0x00010000)
2091605cc9eSBecky Bruce #define PIXIS_BASE_PHYS_LOW	(CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
2101605cc9eSBecky Bruce #define PIXIS_BASE_PHYS		PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
2111605cc9eSBecky Bruce 						    CONFIG_SYS_PHYS_ADDR_HIGH)
212c759a01aSBecky Bruce #define PIXIS_SIZE		0x00008000	/* 32k */
2135c9efb36SJon Loeliger #define PIXIS_ID		0x0	/* Board ID at offset 0 */
2145c9efb36SJon Loeliger #define PIXIS_VER		0x1	/* Board version at offset 1 */
215debb7354SJon Loeliger #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
216debb7354SJon Loeliger #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
217debb7354SJon Loeliger #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch register */
218debb7354SJon Loeliger #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
219debb7354SJon Loeliger #define PIXIS_VCTL		0x10	/* VELA Control Register */
220debb7354SJon Loeliger #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
221debb7354SJon Loeliger #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
222debb7354SJon Loeliger #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
2239af9c6bdSKumar Gala #define PIXIS_VBOOT_FMAP	0x80	/* VBOOT - CFG_FLASHMAP */
2249af9c6bdSKumar Gala #define PIXIS_VBOOT_FBANK	0x40	/* VBOOT - CFG_FLASHBANK */
225debb7354SJon Loeliger #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
226debb7354SJon Loeliger #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
227debb7354SJon Loeliger #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
228debb7354SJon Loeliger #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x40	/* Reset altbank mask*/
230debb7354SJon Loeliger 
231b5431560SBecky Bruce /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
232c759a01aSBecky Bruce #define CF_BASE			(PIXIS_BASE + PIXIS_SIZE)
2333111d32cSBecky Bruce #define CF_BASE_PHYS		(PIXIS_BASE_PHYS + PIXIS_SIZE)
234b5431560SBecky Bruce 
235170deacbSBecky Bruce #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
237debb7354SJon Loeliger 
2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
24114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
242bf9a8c34SBecky Bruce #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000	/* early monitor loc */
243debb7354SJon Loeliger 
24400b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
247debb7354SJon Loeliger 
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
250debb7354SJon Loeliger #else
2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_RAMBOOT
252debb7354SJon Loeliger #endif
253debb7354SJon Loeliger 
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
255fa7db9c3SJin Zhengxiong-R64188 #undef CONFIG_SPD_EEPROM
2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE	256
257debb7354SJon Loeliger #endif
258debb7354SJon Loeliger 
259debb7354SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
260debb7354SJon Loeliger 
2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x0fd00000	/* Initial RAM address */
264debb7354SJon Loeliger #else
2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xf8400000	/* Initial RAM address */
266debb7354SJon Loeliger #endif
267553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
268debb7354SJon Loeliger 
26925ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
271debb7354SJon Loeliger 
2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)	/* Reserve 256 kB for Mon */
2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	 /* Reserved for malloc */
274debb7354SJon Loeliger 
275debb7354SJon Loeliger /* Serial Port */
276debb7354SJon Loeliger #define CONFIG_CONS_INDEX     1
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
281debb7354SJon Loeliger 
2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
283debb7354SJon Loeliger 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
284debb7354SJon Loeliger 
2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
287debb7354SJon Loeliger 
288debb7354SJon Loeliger /* Use the HUSH parser */
2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
290debb7354SJon Loeliger 
2915c9efb36SJon Loeliger /*
2925c9efb36SJon Loeliger  * Pass open firmware flat tree to kernel
2935c9efb36SJon Loeliger  */
294ea9f7395SJon Loeliger #define CONFIG_OF_LIBFDT		1
295debb7354SJon Loeliger #define CONFIG_OF_BOARD_SETUP		1
296ea9f7395SJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS	1
297debb7354SJon Loeliger 
298586d1d5aSJon Loeliger /*
299586d1d5aSJon Loeliger  * I2C
300586d1d5aSJon Loeliger  */
301*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C
302*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
303*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
304*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
305*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3100
306*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
307debb7354SJon Loeliger 
308586d1d5aSJon Loeliger /*
309586d1d5aSJon Loeliger  * RapidIO MMU
310586d1d5aSJon Loeliger  */
3111b77ca8aSKumar Gala #define CONFIG_SYS_SRIO1_MEM_BASE	0x80000000	/* base address */
3123111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
3131605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW	0x00000000
3141605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH  0x0000000c
3153111d32cSBecky Bruce #else
3161605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW	CONFIG_SYS_SRIO1_MEM_BASE
3171605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH  0x00000000
3183111d32cSBecky Bruce #endif
3191605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS \
3201605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
3211605cc9eSBecky Bruce 			    CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
3221b77ca8aSKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x20000000	/* 128M */
323debb7354SJon Loeliger 
324debb7354SJon Loeliger /*
325debb7354SJon Loeliger  * General PCI
326debb7354SJon Loeliger  * Addresses are mapped 1-1.
327debb7354SJon Loeliger  */
32849f46f3bSBecky Bruce 
32964e55d5eSKumar Gala #define CONFIG_SYS_PCIE1_NAME		"ULI"
33046f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
3313111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
33246f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
3331605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW	0x00000000
3341605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH	0x0000000c
3353111d32cSBecky Bruce #else
33646f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	CONFIG_SYS_PCIE1_MEM_VIRT
3371605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW	CONFIG_SYS_PCIE1_MEM_VIRT
3381605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH	0x00000000
3393111d32cSBecky Bruce #endif
3401605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS \
3411605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
3421605cc9eSBecky Bruce 			    CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
34346f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
34446f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
34546f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
3461605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_IO_PHYS_LOW	CONFIG_SYS_PCIE1_IO_VIRT
3471605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_IO_PHYS \
3481605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
3491605cc9eSBecky Bruce 			    CONFIG_SYS_PHYS_ADDR_HIGH)
35046f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64K */
351debb7354SJon Loeliger 
3524c78d4a6SBecky Bruce #ifdef CONFIG_PHYS_64BIT
3534c78d4a6SBecky Bruce /*
35446f3e385SKumar Gala  * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
3554c78d4a6SBecky Bruce  * This will increase the amount of PCI address space available for
3564c78d4a6SBecky Bruce  * for mapping RAM.
3574c78d4a6SBecky Bruce  */
35846f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	CONFIG_SYS_PCIE1_MEM_BUS
3594c78d4a6SBecky Bruce #else
36046f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	(CONFIG_SYS_PCIE1_MEM_BUS \
36146f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
3624c78d4a6SBecky Bruce #endif
36346f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 	(CONFIG_SYS_PCIE1_MEM_VIRT \
36446f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
3651605cc9eSBecky Bruce #define CONFIG_SYS_PCIE2_MEM_PHYS_LOW	(CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
3661605cc9eSBecky Bruce 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
3671605cc9eSBecky Bruce #define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH	CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
36846f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	(CONFIG_SYS_PCIE1_MEM_PHYS \
36946f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
37046f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
37146f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
37246f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 	(CONFIG_SYS_PCIE1_IO_VIRT \
37346f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_IO_SIZE)
3741605cc9eSBecky Bruce #define CONFIG_SYS_PCIE2_IO_PHYS_LOW	(CONFIG_SYS_PCIE1_IO_PHYS_LOW \
3751605cc9eSBecky Bruce 					 + CONFIG_SYS_PCIE1_IO_SIZE)
37646f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	(CONFIG_SYS_PCIE1_IO_PHYS \
37746f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_IO_SIZE)
37846f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE	CONFIG_SYS_PCIE1_IO_SIZE
379debb7354SJon Loeliger 
380debb7354SJon Loeliger #if defined(CONFIG_PCI)
381debb7354SJon Loeliger 
382debb7354SJon Loeliger #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
383debb7354SJon Loeliger 
3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
385debb7354SJon Loeliger 
386debb7354SJon Loeliger #define CONFIG_PCI_PNP			/* do pci plug-and-play */
387debb7354SJon Loeliger 
388debb7354SJon Loeliger #define CONFIG_RTL8139
389debb7354SJon Loeliger 
390debb7354SJon Loeliger #undef CONFIG_EEPRO100
391debb7354SJon Loeliger #undef CONFIG_TULIP
392debb7354SJon Loeliger 
393a81d1c0bSZhang Wei /************************************************************
394a81d1c0bSZhang Wei  * USB support
395a81d1c0bSZhang Wei  ************************************************************/
396a81d1c0bSZhang Wei #define CONFIG_PCI_OHCI			1
397a81d1c0bSZhang Wei #define CONFIG_USB_OHCI_NEW		1
398a81d1c0bSZhang Wei #define CONFIG_USB_KEYBOARD		1
39952cb4d4fSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_STDIO_DEREGISTER
4006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EVENT_POLL		1
4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"ohci_pci"
4026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	15
4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS	1
404a81d1c0bSZhang Wei 
4050f460a1eSJason Jin /*PCIE video card used*/
40646f3e385SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE2_IO_VIRT
4070f460a1eSJason Jin 
4080f460a1eSJason Jin /*PCI video card used*/
40946f3e385SKumar Gala /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCIE1_IO_VIRT*/
4100f460a1eSJason Jin 
4110f460a1eSJason Jin /* video */
4120f460a1eSJason Jin #define CONFIG_VIDEO
4130f460a1eSJason Jin 
4140f460a1eSJason Jin #if defined(CONFIG_VIDEO)
4150f460a1eSJason Jin #define CONFIG_BIOSEMU
4160f460a1eSJason Jin #define CONFIG_CFB_CONSOLE
4170f460a1eSJason Jin #define CONFIG_VIDEO_SW_CURSOR
4180f460a1eSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE
4190f460a1eSJason Jin #define CONFIG_ATI_RADEON_FB
4200f460a1eSJason Jin #define CONFIG_VIDEO_LOGO
4210f460a1eSJason Jin /*#define CONFIG_CONSOLE_CURSOR*/
42246f3e385SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
4230f460a1eSJason Jin #endif
4240f460a1eSJason Jin 
425debb7354SJon Loeliger #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
426debb7354SJon Loeliger 
427dabf9ef8SJin Zhengxiong #define CONFIG_DOS_PARTITION
428dabf9ef8SJin Zhengxiong #define CONFIG_SCSI_AHCI
429dabf9ef8SJin Zhengxiong 
430dabf9ef8SJin Zhengxiong #ifdef CONFIG_SCSI_AHCI
431dabf9ef8SJin Zhengxiong #define CONFIG_SATA_ULI5288
4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
4356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
436dabf9ef8SJin Zhengxiong #endif
437dabf9ef8SJin Zhengxiong 
438debb7354SJon Loeliger #endif	/* CONFIG_PCI */
439debb7354SJon Loeliger 
440debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET)
441debb7354SJon Loeliger 
442debb7354SJon Loeliger #define CONFIG_MII		1	/* MII PHY management */
443debb7354SJon Loeliger 
444255a3577SKim Phillips #define CONFIG_TSEC1		1
445255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"eTSEC1"
446255a3577SKim Phillips #define CONFIG_TSEC2		1
447255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"eTSEC2"
448255a3577SKim Phillips #define CONFIG_TSEC3		1
449255a3577SKim Phillips #define CONFIG_TSEC3_NAME	"eTSEC3"
450255a3577SKim Phillips #define CONFIG_TSEC4		1
451255a3577SKim Phillips #define CONFIG_TSEC4_NAME	"eTSEC4"
452debb7354SJon Loeliger 
453debb7354SJon Loeliger #define TSEC1_PHY_ADDR		0
454debb7354SJon Loeliger #define TSEC2_PHY_ADDR		1
455debb7354SJon Loeliger #define TSEC3_PHY_ADDR		2
456debb7354SJon Loeliger #define TSEC4_PHY_ADDR		3
457debb7354SJon Loeliger #define TSEC1_PHYIDX		0
458debb7354SJon Loeliger #define TSEC2_PHYIDX		0
459debb7354SJon Loeliger #define TSEC3_PHYIDX		0
460debb7354SJon Loeliger #define TSEC4_PHYIDX		0
4613a79013eSAndy Fleming #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4623a79013eSAndy Fleming #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4633a79013eSAndy Fleming #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4643a79013eSAndy Fleming #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
465debb7354SJon Loeliger 
466debb7354SJon Loeliger #define CONFIG_ETHPRIME		"eTSEC1"
467debb7354SJon Loeliger 
468debb7354SJon Loeliger #endif	/* CONFIG_TSEC_ENET */
469debb7354SJon Loeliger 
4701605cc9eSBecky Bruce 
4713111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
4723111d32cSBecky Bruce #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
4733111d32cSBecky Bruce #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
4743111d32cSBecky Bruce 
4751605cc9eSBecky Bruce /* Put physical address into the BAT format */
4761605cc9eSBecky Bruce #define BAT_PHYS_ADDR(low, high) \
4771605cc9eSBecky Bruce 	(low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
4781605cc9eSBecky Bruce /* Convert high/low pairs to actual 64-bit value */
4791605cc9eSBecky Bruce #define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
4801605cc9eSBecky Bruce #else
4811605cc9eSBecky Bruce /* 32-bit systems just ignore the "high" bits */
4821605cc9eSBecky Bruce #define BAT_PHYS_ADDR(low, high)        (low)
4831605cc9eSBecky Bruce #define PAIRED_PHYS_TO_PHYS(low, high)  (low)
4841605cc9eSBecky Bruce #endif
4851605cc9eSBecky Bruce 
486586d1d5aSJon Loeliger /*
487c759a01aSBecky Bruce  * BAT0		DDR
488debb7354SJon Loeliger  */
4896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
491debb7354SJon Loeliger 
492586d1d5aSJon Loeliger /*
493c759a01aSBecky Bruce  * BAT1		LBC (PIXIS/CF)
494af5d100eSBecky Bruce  */
4951605cc9eSBecky Bruce #define CONFIG_SYS_DBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
4961605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
4973111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
4983111d32cSBecky Bruce 				 BATL_GUARDEDSTORAGE)
499c759a01aSBecky Bruce #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_LBC_BASE | BATU_BL_128K \
500c759a01aSBecky Bruce 				 | BATU_VS | BATU_VP)
5011605cc9eSBecky Bruce #define CONFIG_SYS_IBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
5021605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5033111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
504c759a01aSBecky Bruce #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
505af5d100eSBecky Bruce 
506af5d100eSBecky Bruce /* if CONFIG_PCI:
50746f3e385SKumar Gala  * BAT2		PCIE1 and PCIE1 MEM
508af5d100eSBecky Bruce  * if CONFIG_RIO
509c759a01aSBecky Bruce  * BAT2		Rapidio Memory
510debb7354SJon Loeliger  */
511af5d100eSBecky Bruce #ifdef CONFIG_PCI
512842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
5131605cc9eSBecky Bruce #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
5141605cc9eSBecky Bruce 					       CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
5153111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5163111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
51746f3e385SKumar Gala #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
518af5d100eSBecky Bruce 				 | BATU_VS | BATU_VP)
5191605cc9eSBecky Bruce #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
5201605cc9eSBecky Bruce 					       CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
5213111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
522af5d100eSBecky Bruce #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
523af5d100eSBecky Bruce #else /* CONFIG_RIO */
5241605cc9eSBecky Bruce #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
5251605cc9eSBecky Bruce 					       CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
5263111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
5273111d32cSBecky Bruce 				 BATL_GUARDEDSTORAGE)
5281b77ca8aSKumar Gala #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
5293111d32cSBecky Bruce 				 | BATU_VS | BATU_VP)
5301605cc9eSBecky Bruce #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
5311605cc9eSBecky Bruce 					       CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
5323111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
534af5d100eSBecky Bruce #endif
535debb7354SJon Loeliger 
536586d1d5aSJon Loeliger /*
537c759a01aSBecky Bruce  * BAT3		CCSR Space
538debb7354SJon Loeliger  */
5391605cc9eSBecky Bruce #define CONFIG_SYS_DBAT3L	(BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
5401605cc9eSBecky Bruce 					       CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5413111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5423111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
543c759a01aSBecky Bruce #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
544c759a01aSBecky Bruce 				 | BATU_VP)
5451605cc9eSBecky Bruce #define CONFIG_SYS_IBAT3L	(BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
5461605cc9eSBecky Bruce 					       CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
5473111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
549debb7354SJon Loeliger 
5503111d32cSBecky Bruce #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
5513111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
5523111d32cSBecky Bruce 				       | BATL_PP_RW | BATL_CACHEINHIBIT \
5533111d32cSBecky Bruce 				       | BATL_GUARDEDSTORAGE)
5543111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
5553111d32cSBecky Bruce 				       | BATU_BL_1M | BATU_VS | BATU_VP)
5563111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
5573111d32cSBecky Bruce 				       | BATL_PP_RW | BATL_CACHEINHIBIT)
5583111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
5593111d32cSBecky Bruce #endif
5603111d32cSBecky Bruce 
561586d1d5aSJon Loeliger /*
56246f3e385SKumar Gala  * BAT4		PCIE1_IO and PCIE2_IO
563debb7354SJon Loeliger  */
5641605cc9eSBecky Bruce #define CONFIG_SYS_DBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
5651605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5663111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5673111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
56846f3e385SKumar Gala #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
569c759a01aSBecky Bruce 				 | BATU_VS | BATU_VP)
5701605cc9eSBecky Bruce #define CONFIG_SYS_IBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
5711605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5723111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
574debb7354SJon Loeliger 
575586d1d5aSJon Loeliger /*
576c759a01aSBecky Bruce  * BAT5		Init RAM for stack in the CPU DCache (no backing memory)
577debb7354SJon Loeliger  */
5786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
5796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
5806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
5816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
582debb7354SJon Loeliger 
583586d1d5aSJon Loeliger /*
584c759a01aSBecky Bruce  * BAT6		FLASH
585debb7354SJon Loeliger  */
5861605cc9eSBecky Bruce #define CONFIG_SYS_DBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
5871605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5883111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5893111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
590170deacbSBecky Bruce #define CONFIG_SYS_DBAT6U	(CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
591170deacbSBecky Bruce 				 | BATU_VP)
5921605cc9eSBecky Bruce #define CONFIG_SYS_IBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
5931605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5943111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
5956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
596debb7354SJon Loeliger 
597bf9a8c34SBecky Bruce /* Map the last 1M of flash where we're running from reset */
598bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
599bf9a8c34SBecky Bruce 				 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
60014d0a02aSWolfgang Denk #define CONFIG_SYS_DBAT6U_EARLY	(CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
601bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
602bf9a8c34SBecky Bruce 				 | BATL_MEMCOHERENCE)
603bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
604bf9a8c34SBecky Bruce 
605c759a01aSBecky Bruce /*
606c759a01aSBecky Bruce  * BAT7		FREE - used later for tmp mappings
607c759a01aSBecky Bruce  */
6086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L 0x00000000
6096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U 0x00000000
6106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0x00000000
6116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0x00000000
612debb7354SJon Loeliger 
613debb7354SJon Loeliger /*
614debb7354SJon Loeliger  * Environment
615debb7354SJon Loeliger  */
6166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
6175a1aceb0SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_IS_IN_FLASH	1
6186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x60000)
6190e8d1586SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_SECT_SIZE		0x10000	/* 64K(one sector) for env */
620debb7354SJon Loeliger #else
62193f6d725SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
6226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
623debb7354SJon Loeliger #endif
6240f2d6602SBecky Bruce #define CONFIG_ENV_SIZE		0x2000
625debb7354SJon Loeliger 
626debb7354SJon Loeliger #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
6276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
628debb7354SJon Loeliger 
6292f9c19e4SJon Loeliger 
6302f9c19e4SJon Loeliger /*
631659e2f67SJon Loeliger  * BOOTP options
632659e2f67SJon Loeliger  */
633659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
634659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
635659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
636659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
637659e2f67SJon Loeliger 
638659e2f67SJon Loeliger 
639659e2f67SJon Loeliger /*
6402f9c19e4SJon Loeliger  * Command line configuration.
6412f9c19e4SJon Loeliger  */
6422f9c19e4SJon Loeliger #include <config_cmd_default.h>
6432f9c19e4SJon Loeliger 
6442f9c19e4SJon Loeliger #define CONFIG_CMD_PING
6452f9c19e4SJon Loeliger #define CONFIG_CMD_I2C
6464f93f8b1SBecky Bruce #define CONFIG_CMD_REGINFO
6472f9c19e4SJon Loeliger 
6486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
649bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
650debb7354SJon Loeliger #endif
651debb7354SJon Loeliger 
6522f9c19e4SJon Loeliger #if defined(CONFIG_PCI)
6532f9c19e4SJon Loeliger     #define CONFIG_CMD_PCI
6542f9c19e4SJon Loeliger     #define CONFIG_CMD_SCSI
6552f9c19e4SJon Loeliger     #define CONFIG_CMD_EXT2
656bbf4796fSZhang Wei     #define CONFIG_CMD_USB
6572f9c19e4SJon Loeliger #endif
6582f9c19e4SJon Loeliger 
659debb7354SJon Loeliger 
660debb7354SJon Loeliger #undef CONFIG_WATCHDOG			/* watchdog disabled */
661debb7354SJon Loeliger 
662debb7354SJon Loeliger /*
663debb7354SJon Loeliger  * Miscellaneous configurable options
664debb7354SJon Loeliger  */
6656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
6666bee764bSTimur Tabi #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
6676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
6686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
669debb7354SJon Loeliger 
6702f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB)
6716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
672debb7354SJon Loeliger #else
6736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
674debb7354SJon Loeliger #endif
675debb7354SJon Loeliger 
6766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
6776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
6786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
6796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
680debb7354SJon Loeliger 
681debb7354SJon Loeliger /*
682debb7354SJon Loeliger  * For booting Linux, the board info and command line data
683debb7354SJon Loeliger  * have to be in the first 8 MB of memory, since this is
684debb7354SJon Loeliger  * the maximum mapped by the Linux kernel during initialization.
685debb7354SJon Loeliger  */
6866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
687debb7354SJon Loeliger 
6882f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB)
689debb7354SJon Loeliger     #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
690debb7354SJon Loeliger     #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
691debb7354SJon Loeliger #endif
692debb7354SJon Loeliger 
693debb7354SJon Loeliger /*
694debb7354SJon Loeliger  * Environment Configuration
695debb7354SJon Loeliger  */
696debb7354SJon Loeliger 
697debb7354SJon Loeliger /* The mac addresses for all ethernet interface */
698debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET)
699debb7354SJon Loeliger #define CONFIG_ETHADDR	 00:E0:0C:00:00:01
700debb7354SJon Loeliger #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
701debb7354SJon Loeliger #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
702debb7354SJon Loeliger #define CONFIG_ETH3ADDR  00:E0:0C:00:03:FD
703debb7354SJon Loeliger #endif
704debb7354SJon Loeliger 
70510327dc5SAndy Fleming #define CONFIG_HAS_ETH0		1
706debb7354SJon Loeliger #define CONFIG_HAS_ETH1		1
707debb7354SJon Loeliger #define CONFIG_HAS_ETH2		1
708debb7354SJon Loeliger #define CONFIG_HAS_ETH3		1
709debb7354SJon Loeliger 
71018b6c8cdSJon Loeliger #define CONFIG_IPADDR		192.168.1.100
711debb7354SJon Loeliger 
712debb7354SJon Loeliger #define CONFIG_HOSTNAME		unknown
7138b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
714b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
71532922cdcSEd Swarthout #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
716debb7354SJon Loeliger 
7175c9efb36SJon Loeliger #define CONFIG_SERVERIP		192.168.1.1
71818b6c8cdSJon Loeliger #define CONFIG_GATEWAYIP	192.168.1.1
7195c9efb36SJon Loeliger #define CONFIG_NETMASK		255.255.255.0
720debb7354SJon Loeliger 
7215c9efb36SJon Loeliger /* default location for tftp and bootm */
7225c9efb36SJon Loeliger #define CONFIG_LOADADDR		1000000
723debb7354SJon Loeliger 
724debb7354SJon Loeliger #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
72518b6c8cdSJon Loeliger #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs */
726debb7354SJon Loeliger 
727debb7354SJon Loeliger #define CONFIG_BAUDRATE	115200
728debb7354SJon Loeliger 
729debb7354SJon Loeliger #define	CONFIG_EXTRA_ENV_SETTINGS					\
730debb7354SJon Loeliger 	"netdev=eth0\0"							\
7315368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
73232922cdcSEd Swarthout 	"tftpflash=tftpboot $loadaddr $uboot; "				\
7335368c55dSMarek Vasut 		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
7345368c55dSMarek Vasut 			" +$filesize; "	\
7355368c55dSMarek Vasut 		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
7365368c55dSMarek Vasut 			" +$filesize; "	\
7375368c55dSMarek Vasut 		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
7385368c55dSMarek Vasut 			" $filesize; "	\
7395368c55dSMarek Vasut 		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
7405368c55dSMarek Vasut 			" +$filesize; "	\
7415368c55dSMarek Vasut 		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
7425368c55dSMarek Vasut 			" $filesize\0"	\
743debb7354SJon Loeliger 	"consoledev=ttyS0\0"						\
7445567806bSHaiying Wang 	"ramdiskaddr=2000000\0"						\
745debb7354SJon Loeliger 	"ramdiskfile=your.ramdisk.u-boot\0"				\
746ea9f7395SJon Loeliger 	"fdtaddr=c00000\0"						\
747ea9f7395SJon Loeliger 	"fdtfile=mpc8641_hpcn.dtb\0"					\
7483111d32cSBecky Bruce 	"en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0"			\
7493111d32cSBecky Bruce 	"dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
750debb7354SJon Loeliger 	"maxcpus=2"
751debb7354SJon Loeliger 
752debb7354SJon Loeliger 
753debb7354SJon Loeliger #define CONFIG_NFSBOOTCOMMAND						\
754debb7354SJon Loeliger 	"setenv bootargs root=/dev/nfs rw "				\
755debb7354SJon Loeliger 	      "nfsroot=$serverip:$rootpath "				\
756debb7354SJon Loeliger 	      "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
757debb7354SJon Loeliger 	      "console=$consoledev,$baudrate $othbootargs;"		\
758debb7354SJon Loeliger 	"tftp $loadaddr $bootfile;"					\
759ea9f7395SJon Loeliger 	"tftp $fdtaddr $fdtfile;"					\
760ea9f7395SJon Loeliger 	"bootm $loadaddr - $fdtaddr"
761debb7354SJon Loeliger 
762debb7354SJon Loeliger #define CONFIG_RAMBOOTCOMMAND						\
763debb7354SJon Loeliger 	"setenv bootargs root=/dev/ram rw "				\
764debb7354SJon Loeliger 	      "console=$consoledev,$baudrate $othbootargs;"		\
765debb7354SJon Loeliger 	"tftp $ramdiskaddr $ramdiskfile;"				\
766debb7354SJon Loeliger 	"tftp $loadaddr $bootfile;"					\
767ea9f7395SJon Loeliger 	"tftp $fdtaddr $fdtfile;"					\
768ea9f7395SJon Loeliger 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
769debb7354SJon Loeliger 
770debb7354SJon Loeliger #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
771debb7354SJon Loeliger 
772debb7354SJon Loeliger #endif	/* __CONFIG_H */
773