xref: /rk3399_rockchip-uboot/include/configs/MPC8641HPCN.h (revision e090579d0a2d1aa38eab94b98877de9bcdd4f31d)
1debb7354SJon Loeliger /*
21b77ca8aSKumar Gala  * Copyright 2006, 2010-2011 Freescale Semiconductor.
35c9efb36SJon Loeliger  *
4debb7354SJon Loeliger  * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5debb7354SJon Loeliger  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7debb7354SJon Loeliger  */
8debb7354SJon Loeliger 
9debb7354SJon Loeliger /*
105c9efb36SJon Loeliger  * MPC8641HPCN board configuration file
11debb7354SJon Loeliger  *
12debb7354SJon Loeliger  * Make sure you change the MAC address and other network params first,
1392ac5208SJoe Hershberger  * search for CONFIG_SERVERIP, etc. in this file.
14debb7354SJon Loeliger  */
15debb7354SJon Loeliger 
16debb7354SJon Loeliger #ifndef __CONFIG_H
17debb7354SJon Loeliger #define __CONFIG_H
18debb7354SJon Loeliger 
19debb7354SJon Loeliger /* High Level Configuration Options */
207649a590SKumar Gala #define CONFIG_MP		1	/* support multiple processors */
21debb7354SJon Loeliger #define CONFIG_LINUX_RESET_VEC	0x100	/* Reset vector used by Linux */
22d591a80eSBecky Bruce #define CONFIG_ADDR_MAP		1	/* Use addr map */
23debb7354SJon Loeliger 
242ae18241SWolfgang Denk /*
252ae18241SWolfgang Denk  * default CCSRBAR is at 0xff700000
262ae18241SWolfgang Denk  * assume U-Boot is less than 0.5MB
272ae18241SWolfgang Denk  */
282ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xeff00000
292ae18241SWolfgang Denk 
30debb7354SJon Loeliger #ifdef RUN_DIAG
316bf98b13SBecky Bruce #define CONFIG_SYS_DIAG_ADDR	     CONFIG_SYS_FLASH_BASE
32debb7354SJon Loeliger #endif
335c9efb36SJon Loeliger 
34af5d100eSBecky Bruce /*
351266df88SBecky Bruce  * virtual address to be used for temporary mappings.  There
361266df88SBecky Bruce  * should be 128k free at this VA.
371266df88SBecky Bruce  */
381266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA	0xe0000000
391266df88SBecky Bruce 
401b77ca8aSKumar Gala #define CONFIG_SYS_SRIO
411b77ca8aSKumar Gala #define CONFIG_SRIO1			/* SRIO port 1 */
42af5d100eSBecky Bruce 
43b38eaec5SRobert P. J. Day #define CONFIG_PCIE1		1	/* PCIE controller 1 (ULI bridge) */
44b38eaec5SRobert P. J. Day #define CONFIG_PCIE2		1	/* PCIE controller 2 (slot) */
4563cec581SEd Swarthout #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
468ba93f68SKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
475c9efb36SJon Loeliger 
48debb7354SJon Loeliger #define CONFIG_TSEC_ENET		/* tsec ethernet support */
49debb7354SJon Loeliger #define CONFIG_ENV_OVERWRITE
505c9efb36SJon Loeliger 
514bbfd3e2SPeter Tyser #define CONFIG_BAT_RW		1	/* Use common BAT rw code */
5231d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported and enabled */
53d591a80eSBecky Bruce #define CONFIG_SYS_NUM_ADDR_MAP 8	/* Number of addr map slots = 8 dbats */
54debb7354SJon Loeliger 
55debb7354SJon Loeliger #define CONFIG_ALTIVEC		1
565c9efb36SJon Loeliger 
575c9efb36SJon Loeliger /*
58debb7354SJon Loeliger  * L2CR setup -- make sure this is right for your board!
59debb7354SJon Loeliger  */
606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2
61debb7354SJon Loeliger #define L2_INIT		0
62debb7354SJon Loeliger #define L2_ENABLE	(L2CR_L2E)
63debb7354SJon Loeliger 
64debb7354SJon Loeliger #ifndef CONFIG_SYS_CLK_FREQ
6563cec581SEd Swarthout #ifndef __ASSEMBLY__
6663cec581SEd Swarthout extern unsigned long get_board_sys_clk(unsigned long dummy);
6763cec581SEd Swarthout #endif
68debb7354SJon Loeliger #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
69debb7354SJon Loeliger #endif
70debb7354SJon Loeliger 
716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
73debb7354SJon Loeliger 
74debb7354SJon Loeliger /*
753111d32cSBecky Bruce  * With the exception of PCI Memory and Rapid IO, most devices will simply
763111d32cSBecky Bruce  * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
773111d32cSBecky Bruce  * when 36-bit is enabled.  When 36-bit is not enabled, these bits are 0.
783111d32cSBecky Bruce  */
793111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
801605cc9eSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
813111d32cSBecky Bruce #else
821605cc9eSBecky Bruce #define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
833111d32cSBecky Bruce #endif
843111d32cSBecky Bruce 
853111d32cSBecky Bruce /*
86debb7354SJon Loeliger  * Base addresses -- Note these are effective addresses where the
87debb7354SJon Loeliger  * actual resources get mapped (not physical addresses)
88debb7354SJon Loeliger  */
89c759a01aSBecky Bruce #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
91debb7354SJon Loeliger 
923111d32cSBecky Bruce /* Physical addresses */
933111d32cSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
941605cc9eSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	CONFIG_SYS_PHYS_ADDR_HIGH
951605cc9eSBecky Bruce #define CONFIG_SYS_CCSRBAR_PHYS \
961605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
971605cc9eSBecky Bruce 			    CONFIG_SYS_CCSRBAR_PHYS_HIGH)
983111d32cSBecky Bruce 
99076bff8fSyork #define CONFIG_HWCONFIG	/* use hwconfig to control memory interleaving */
100076bff8fSyork 
101debb7354SJon Loeliger /*
102debb7354SJon Loeliger  * DDR Setup
103debb7354SJon Loeliger  */
104*e02eae6fSYork Sun #define CONFIG_FSL_DDR_INTERACTIVE
1056a8e5692SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
1066a8e5692SKumar Gala #define CONFIG_DDR_SPD
1076a8e5692SKumar Gala 
1086a8e5692SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
1096a8e5692SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
1106a8e5692SKumar Gala 
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1131266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
114fcb28e76SJin Zhengxiong #define CONFIG_VERY_BIG_RAM
115debb7354SJon Loeliger 
1166a8e5692SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	2
1176a8e5692SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
118debb7354SJon Loeliger 
119debb7354SJon Loeliger /*
1206a8e5692SKumar Gala  * I2C addresses of SPD EEPROMs
121debb7354SJon Loeliger  */
1226a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
1236a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 0 DIMM 1 */
1246a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS3	0x53	/* CTLR 1 DIMM 0 */
1256a8e5692SKumar Gala #define SPD_EEPROM_ADDRESS4	0x54	/* CTLR 1 DIMM 1 */
126debb7354SJon Loeliger 
1276a8e5692SKumar Gala /*
1286a8e5692SKumar Gala  * These are used when DDR doesn't use SPD.
1296a8e5692SKumar Gala  */
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		256		/* DDR is 256MB */
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102      /* Enable, no interleaving */
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	0x00260802
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x39357322
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1		0x00480432
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2		0x00000000
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x06090100
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL		0xe3008000	/* Type = DDR2 */
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2	0x04400000
146debb7354SJon Loeliger 
147ad8f8687SJon Loeliger #define CONFIG_ID_EEPROM
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID
14932628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
152debb7354SJon Loeliger 
153c759a01aSBecky Bruce #define CONFIG_SYS_FLASH_BASE		0xef800000     /* start of FLASH 8M */
1541605cc9eSBecky Bruce #define CONFIG_SYS_FLASH_BASE_PHYS_LOW	CONFIG_SYS_FLASH_BASE
1551605cc9eSBecky Bruce #define CONFIG_SYS_FLASH_BASE_PHYS \
1561605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
1571605cc9eSBecky Bruce 			    CONFIG_SYS_PHYS_ADDR_HIGH)
1583111d32cSBecky Bruce 
159b81b773eSBecky Bruce #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
160debb7354SJon Loeliger 
1613111d32cSBecky Bruce #define CONFIG_SYS_BR0_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
162170deacbSBecky Bruce 				 | 0x00001001)	/* port size 16bit */
163170deacbSBecky Bruce #define CONFIG_SYS_OR0_PRELIM	0xff806ff7	/* 8MB Boot Flash area*/
164debb7354SJon Loeliger 
1653111d32cSBecky Bruce #define CONFIG_SYS_BR2_PRELIM	(BR_PHYS_ADDR(CF_BASE_PHYS)		\
16605df3e5aSBecky Bruce 				 | 0x00001001)	/* port size 16bit */
167c759a01aSBecky Bruce #define CONFIG_SYS_OR2_PRELIM	0xffffeff7	/* 32k Compact Flash */
168debb7354SJon Loeliger 
1693111d32cSBecky Bruce #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS)	\
170b5431560SBecky Bruce 				 | 0x00000801) /* port size 8bit */
171c759a01aSBecky Bruce #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32k PIXIS area*/
172debb7354SJon Loeliger 
173c759a01aSBecky Bruce /*
174c759a01aSBecky Bruce  * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
175c759a01aSBecky Bruce  * The PIXIS and CF by themselves aren't large enough to take up the 128k
176c759a01aSBecky Bruce  * required for the smallest BAT mapping, so there's a 64k hole.
177c759a01aSBecky Bruce  */
178c759a01aSBecky Bruce #define CONFIG_SYS_LBC_BASE		0xffde0000
1791605cc9eSBecky Bruce #define CONFIG_SYS_LBC_BASE_PHYS_LOW	CONFIG_SYS_LBC_BASE
1805c9efb36SJon Loeliger 
1817608d75fSKim Phillips #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
182c759a01aSBecky Bruce #define PIXIS_BASE		(CONFIG_SYS_LBC_BASE + 0x00010000)
1831605cc9eSBecky Bruce #define PIXIS_BASE_PHYS_LOW	(CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
1841605cc9eSBecky Bruce #define PIXIS_BASE_PHYS		PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
1851605cc9eSBecky Bruce 						    CONFIG_SYS_PHYS_ADDR_HIGH)
186c759a01aSBecky Bruce #define PIXIS_SIZE		0x00008000	/* 32k */
1875c9efb36SJon Loeliger #define PIXIS_ID		0x0	/* Board ID at offset 0 */
1885c9efb36SJon Loeliger #define PIXIS_VER		0x1	/* Board version at offset 1 */
189debb7354SJon Loeliger #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
190debb7354SJon Loeliger #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
191debb7354SJon Loeliger #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch register */
192debb7354SJon Loeliger #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
193debb7354SJon Loeliger #define PIXIS_VCTL		0x10	/* VELA Control Register */
194debb7354SJon Loeliger #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
195debb7354SJon Loeliger #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
196debb7354SJon Loeliger #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
1979af9c6bdSKumar Gala #define PIXIS_VBOOT_FMAP	0x80	/* VBOOT - CFG_FLASHMAP */
1989af9c6bdSKumar Gala #define PIXIS_VBOOT_FBANK	0x40	/* VBOOT - CFG_FLASHBANK */
199debb7354SJon Loeliger #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
200debb7354SJon Loeliger #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
201debb7354SJon Loeliger #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
202debb7354SJon Loeliger #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x40	/* Reset altbank mask*/
204debb7354SJon Loeliger 
205b5431560SBecky Bruce /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
206c759a01aSBecky Bruce #define CF_BASE			(PIXIS_BASE + PIXIS_SIZE)
2073111d32cSBecky Bruce #define CF_BASE_PHYS		(PIXIS_BASE_PHYS + PIXIS_SIZE)
208b5431560SBecky Bruce 
209170deacbSBecky Bruce #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
211debb7354SJon Loeliger 
2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
21514d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
216bf9a8c34SBecky Bruce #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000	/* early monitor loc */
217debb7354SJon Loeliger 
21800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
221debb7354SJon Loeliger 
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
224debb7354SJon Loeliger #else
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_RAMBOOT
226debb7354SJon Loeliger #endif
227debb7354SJon Loeliger 
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
229fa7db9c3SJin Zhengxiong-R64188 #undef CONFIG_SPD_EEPROM
2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE	256
231debb7354SJon Loeliger #endif
232debb7354SJon Loeliger 
233debb7354SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
234debb7354SJon Loeliger 
2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK
2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x0fd00000	/* Initial RAM address */
238debb7354SJon Loeliger #else
2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xf8400000	/* Initial RAM address */
240debb7354SJon Loeliger #endif
241553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
242debb7354SJon Loeliger 
24325ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
245debb7354SJon Loeliger 
246221fbd22SScott Wood #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 kB for Mon */
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	 /* Reserved for malloc */
248debb7354SJon Loeliger 
249debb7354SJon Loeliger /* Serial Port */
250debb7354SJon Loeliger #define CONFIG_CONS_INDEX     1
2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
254debb7354SJon Loeliger 
2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
256debb7354SJon Loeliger 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
257debb7354SJon Loeliger 
2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
260debb7354SJon Loeliger 
2615c9efb36SJon Loeliger /*
262586d1d5aSJon Loeliger  * I2C
263586d1d5aSJon Loeliger  */
26400f792e0SHeiko Schocher #define CONFIG_SYS_I2C
26500f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
26600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
26700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
26800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3100
26900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
270debb7354SJon Loeliger 
271586d1d5aSJon Loeliger /*
272586d1d5aSJon Loeliger  * RapidIO MMU
273586d1d5aSJon Loeliger  */
2741b77ca8aSKumar Gala #define CONFIG_SYS_SRIO1_MEM_BASE	0x80000000	/* base address */
2753111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
2761605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW	0x00000000
2771605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH  0x0000000c
2783111d32cSBecky Bruce #else
2791605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW	CONFIG_SYS_SRIO1_MEM_BASE
2801605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH  0x00000000
2813111d32cSBecky Bruce #endif
2821605cc9eSBecky Bruce #define CONFIG_SYS_SRIO1_MEM_PHYS \
2831605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
2841605cc9eSBecky Bruce 			    CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
2851b77ca8aSKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x20000000	/* 128M */
286debb7354SJon Loeliger 
287debb7354SJon Loeliger /*
288debb7354SJon Loeliger  * General PCI
289debb7354SJon Loeliger  * Addresses are mapped 1-1.
290debb7354SJon Loeliger  */
29149f46f3bSBecky Bruce 
29264e55d5eSKumar Gala #define CONFIG_SYS_PCIE1_NAME		"ULI"
29346f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
2943111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
29546f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
2961605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW	0x00000000
2971605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH	0x0000000c
2983111d32cSBecky Bruce #else
29946f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	CONFIG_SYS_PCIE1_MEM_VIRT
3001605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW	CONFIG_SYS_PCIE1_MEM_VIRT
3011605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH	0x00000000
3023111d32cSBecky Bruce #endif
3031605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS \
3041605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
3051605cc9eSBecky Bruce 			    CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
30646f3e385SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
30746f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
30846f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
3091605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_IO_PHYS_LOW	CONFIG_SYS_PCIE1_IO_VIRT
3101605cc9eSBecky Bruce #define CONFIG_SYS_PCIE1_IO_PHYS \
3111605cc9eSBecky Bruce 	PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
3121605cc9eSBecky Bruce 			    CONFIG_SYS_PHYS_ADDR_HIGH)
31346f3e385SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64K */
314debb7354SJon Loeliger 
3154c78d4a6SBecky Bruce #ifdef CONFIG_PHYS_64BIT
3164c78d4a6SBecky Bruce /*
31746f3e385SKumar Gala  * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
3184c78d4a6SBecky Bruce  * This will increase the amount of PCI address space available for
3194c78d4a6SBecky Bruce  * for mapping RAM.
3204c78d4a6SBecky Bruce  */
32146f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	CONFIG_SYS_PCIE1_MEM_BUS
3224c78d4a6SBecky Bruce #else
32346f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	(CONFIG_SYS_PCIE1_MEM_BUS \
32446f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
3254c78d4a6SBecky Bruce #endif
32646f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 	(CONFIG_SYS_PCIE1_MEM_VIRT \
32746f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
3281605cc9eSBecky Bruce #define CONFIG_SYS_PCIE2_MEM_PHYS_LOW	(CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
3291605cc9eSBecky Bruce 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
3301605cc9eSBecky Bruce #define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH	CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
33146f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	(CONFIG_SYS_PCIE1_MEM_PHYS \
33246f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_MEM_SIZE)
33346f3e385SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
33446f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
33546f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 	(CONFIG_SYS_PCIE1_IO_VIRT \
33646f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_IO_SIZE)
3371605cc9eSBecky Bruce #define CONFIG_SYS_PCIE2_IO_PHYS_LOW	(CONFIG_SYS_PCIE1_IO_PHYS_LOW \
3381605cc9eSBecky Bruce 					 + CONFIG_SYS_PCIE1_IO_SIZE)
33946f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	(CONFIG_SYS_PCIE1_IO_PHYS \
34046f3e385SKumar Gala 					 + CONFIG_SYS_PCIE1_IO_SIZE)
34146f3e385SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE	CONFIG_SYS_PCIE1_IO_SIZE
342debb7354SJon Loeliger 
343debb7354SJon Loeliger #if defined(CONFIG_PCI)
344debb7354SJon Loeliger 
345debb7354SJon Loeliger #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
346debb7354SJon Loeliger 
347debb7354SJon Loeliger #undef CONFIG_EEPRO100
348debb7354SJon Loeliger #undef CONFIG_TULIP
349debb7354SJon Loeliger 
350a81d1c0bSZhang Wei /************************************************************
351a81d1c0bSZhang Wei  * USB support
352a81d1c0bSZhang Wei  ************************************************************/
353a81d1c0bSZhang Wei #define CONFIG_PCI_OHCI			1
354a81d1c0bSZhang Wei #define CONFIG_USB_OHCI_NEW		1
3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"ohci_pci"
3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	15
3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS	1
358a81d1c0bSZhang Wei 
3590f460a1eSJason Jin /*PCIE video card used*/
36046f3e385SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE2_IO_VIRT
3610f460a1eSJason Jin 
3620f460a1eSJason Jin /*PCI video card used*/
36346f3e385SKumar Gala /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCIE1_IO_VIRT*/
3640f460a1eSJason Jin 
3650f460a1eSJason Jin /* video */
3660f460a1eSJason Jin 
3670f460a1eSJason Jin #if defined(CONFIG_VIDEO)
3680f460a1eSJason Jin #define CONFIG_BIOSEMU
3690f460a1eSJason Jin #define CONFIG_ATI_RADEON_FB
3700f460a1eSJason Jin #define CONFIG_VIDEO_LOGO
37146f3e385SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
3720f460a1eSJason Jin #endif
3730f460a1eSJason Jin 
374debb7354SJon Loeliger #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
375debb7354SJon Loeliger 
376dabf9ef8SJin Zhengxiong #define CONFIG_SCSI_AHCI
377dabf9ef8SJin Zhengxiong 
378dabf9ef8SJin Zhengxiong #ifdef CONFIG_SCSI_AHCI
379344ca0b4SRob Herring #define CONFIG_LIBATA
380dabf9ef8SJin Zhengxiong #define CONFIG_SATA_ULI5288
3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
385dabf9ef8SJin Zhengxiong #endif
386dabf9ef8SJin Zhengxiong 
387debb7354SJon Loeliger #endif	/* CONFIG_PCI */
388debb7354SJon Loeliger 
389debb7354SJon Loeliger #if defined(CONFIG_TSEC_ENET)
390debb7354SJon Loeliger 
391debb7354SJon Loeliger #define CONFIG_MII		1	/* MII PHY management */
392debb7354SJon Loeliger 
393255a3577SKim Phillips #define CONFIG_TSEC1		1
394255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"eTSEC1"
395255a3577SKim Phillips #define CONFIG_TSEC2		1
396255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"eTSEC2"
397255a3577SKim Phillips #define CONFIG_TSEC3		1
398255a3577SKim Phillips #define CONFIG_TSEC3_NAME	"eTSEC3"
399255a3577SKim Phillips #define CONFIG_TSEC4		1
400255a3577SKim Phillips #define CONFIG_TSEC4_NAME	"eTSEC4"
401debb7354SJon Loeliger 
402debb7354SJon Loeliger #define TSEC1_PHY_ADDR		0
403debb7354SJon Loeliger #define TSEC2_PHY_ADDR		1
404debb7354SJon Loeliger #define TSEC3_PHY_ADDR		2
405debb7354SJon Loeliger #define TSEC4_PHY_ADDR		3
406debb7354SJon Loeliger #define TSEC1_PHYIDX		0
407debb7354SJon Loeliger #define TSEC2_PHYIDX		0
408debb7354SJon Loeliger #define TSEC3_PHYIDX		0
409debb7354SJon Loeliger #define TSEC4_PHYIDX		0
4103a79013eSAndy Fleming #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4113a79013eSAndy Fleming #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4123a79013eSAndy Fleming #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4133a79013eSAndy Fleming #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
414debb7354SJon Loeliger 
415debb7354SJon Loeliger #define CONFIG_ETHPRIME		"eTSEC1"
416debb7354SJon Loeliger 
417debb7354SJon Loeliger #endif	/* CONFIG_TSEC_ENET */
418debb7354SJon Loeliger 
4193111d32cSBecky Bruce #ifdef CONFIG_PHYS_64BIT
4203111d32cSBecky Bruce #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
4213111d32cSBecky Bruce #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
4223111d32cSBecky Bruce 
4231605cc9eSBecky Bruce /* Put physical address into the BAT format */
4241605cc9eSBecky Bruce #define BAT_PHYS_ADDR(low, high) \
4251605cc9eSBecky Bruce 	(low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
4261605cc9eSBecky Bruce /* Convert high/low pairs to actual 64-bit value */
4271605cc9eSBecky Bruce #define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
4281605cc9eSBecky Bruce #else
4291605cc9eSBecky Bruce /* 32-bit systems just ignore the "high" bits */
4301605cc9eSBecky Bruce #define BAT_PHYS_ADDR(low, high)        (low)
4311605cc9eSBecky Bruce #define PAIRED_PHYS_TO_PHYS(low, high)  (low)
4321605cc9eSBecky Bruce #endif
4331605cc9eSBecky Bruce 
434586d1d5aSJon Loeliger /*
435c759a01aSBecky Bruce  * BAT0		DDR
436debb7354SJon Loeliger  */
4376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
4386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
439debb7354SJon Loeliger 
440586d1d5aSJon Loeliger /*
441c759a01aSBecky Bruce  * BAT1		LBC (PIXIS/CF)
442af5d100eSBecky Bruce  */
4431605cc9eSBecky Bruce #define CONFIG_SYS_DBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
4441605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
4453111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
4463111d32cSBecky Bruce 				 BATL_GUARDEDSTORAGE)
447c759a01aSBecky Bruce #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_LBC_BASE | BATU_BL_128K \
448c759a01aSBecky Bruce 				 | BATU_VS | BATU_VP)
4491605cc9eSBecky Bruce #define CONFIG_SYS_IBAT1L	(BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
4501605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
4513111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
452c759a01aSBecky Bruce #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
453af5d100eSBecky Bruce 
454af5d100eSBecky Bruce /* if CONFIG_PCI:
45546f3e385SKumar Gala  * BAT2		PCIE1 and PCIE1 MEM
456af5d100eSBecky Bruce  * if CONFIG_RIO
457c759a01aSBecky Bruce  * BAT2		Rapidio Memory
458debb7354SJon Loeliger  */
459af5d100eSBecky Bruce #ifdef CONFIG_PCI
460842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
4611605cc9eSBecky Bruce #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
4621605cc9eSBecky Bruce 					       CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
4633111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
4643111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
46546f3e385SKumar Gala #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
466af5d100eSBecky Bruce 				 | BATU_VS | BATU_VP)
4671605cc9eSBecky Bruce #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
4681605cc9eSBecky Bruce 					       CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
4693111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
470af5d100eSBecky Bruce #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
471af5d100eSBecky Bruce #else /* CONFIG_RIO */
4721605cc9eSBecky Bruce #define CONFIG_SYS_DBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
4731605cc9eSBecky Bruce 					       CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
4743111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT | \
4753111d32cSBecky Bruce 				 BATL_GUARDEDSTORAGE)
4761b77ca8aSKumar Gala #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
4773111d32cSBecky Bruce 				 | BATU_VS | BATU_VP)
4781605cc9eSBecky Bruce #define CONFIG_SYS_IBAT2L	(BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
4791605cc9eSBecky Bruce 					       CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
4803111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
4816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
482af5d100eSBecky Bruce #endif
483debb7354SJon Loeliger 
484586d1d5aSJon Loeliger /*
485c759a01aSBecky Bruce  * BAT3		CCSR Space
486debb7354SJon Loeliger  */
4871605cc9eSBecky Bruce #define CONFIG_SYS_DBAT3L	(BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
4881605cc9eSBecky Bruce 					       CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
4893111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
4903111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
491c759a01aSBecky Bruce #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
492c759a01aSBecky Bruce 				 | BATU_VP)
4931605cc9eSBecky Bruce #define CONFIG_SYS_IBAT3L	(BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
4941605cc9eSBecky Bruce 					       CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
4953111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
4966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
497debb7354SJon Loeliger 
4983111d32cSBecky Bruce #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
4993111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
5003111d32cSBecky Bruce 				       | BATL_PP_RW | BATL_CACHEINHIBIT \
5013111d32cSBecky Bruce 				       | BATL_GUARDEDSTORAGE)
5023111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
5033111d32cSBecky Bruce 				       | BATU_BL_1M | BATU_VS | BATU_VP)
5043111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
5053111d32cSBecky Bruce 				       | BATL_PP_RW | BATL_CACHEINHIBIT)
5063111d32cSBecky Bruce #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
5073111d32cSBecky Bruce #endif
5083111d32cSBecky Bruce 
509586d1d5aSJon Loeliger /*
51046f3e385SKumar Gala  * BAT4		PCIE1_IO and PCIE2_IO
511debb7354SJon Loeliger  */
5121605cc9eSBecky Bruce #define CONFIG_SYS_DBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
5131605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5143111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5153111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
51646f3e385SKumar Gala #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
517c759a01aSBecky Bruce 				 | BATU_VS | BATU_VP)
5181605cc9eSBecky Bruce #define CONFIG_SYS_IBAT4L	(BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
5191605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5203111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT)
5216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
522debb7354SJon Loeliger 
523586d1d5aSJon Loeliger /*
524c759a01aSBecky Bruce  * BAT5		Init RAM for stack in the CPU DCache (no backing memory)
525debb7354SJon Loeliger  */
5266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
530debb7354SJon Loeliger 
531586d1d5aSJon Loeliger /*
532c759a01aSBecky Bruce  * BAT6		FLASH
533debb7354SJon Loeliger  */
5341605cc9eSBecky Bruce #define CONFIG_SYS_DBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
5351605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5363111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_CACHEINHIBIT \
5373111d32cSBecky Bruce 				 | BATL_GUARDEDSTORAGE)
538170deacbSBecky Bruce #define CONFIG_SYS_DBAT6U	(CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
539170deacbSBecky Bruce 				 | BATU_VP)
5401605cc9eSBecky Bruce #define CONFIG_SYS_IBAT6L	(BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
5411605cc9eSBecky Bruce 					       CONFIG_SYS_PHYS_ADDR_HIGH) \
5423111d32cSBecky Bruce 				 | BATL_PP_RW | BATL_MEMCOHERENCE)
5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
544debb7354SJon Loeliger 
545bf9a8c34SBecky Bruce /* Map the last 1M of flash where we're running from reset */
546bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
547bf9a8c34SBecky Bruce 				 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
54814d0a02aSWolfgang Denk #define CONFIG_SYS_DBAT6U_EARLY	(CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
549bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
550bf9a8c34SBecky Bruce 				 | BATL_MEMCOHERENCE)
551bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
552bf9a8c34SBecky Bruce 
553c759a01aSBecky Bruce /*
554c759a01aSBecky Bruce  * BAT7		FREE - used later for tmp mappings
555c759a01aSBecky Bruce  */
5566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L 0x00000000
5576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U 0x00000000
5586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0x00000000
5596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0x00000000
560debb7354SJon Loeliger 
561debb7354SJon Loeliger /*
562debb7354SJon Loeliger  * Environment
563debb7354SJon Loeliger  */
5646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
565221fbd22SScott Wood     #define CONFIG_ENV_ADDR		\
566221fbd22SScott Wood 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
5670e8d1586SJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_SECT_SIZE		0x10000	/* 64K(one sector) for env */
568debb7354SJon Loeliger #else
5696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
570debb7354SJon Loeliger #endif
5710f2d6602SBecky Bruce #define CONFIG_ENV_SIZE		0x2000
572debb7354SJon Loeliger 
573debb7354SJon Loeliger #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
575debb7354SJon Loeliger 
5762f9c19e4SJon Loeliger /*
577659e2f67SJon Loeliger  * BOOTP options
578659e2f67SJon Loeliger  */
579659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
580659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
581659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
582659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
583659e2f67SJon Loeliger 
584debb7354SJon Loeliger #undef CONFIG_WATCHDOG			/* watchdog disabled */
585debb7354SJon Loeliger 
586debb7354SJon Loeliger /*
587debb7354SJon Loeliger  * Miscellaneous configurable options
588debb7354SJon Loeliger  */
5896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
5906bee764bSTimur Tabi #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
5916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
592debb7354SJon Loeliger 
593debb7354SJon Loeliger /*
594debb7354SJon Loeliger  * For booting Linux, the board info and command line data
595debb7354SJon Loeliger  * have to be in the first 8 MB of memory, since this is
596debb7354SJon Loeliger  * the maximum mapped by the Linux kernel during initialization.
597debb7354SJon Loeliger  */
598e1efe43cSScott Wood #define CONFIG_SYS_BOOTMAPSZ	(256 << 20)	/* Initial Memory map for Linux*/
599e1efe43cSScott Wood #define CONFIG_SYS_BOOTM_LEN	(256 << 20)	/* Increase max gunzip size */
600debb7354SJon Loeliger 
6012f9c19e4SJon Loeliger #if defined(CONFIG_CMD_KGDB)
602debb7354SJon Loeliger     #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
603debb7354SJon Loeliger #endif
604debb7354SJon Loeliger 
605debb7354SJon Loeliger /*
606debb7354SJon Loeliger  * Environment Configuration
607debb7354SJon Loeliger  */
608debb7354SJon Loeliger 
60910327dc5SAndy Fleming #define CONFIG_HAS_ETH0		1
610debb7354SJon Loeliger #define CONFIG_HAS_ETH1		1
611debb7354SJon Loeliger #define CONFIG_HAS_ETH2		1
612debb7354SJon Loeliger #define CONFIG_HAS_ETH3		1
613debb7354SJon Loeliger 
61418b6c8cdSJon Loeliger #define CONFIG_IPADDR		192.168.1.100
615debb7354SJon Loeliger 
616debb7354SJon Loeliger #define CONFIG_HOSTNAME		unknown
6178b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
618b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
61932922cdcSEd Swarthout #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
620debb7354SJon Loeliger 
6215c9efb36SJon Loeliger #define CONFIG_SERVERIP		192.168.1.1
62218b6c8cdSJon Loeliger #define CONFIG_GATEWAYIP	192.168.1.1
6235c9efb36SJon Loeliger #define CONFIG_NETMASK		255.255.255.0
624debb7354SJon Loeliger 
6255c9efb36SJon Loeliger /* default location for tftp and bootm */
626e1efe43cSScott Wood #define CONFIG_LOADADDR		0x10000000
627debb7354SJon Loeliger 
628debb7354SJon Loeliger #define	CONFIG_EXTRA_ENV_SETTINGS					\
629debb7354SJon Loeliger 	"netdev=eth0\0"							\
6305368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
63132922cdcSEd Swarthout 	"tftpflash=tftpboot $loadaddr $uboot; "				\
6325368c55dSMarek Vasut 		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
6335368c55dSMarek Vasut 			" +$filesize; "	\
6345368c55dSMarek Vasut 		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
6355368c55dSMarek Vasut 			" +$filesize; "	\
6365368c55dSMarek Vasut 		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
6375368c55dSMarek Vasut 			" $filesize; "	\
6385368c55dSMarek Vasut 		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
6395368c55dSMarek Vasut 			" +$filesize; "	\
6405368c55dSMarek Vasut 		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
6415368c55dSMarek Vasut 			" $filesize\0"	\
642debb7354SJon Loeliger 	"consoledev=ttyS0\0"						\
643e1efe43cSScott Wood 	"ramdiskaddr=0x18000000\0"						\
644debb7354SJon Loeliger 	"ramdiskfile=your.ramdisk.u-boot\0"				\
645e1efe43cSScott Wood 	"fdtaddr=0x17c00000\0"						\
646ea9f7395SJon Loeliger 	"fdtfile=mpc8641_hpcn.dtb\0"					\
6473111d32cSBecky Bruce 	"en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0"			\
6483111d32cSBecky Bruce 	"dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
649debb7354SJon Loeliger 	"maxcpus=2"
650debb7354SJon Loeliger 
651debb7354SJon Loeliger #define CONFIG_NFSBOOTCOMMAND						\
652debb7354SJon Loeliger 	"setenv bootargs root=/dev/nfs rw "				\
653debb7354SJon Loeliger 	      "nfsroot=$serverip:$rootpath "				\
654debb7354SJon Loeliger 	      "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
655debb7354SJon Loeliger 	      "console=$consoledev,$baudrate $othbootargs;"		\
656debb7354SJon Loeliger 	"tftp $loadaddr $bootfile;"					\
657ea9f7395SJon Loeliger 	"tftp $fdtaddr $fdtfile;"					\
658ea9f7395SJon Loeliger 	"bootm $loadaddr - $fdtaddr"
659debb7354SJon Loeliger 
660debb7354SJon Loeliger #define CONFIG_RAMBOOTCOMMAND						\
661debb7354SJon Loeliger 	"setenv bootargs root=/dev/ram rw "				\
662debb7354SJon Loeliger 	      "console=$consoledev,$baudrate $othbootargs;"		\
663debb7354SJon Loeliger 	"tftp $ramdiskaddr $ramdiskfile;"				\
664debb7354SJon Loeliger 	"tftp $loadaddr $bootfile;"					\
665ea9f7395SJon Loeliger 	"tftp $fdtaddr $fdtfile;"					\
666ea9f7395SJon Loeliger 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
667debb7354SJon Loeliger 
668debb7354SJon Loeliger #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
669debb7354SJon Loeliger 
670debb7354SJon Loeliger #endif	/* __CONFIG_H */
671