xref: /rk3399_rockchip-uboot/include/configs/MPC8610HPCD.h (revision f698738e46cb461e28c2d58228bb34a2fcf5a475)
1 /*
2  * Copyright 2007 Freescale Semiconductor, Inc.
3  *
4  * This program is free software; you can redistribute it and/or
5  * modify it under the terms of the GNU General Public License
6  * Version 2 as published by the Free Software Foundation.
7  */
8 
9 /*
10  * MPC8610HPCD board configuration file
11  */
12 
13 #ifndef __CONFIG_H
14 #define __CONFIG_H
15 
16 /* High Level Configuration Options */
17 #define CONFIG_MPC86xx		1	/* MPC86xx */
18 #define CONFIG_MPC8610		1	/* MPC8610 specific */
19 #define CONFIG_MPC8610HPCD	1	/* MPC8610HPCD board specific */
20 #define CONFIG_NUM_CPUS		1	/* Number of CPUs in the system */
21 #define CONFIG_LINUX_RESET_VEC	0x100	/* Reset vector used by Linux */
22 
23 #define CONFIG_FSL_DIU_FB	1	/* FSL DIU */
24 
25 /* video */
26 #undef CONFIG_VIDEO
27 
28 #if defined(CONFIG_VIDEO)
29 #define CONFIG_CFB_CONSOLE
30 #define CONFIG_VGA_AS_SINGLE_DEVICE
31 #endif
32 
33 #ifdef RUN_DIAG
34 #define CONFIG_SYS_DIAG_ADDR		0xff800000
35 #endif
36 
37 #define CONFIG_SYS_RESET_ADDRESS	0xfff00100
38 
39 /*
40  * virtual address to be used for temporary mappings.  There
41  * should be 128k free at this VA.
42  */
43 #define CONFIG_SYS_SCRATCH_VA	0xc0000000
44 
45 #define CONFIG_PCI		1	/* Enable PCI/PCIE*/
46 #define CONFIG_PCI1		1	/* PCI controler 1 */
47 #define CONFIG_PCIE1		1	/* PCIe 1 connected to ULI bridge */
48 #define CONFIG_PCIE2		1	/* PCIe 2 connected to slot */
49 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
50 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
51 #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
52 
53 #define CONFIG_ENV_OVERWRITE
54 #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
55 
56 #define CONFIG_HIGH_BATS	1	/* High BATs supported & enabled */
57 #define CONFIG_ALTIVEC		1
58 
59 /*
60  * L2CR setup -- make sure this is right for your board!
61  */
62 #define CONFIG_SYS_L2
63 #define L2_INIT		0
64 #define L2_ENABLE	(L2CR_L2E |0x00100000 )
65 
66 #ifndef CONFIG_SYS_CLK_FREQ
67 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
68 #endif
69 
70 #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
71 #define CONFIG_MISC_INIT_R		1
72 
73 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
74 #define CONFIG_SYS_MEMTEST_END		0x00400000
75 
76 /*
77  * Base addresses -- Note these are effective addresses where the
78  * actual resources get mapped (not physical addresses)
79  */
80 #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
81 #define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
82 #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
83 
84 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
85 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0x0
86 
87 #define CONFIG_SYS_PCI1_ADDR		(CONFIG_SYS_CCSRBAR+0x8000)
88 #define CONFIG_SYS_PCIE1_ADDR		(CONFIG_SYS_CCSRBAR+0xa000)
89 #define CONFIG_SYS_PCIE2_ADDR		(CONFIG_SYS_CCSRBAR+0x9000)
90 
91 #define CONFIG_SYS_DIU_ADDR		(CONFIG_SYS_CCSRBAR+0x2c000)
92 
93 /* DDR Setup */
94 #define CONFIG_FSL_DDR2
95 #undef CONFIG_FSL_DDR_INTERACTIVE
96 #define CONFIG_SPD_EEPROM		/* Use SPD for DDR */
97 #define CONFIG_DDR_SPD
98 
99 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
100 #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
101 
102 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
103 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
104 #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
105 #define CONFIG_VERY_BIG_RAM
106 
107 #define MPC86xx_DDR_SDRAM_CLK_CNTL
108 
109 #define CONFIG_NUM_DDR_CONTROLLERS	1
110 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
111 #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
112 
113 #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
114 
115 /* These are used when DDR doesn't use SPD.  */
116 #define CONFIG_SYS_SDRAM_SIZE	256		/* DDR is 256MB */
117 
118 #if 0 /* TODO */
119 #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F
120 #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010202	/* Enable, no interleaving */
121 #define CONFIG_SYS_DDR_TIMING_3	0x00000000
122 #define CONFIG_SYS_DDR_TIMING_0	0x00260802
123 #define CONFIG_SYS_DDR_TIMING_1	0x3935d322
124 #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
125 #define CONFIG_SYS_DDR_MODE_1		0x00480432
126 #define CONFIG_SYS_DDR_MODE_2		0x00000000
127 #define CONFIG_SYS_DDR_INTERVAL	0x06180100
128 #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
129 #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
130 #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
131 #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
132 #define CONFIG_SYS_DDR_CONTROL		0xe3008000	/* Type = DDR2 */
133 #define CONFIG_SYS_DDR_CONTROL2	0x04400010
134 
135 #define CONFIG_SYS_DDR_ERR_INT_EN	0x00000000
136 #define CONFIG_SYS_DDR_ERR_DIS		0x00000000
137 #define CONFIG_SYS_DDR_SBE		0x000f0000
138 
139 #endif
140 
141 
142 #define CONFIG_ID_EEPROM
143 #define CONFIG_SYS_I2C_EEPROM_NXID
144 #define CONFIG_ID_EEPROM
145 #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
146 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
147 
148 
149 #define CONFIG_SYS_FLASH_BASE		0xf0000000 /* start of FLASH 128M */
150 #define CONFIG_SYS_FLASH_BASE2		0xf8000000
151 
152 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
153 
154 #define CONFIG_SYS_BR0_PRELIM		0xf8001001 /* port size 16bit */
155 #define CONFIG_SYS_OR0_PRELIM		0xf8006e65 /* 128MB NOR Flash*/
156 
157 #define CONFIG_SYS_BR1_PRELIM		0xf0001001 /* port size 16bit */
158 #define CONFIG_SYS_OR1_PRELIM		0xf8006e65 /* 128MB Promjet */
159 #if 0 /* TODO */
160 #define CONFIG_SYS_BR2_PRELIM		0xf0000000
161 #define CONFIG_SYS_OR2_PRELIM		0xf0000000 /* 256MB NAND Flash - bank 1 */
162 #endif
163 #define CONFIG_SYS_BR3_PRELIM		0xe8000801 /* port size 8bit */
164 #define CONFIG_SYS_OR3_PRELIM		0xfff06ff7 /* 1MB PIXIS area*/
165 
166 
167 #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
168 #define PIXIS_BASE	0xe8000000	/* PIXIS registers */
169 #define PIXIS_ID		0x0	/* Board ID at offset 0 */
170 #define PIXIS_VER		0x1	/* Board version at offset 1 */
171 #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
172 #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
173 #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch */
174 #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
175 #define PIXIS_BRDCFG0		0x8	/* PIXIS Board Configuration Register0*/
176 #define PIXIS_VCTL		0x10	/* VELA Control Register */
177 #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
178 #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
179 #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
180 #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
181 #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
182 #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
183 #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
184 #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x0C    /* Reset altbank mask*/
185 
186 #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
187 #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
188 
189 #undef	CONFIG_SYS_FLASH_CHECKSUM
190 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
191 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
192 #define CONFIG_SYS_MONITOR_BASE	TEXT_BASE	/* start of monitor */
193 #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000	/* early monitor loc */
194 
195 #define CONFIG_FLASH_CFI_DRIVER
196 #define CONFIG_SYS_FLASH_CFI
197 #define CONFIG_SYS_FLASH_EMPTY_INFO
198 
199 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
200 #define CONFIG_SYS_RAMBOOT
201 #else
202 #undef	CONFIG_SYS_RAMBOOT
203 #endif
204 
205 #if defined(CONFIG_SYS_RAMBOOT)
206 #undef CONFIG_SPD_EEPROM
207 #define CONFIG_SYS_SDRAM_SIZE	256
208 #endif
209 
210 #undef CONFIG_CLOCKS_IN_MHZ
211 
212 #define CONFIG_L1_INIT_RAM
213 #define CONFIG_SYS_INIT_RAM_LOCK	1
214 #ifndef CONFIG_SYS_INIT_RAM_LOCK
215 #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
216 #else
217 #define CONFIG_SYS_INIT_RAM_ADDR	0xe4000000	/* Initial RAM address */
218 #endif
219 #define CONFIG_SYS_INIT_RAM_END	0x4000		/* End of used area in RAM */
220 
221 #define CONFIG_SYS_GBL_DATA_SIZE	128		/* num bytes initial data */
222 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
223 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
224 
225 #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 KB for Mon */
226 #define CONFIG_SYS_MALLOC_LEN		(6 * 1024 * 1024)	/* Reserved for malloc */
227 
228 /* Serial Port */
229 #define CONFIG_CONS_INDEX	1
230 #undef	CONFIG_SERIAL_SOFTWARE_FIFO
231 #define CONFIG_SYS_NS16550
232 #define CONFIG_SYS_NS16550_SERIAL
233 #define CONFIG_SYS_NS16550_REG_SIZE	1
234 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
235 
236 #define CONFIG_SYS_BAUDRATE_TABLE \
237 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
238 
239 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
240 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
241 
242 /* Use the HUSH parser */
243 #define CONFIG_SYS_HUSH_PARSER
244 #ifdef	CONFIG_SYS_HUSH_PARSER
245 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
246 #endif
247 
248 /*
249  * Pass open firmware flat tree to kernel
250  */
251 #define CONFIG_OF_LIBFDT		1
252 #define CONFIG_OF_BOARD_SETUP		1
253 #define CONFIG_OF_STDOUT_VIA_ALIAS	1
254 
255 
256 /* maximum size of the flat tree (8K) */
257 #define OF_FLAT_TREE_MAX_SIZE	8192
258 
259 #define CONFIG_SYS_64BIT_VSPRINTF	1
260 #define CONFIG_SYS_64BIT_STRTOUL	1
261 
262 /*
263  * I2C
264  */
265 #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
266 #define CONFIG_HARD_I2C		/* I2C with hardware support*/
267 #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
268 #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
269 #define CONFIG_SYS_I2C_SLAVE		0x7F
270 #define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
271 #define CONFIG_SYS_I2C_OFFSET		0x3000
272 
273 /*
274  * General PCI
275  * Addresses are mapped 1-1.
276  */
277 #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
278 #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
279 #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
280 #define CONFIG_SYS_PCI1_IO_BASE	0x00000000
281 #define CONFIG_SYS_PCI1_IO_PHYS	0xe1000000
282 #define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */
283 
284 /* For RTL8139 */
285 #define KSEG1ADDR(x)	({u32 _x = le32_to_cpu(*(u32 *)(x)); (&_x); })
286 #define _IO_BASE		0x00000000
287 
288 /* controller 1, Base address 0xa000 */
289 #define CONFIG_SYS_PCIE1_MEM_BASE	0xa0000000
290 #define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_BASE
291 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
292 #define CONFIG_SYS_PCIE1_IO_BASE	0x00000000
293 #define CONFIG_SYS_PCIE1_IO_PHYS	0xe3000000
294 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00100000	/* 1M */
295 
296 /* controller 2, Base Address 0x9000 */
297 #define CONFIG_SYS_PCIE2_MEM_BASE	0x90000000
298 #define CONFIG_SYS_PCIE2_MEM_PHYS	CONFIG_SYS_PCIE2_MEM_BASE
299 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
300 #define CONFIG_SYS_PCIE2_IO_BASE	0x00000000	/* reuse mem LAW */
301 #define CONFIG_SYS_PCIE2_IO_PHYS	0xe2000000
302 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00100000	/* 1M */
303 
304 
305 #if defined(CONFIG_PCI)
306 
307 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
308 
309 #define CONFIG_NET_MULTI
310 #define CONFIG_CMD_NET
311 #define CONFIG_PCI_PNP		/* do pci plug-and-play */
312 #define CONFIG_CMD_REGINFO
313 
314 #define CONFIG_ULI526X
315 #ifdef CONFIG_ULI526X
316 #define CONFIG_ETHADDR   00:E0:0C:00:00:01
317 #endif
318 
319 /************************************************************
320  * USB support
321  ************************************************************/
322 #define CONFIG_PCI_OHCI		1
323 #define CONFIG_USB_OHCI_NEW		1
324 #define CONFIG_USB_KEYBOARD	1
325 #define CONFIG_SYS_DEVICE_DEREGISTER
326 #define CONFIG_SYS_USB_EVENT_POLL	1
327 #define CONFIG_SYS_USB_OHCI_SLOT_NAME	"ohci_pci"
328 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
329 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS	1
330 
331 #if !defined(CONFIG_PCI_PNP)
332 #define PCI_ENET0_IOADDR	0xe0000000
333 #define PCI_ENET0_MEMADDR	0xe0000000
334 #define PCI_IDSEL_NUMBER	0x0c	/* slot0->3(IDSEL)=12->15 */
335 #endif
336 
337 #define CONFIG_DOS_PARTITION
338 #define CONFIG_SCSI_AHCI
339 
340 #ifdef CONFIG_SCSI_AHCI
341 #define CONFIG_SATA_ULI5288
342 #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
343 #define CONFIG_SYS_SCSI_MAX_LUN	1
344 #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
345 #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
346 #endif
347 
348 #endif	/* CONFIG_PCI */
349 
350 /*
351  * BAT0		2G	Cacheable, non-guarded
352  * 0x0000_0000	2G	DDR
353  */
354 #define CONFIG_SYS_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
355 #define CONFIG_SYS_DBAT0U	(BATU_BL_2G | BATU_VS | BATU_VP)
356 #define CONFIG_SYS_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE )
357 #define CONFIG_SYS_IBAT0U	CONFIG_SYS_DBAT0U
358 
359 /*
360  * BAT1		1G	Cache-inhibited, guarded
361  * 0x8000_0000	256M	PCI-1 Memory
362  * 0xa000_0000	256M	PCI-Express 1 Memory
363  * 0x9000_0000	256M	PCI-Express 2 Memory
364  */
365 
366 #define CONFIG_SYS_DBAT1L	(CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
367 			| BATL_GUARDEDSTORAGE)
368 #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_1G | BATU_VS | BATU_VP)
369 #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
370 #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
371 
372 /*
373  * BAT2		16M	Cache-inhibited, guarded
374  * 0xe100_0000	1M	PCI-1 I/O
375  */
376 
377 #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
378 			| BATL_GUARDEDSTORAGE)
379 #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCI1_IO_PHYS | BATU_BL_16M | BATU_VS | BATU_VP)
380 #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
381 #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
382 
383 /*
384  * BAT3		4M	Cache-inhibited, guarded
385  * 0xe000_0000	4M	CCSR
386  */
387 
388 #define CONFIG_SYS_DBAT3L	(CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
389 			| BATL_GUARDEDSTORAGE)
390 #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
391 #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
392 #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
393 
394 #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
395 #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
396 				       | BATL_PP_RW | BATL_CACHEINHIBIT \
397 				       | BATL_GUARDEDSTORAGE)
398 #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
399 				       | BATU_BL_1M | BATU_VS | BATU_VP)
400 #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
401 				       | BATL_PP_RW | BATL_CACHEINHIBIT)
402 #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
403 #endif
404 
405 /*
406  * BAT4		32M	Cache-inhibited, guarded
407  * 0xe200_0000	1M	PCI-Express 2 I/O
408  * 0xe300_0000	1M	PCI-Express 1 I/O
409  */
410 
411 #define CONFIG_SYS_DBAT4L	(CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
412 			| BATL_GUARDEDSTORAGE)
413 #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
414 #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
415 #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
416 
417 
418 /*
419  * BAT5		128K	Cacheable, non-guarded
420  * 0xe400_0000	128K	Init RAM for stack in the CPU DCache (no backing memory)
421  */
422 #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
423 #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
424 #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
425 #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
426 
427 /*
428  * BAT6		256M	Cache-inhibited, guarded
429  * 0xf000_0000	256M	FLASH
430  */
431 #define CONFIG_SYS_DBAT6L	(CONFIG_SYS_FLASH_BASE	 | BATL_PP_RW | BATL_CACHEINHIBIT \
432 			| BATL_GUARDEDSTORAGE)
433 #define CONFIG_SYS_DBAT6U	(CONFIG_SYS_FLASH_BASE	 | BATU_BL_256M | BATU_VS | BATU_VP)
434 #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
435 #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
436 
437 /* Map the last 1M of flash where we're running from reset */
438 #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
439 				 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
440 #define CONFIG_SYS_DBAT6U_EARLY	(TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
441 #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
442 				 | BATL_MEMCOHERENCE)
443 #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
444 
445 /*
446  * BAT7		4M	Cache-inhibited, guarded
447  * 0xe800_0000	4M	PIXIS
448  */
449 #define CONFIG_SYS_DBAT7L	(PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
450 			| BATL_GUARDEDSTORAGE)
451 #define CONFIG_SYS_DBAT7U	(PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
452 #define CONFIG_SYS_IBAT7L	(PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
453 #define CONFIG_SYS_IBAT7U	CONFIG_SYS_DBAT7U
454 
455 
456 /*
457  * Environment
458  */
459 #ifndef CONFIG_SYS_RAMBOOT
460 #define CONFIG_ENV_IS_IN_FLASH	1
461 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
462 #define CONFIG_ENV_SECT_SIZE	0x20000	/* 126k (one sector) for env */
463 #define CONFIG_ENV_SIZE		0x2000
464 #else
465 #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
466 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
467 #define CONFIG_ENV_SIZE		0x2000
468 #endif
469 
470 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
471 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
472 
473 
474 /*
475  * BOOTP options
476  */
477 #define CONFIG_BOOTP_BOOTFILESIZE
478 #define CONFIG_BOOTP_BOOTPATH
479 #define CONFIG_BOOTP_GATEWAY
480 #define CONFIG_BOOTP_HOSTNAME
481 
482 
483 /*
484  * Command line configuration.
485  */
486 #include <config_cmd_default.h>
487 
488 #define CONFIG_CMD_PING
489 #define CONFIG_CMD_I2C
490 #define CONFIG_CMD_MII
491 
492 #if defined(CONFIG_SYS_RAMBOOT)
493 #undef CONFIG_CMD_ENV
494 #endif
495 
496 #if defined(CONFIG_PCI)
497 #define CONFIG_CMD_PCI
498 #define CONFIG_CMD_SCSI
499 #define CONFIG_CMD_EXT2
500 #define CONFIG_CMD_USB
501 #endif
502 
503 
504 #define CONFIG_WATCHDOG			/* watchdog enabled */
505 #define CONFIG_SYS_WATCHDOG_FREQ	5000	/* Feed interval, 5s */
506 
507 /*DIU Configuration*/
508 #define DIU_CONNECT_TO_DVI		/* DIU controller connects to DVI encoder*/
509 
510 /*
511  * Miscellaneous configurable options
512  */
513 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
514 #define CONFIG_CMDLINE_EDITING          /* Command-line editing */
515 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
516 #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
517 
518 #if defined(CONFIG_CMD_KGDB)
519 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
520 #else
521 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
522 #endif
523 
524 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
525 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
526 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
527 #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
528 
529 /*
530  * For booting Linux, the board info and command line data
531  * have to be in the first 8 MB of memory, since this is
532  * the maximum mapped by the Linux kernel during initialization.
533  */
534 #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
535 
536 /*
537  * Internal Definitions
538  *
539  * Boot Flags
540  */
541 #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
542 #define BOOTFLAG_WARM	0x02		/* Software reboot */
543 
544 #if defined(CONFIG_CMD_KGDB)
545 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
546 #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
547 #endif
548 
549 /*
550  * Environment Configuration
551  */
552 #define CONFIG_IPADDR		192.168.1.100
553 
554 #define CONFIG_HOSTNAME		unknown
555 #define CONFIG_ROOTPATH		/opt/nfsroot
556 #define CONFIG_BOOTFILE		uImage
557 #define CONFIG_UBOOTPATH	8610hpcd/u-boot.bin
558 
559 #define CONFIG_SERVERIP		192.168.1.1
560 #define CONFIG_GATEWAYIP	192.168.1.1
561 #define CONFIG_NETMASK		255.255.255.0
562 
563 /* default location for tftp and bootm */
564 #define CONFIG_LOADADDR		1000000
565 
566 #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
567 #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs */
568 
569 #define CONFIG_BAUDRATE	115200
570 
571 #if defined(CONFIG_PCI1)
572 #define PCI_ENV \
573  "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
574 	"echo e;md ${a}e00 9\0" \
575  "pci1regs=setenv a e0008; run pcireg\0" \
576  "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
577 	"pci d.w $b.0 56 1\0" \
578  "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
579 	"pci w.w $b.0 56 ffff\0"	\
580  "pci1err=setenv a e0008; run pcierr\0"	\
581  "pci1errc=setenv a e0008; run pcierrc\0"
582 #else
583 #define	PCI_ENV ""
584 #endif
585 
586 #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
587 #define PCIE_ENV \
588  "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
589 	"echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
590  "pcie1regs=setenv a e000a; run pciereg\0"	\
591  "pcie2regs=setenv a e0009; run pciereg\0"	\
592  "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
593 	"pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;"	\
594 	"pci d $b.0 130 1\0" \
595  "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
596 	"pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
597 	"pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0"		\
598  "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0"	\
599  "pcie1err=setenv a e000a; run pcieerr\0"	\
600  "pcie2err=setenv a e0009; run pcieerr\0"	\
601  "pcie1errc=setenv a e000a; run pcieerrc\0"	\
602  "pcie2errc=setenv a e0009; run pcieerrc\0"
603 #else
604 #define	PCIE_ENV ""
605 #endif
606 
607 #define DMA_ENV \
608  "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
609 	"mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
610  "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
611 	"mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
612  "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
613 	"mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
614  "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
615 	"mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
616 
617 #ifdef ENV_DEBUG
618 #define	CONFIG_EXTRA_ENV_SETTINGS				\
619  "netdev=eth0\0"						\
620  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
621  "tftpflash=tftpboot $loadaddr $uboot; "			\
622 	"protect off " MK_STR(TEXT_BASE) " +$filesize; "	\
623 	"erase " MK_STR(TEXT_BASE) " +$filesize; "		\
624 	"cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; "	\
625 	"protect on " MK_STR(TEXT_BASE) " +$filesize; "	\
626 	"cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0"	\
627  "consoledev=ttyS0\0"						\
628  "ramdiskaddr=2000000\0"					\
629  "ramdiskfile=8610hpcd/ramdisk.uboot\0"				\
630  "fdtaddr=c00000\0"						\
631  "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0"				\
632  "bdev=sda3\0"					\
633  "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
634  "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
635  "maxcpus=1"	\
636  "eoi=mw e00400b0 0\0"						\
637  "iack=md e00400a0 1\0"						\
638  "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
639 	"md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
640 	"md ${a}f00 5\0" \
641  "ddr1regs=setenv a e0002; run ddrreg\0" \
642  "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
643 	"md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
644 	"md ${a}e60 1; md ${a}ef0 1d\0" \
645  "guregs=setenv a e00e0; run gureg\0" \
646  "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
647  "mcmregs=setenv a e0001; run mcmreg\0" \
648  "diuregs=md e002c000 1d\0" \
649  "dium=mw e002c01c\0" \
650  "diuerr=md e002c014 1\0" \
651  "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0 debug\0" \
652  "monitor=0-DVI\0" \
653  "pmregs=md e00e1000 2b\0" \
654  "lawregs=md e0000c08 4b\0" \
655  "lbcregs=md e0005000 36\0" \
656  "dma0regs=md e0021100 12\0" \
657  "dma1regs=md e0021180 12\0" \
658  "dma2regs=md e0021200 12\0" \
659  "dma3regs=md e0021280 12\0" \
660  PCI_ENV \
661  PCIE_ENV \
662  DMA_ENV
663 #else
664 #define CONFIG_EXTRA_ENV_SETTINGS                               \
665  "netdev=eth0\0"                                                \
666  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"                         \
667  "consoledev=ttyS0\0"                                           \
668  "ramdiskaddr=2000000\0"                                        \
669  "ramdiskfile=8610hpcd/ramdisk.uboot\0"                         \
670  "fdtaddr=c00000\0"                                             \
671  "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0"                          \
672  "bdev=sda3\0"							\
673  "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0\0"\
674  "monitor=0-DVI\0"
675 #endif
676 
677 #define CONFIG_NFSBOOTCOMMAND					\
678  "setenv bootargs root=/dev/nfs rw "				\
679 	"nfsroot=$serverip:$rootpath "				\
680 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
681 	"console=$consoledev,$baudrate $othbootargs;"		\
682  "tftp $loadaddr $bootfile;"					\
683  "tftp $fdtaddr $fdtfile;"					\
684  "bootm $loadaddr - $fdtaddr"
685 
686 #define CONFIG_RAMBOOTCOMMAND \
687  "setenv bootargs root=/dev/ram rw "				\
688 	"console=$consoledev,$baudrate $othbootargs;"		\
689  "tftp $ramdiskaddr $ramdiskfile;"				\
690  "tftp $loadaddr $bootfile;"					\
691  "tftp $fdtaddr $fdtfile;"					\
692  "bootm $loadaddr $ramdiskaddr $fdtaddr"
693 
694 #define CONFIG_BOOTCOMMAND		\
695  "setenv bootargs root=/dev/$bdev rw "	\
696 	"console=$consoledev,$baudrate $othbootargs;"	\
697  "tftp $loadaddr $bootfile;"		\
698  "tftp $fdtaddr $fdtfile;"		\
699  "bootm $loadaddr - $fdtaddr"
700 
701 #endif	/* __CONFIG_H */
702