xref: /rk3399_rockchip-uboot/include/configs/MPC8610HPCD.h (revision a75a57ef6e4b613c81434971e96ed70cf9ec9ba0)
1 /*
2  * Copyright 2007 Freescale Semiconductor, Inc.
3  *
4  * This program is free software; you can redistribute it and/or
5  * modify it under the terms of the GNU General Public License
6  * Version 2 as published by the Free Software Foundation.
7  */
8 
9 /*
10  * MPC8610HPCD board configuration file
11  *
12  */
13 
14 #ifndef __CONFIG_H
15 #define __CONFIG_H
16 
17 /* High Level Configuration Options */
18 #define CONFIG_MPC86xx		1	/* MPC86xx */
19 #define CONFIG_MPC8610		1	/* MPC8610 specific */
20 #define CONFIG_MPC8610HPCD	1	/* MPC8610HPCD board specific */
21 #define CONFIG_NUM_CPUS		1	/* Number of CPUs in the system */
22 #define CONFIG_LINUX_RESET_VEC	0x100	/* Reset vector used by Linux */
23 
24 #define CONFIG_FSL_DIU_FB	1	/* FSL DIU */
25 
26 /* video */
27 #undef CONFIG_VIDEO
28 
29 #if defined(CONFIG_VIDEO)
30 #define CONFIG_CFB_CONSOLE
31 #define CONFIG_VGA_AS_SINGLE_DEVICE
32 #endif
33 
34 #ifdef RUN_DIAG
35 #define CFG_DIAG_ADDR		0xff800000
36 #endif
37 
38 #define CFG_RESET_ADDRESS	0xfff00100
39 
40 #define CONFIG_PCI		1	/* Enable PCI/PCIE*/
41 #define CONFIG_PCI1		1	/* PCI controler 1 */
42 #define CONFIG_PCIE1		1	/* PCIe 1 connected to ULI bridge */
43 #define CONFIG_PCIE2		1	/* PCIe 2 connected to slot */
44 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
45 #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
46 
47 #define CONFIG_ENV_OVERWRITE
48 
49 #define CONFIG_SPD_EEPROM		/* Use SPD for DDR */
50 #undef CONFIG_DDR_DLL			/* possible DLL fix needed */
51 #define CONFIG_DDR_2T_TIMING		/* Sets the 2T timing bit */
52 #undef  CONFIG_DDR_ECC			/* only for ECC DDR module */
53 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
54 #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
55 #define CONFIG_NUM_DDR_CONTROLLERS	1
56 #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
57 
58 #define CONFIG_HIGH_BATS	1	/* High BATs supported & enabled */
59 #define CONFIG_ALTIVEC		1
60 
61 /*
62  * L2CR setup -- make sure this is right for your board!
63  */
64 #define CFG_L2
65 #define L2_INIT		0
66 #define L2_ENABLE	(L2CR_L2E |0x00100000 )
67 
68 #ifndef CONFIG_SYS_CLK_FREQ
69 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
70 #endif
71 
72 #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
73 #define CONFIG_MISC_INIT_R		1
74 
75 #undef	CFG_DRAM_TEST			/* memory test, takes time */
76 #define CFG_MEMTEST_START	0x00200000	/* memtest region */
77 #define CFG_MEMTEST_END		0x00400000
78 #define CFG_ALT_MEMTEST
79 
80 /*
81  * Base addresses -- Note these are effective addresses where the
82  * actual resources get mapped (not physical addresses)
83  */
84 #define CFG_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
85 #define CFG_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
86 #define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR */
87 
88 #define CFG_PCI1_ADDR		(CFG_CCSRBAR+0x8000)
89 #define CFG_PCIE1_ADDR		(CFG_CCSRBAR+0xa000)
90 #define CFG_PCIE2_ADDR		(CFG_CCSRBAR+0x9000)
91 
92 #define CFG_DIU_ADDR		(CFG_CCSRBAR+0x2c000)
93 
94 /*
95  * DDR Setup
96  */
97 #define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
98 #define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
99 #define CONFIG_VERY_BIG_RAM
100 
101 #define MPC86xx_DDR_SDRAM_CLK_CNTL
102 
103 #if defined(CONFIG_SPD_EEPROM)
104 /*
105  * Determine DDR configuration from I2C interface.
106  */
107 #define SPD_EEPROM_ADDRESS1		0x51		/* DDR DIMM */
108 #else
109 /*
110  * Manually set up DDR1 parameters
111  */
112 
113 #define CFG_SDRAM_SIZE	256		/* DDR is 256MB */
114 
115 #if 0 /* TODO */
116 #define CFG_DDR_CS0_BNDS	0x0000000F
117 #define CFG_DDR_CS0_CONFIG	0x80010202	/* Enable, no interleaving */
118 #define CFG_DDR_TIMING_3	0x00000000
119 #define CFG_DDR_TIMING_0	0x00260802
120 #define CFG_DDR_TIMING_1	0x3935d322
121 #define CFG_DDR_TIMING_2	0x14904cc8
122 #define CFG_DDR_MODE_1		0x00480432
123 #define CFG_DDR_MODE_2		0x00000000
124 #define CFG_DDR_INTERVAL	0x06180100
125 #define CFG_DDR_DATA_INIT	0xdeadbeef
126 #define CFG_DDR_CLK_CTRL	0x03800000
127 #define CFG_DDR_OCD_CTRL	0x00000000
128 #define CFG_DDR_OCD_STATUS	0x00000000
129 #define CFG_DDR_CONTROL		0xe3008000	/* Type = DDR2 */
130 #define CFG_DDR_CONTROL2	0x04400010
131 
132 #define CFG_DDR_ERR_INT_EN	0x00000000
133 #define CFG_DDR_ERR_DIS		0x00000000
134 #define CFG_DDR_SBE		0x000f0000
135  /* Not used in fixed_sdram function */
136 #define CFG_DDR_MODE		0x00000022
137 #define CFG_DDR_CS1_BNDS	0x00000000
138 #define CFG_DDR_CS2_BNDS	0x00000FFF	/* Not done */
139 #define CFG_DDR_CS3_BNDS	0x00000FFF	/* Not done */
140 #define CFG_DDR_CS4_BNDS	0x00000FFF	/* Not done */
141 #define CFG_DDR_CS5_BNDS	0x00000FFF	/* Not done */
142 #endif
143 #endif
144 
145 #define CFG_ID_EEPROM
146 #ifdef CFG_ID_EEPROM
147 #define CONFIG_ID_EEPROM
148 #endif
149 #define ID_EEPROM_ADDR		0x57
150 
151 
152 #define CFG_FLASH_BASE		0xf0000000 /* start of FLASH 128M */
153 #define CFG_FLASH_BASE2		0xf8000000
154 
155 #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE, CFG_FLASH_BASE2}
156 
157 #define CFG_BR0_PRELIM		0xf8001001 /* port size 16bit */
158 #define CFG_OR0_PRELIM		0xf8006e65 /* 128MB NOR Flash*/
159 
160 #define CFG_BR1_PRELIM		0xf0001001 /* port size 16bit */
161 #define CFG_OR1_PRELIM		0xf8006e65 /* 128MB Promjet */
162 #if 0 /* TODO */
163 #define CFG_BR2_PRELIM		0xf0000000
164 #define CFG_OR2_PRELIM		0xf0000000 /* 256MB NAND Flash - bank 1 */
165 #endif
166 #define CFG_BR3_PRELIM		0xe8000801 /* port size 8bit */
167 #define CFG_OR3_PRELIM		0xfff06ff7 /* 1MB PIXIS area*/
168 
169 
170 #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
171 #define PIXIS_BASE	0xe8000000	/* PIXIS registers */
172 #define PIXIS_ID		0x0	/* Board ID at offset 0 */
173 #define PIXIS_VER		0x1	/* Board version at offset 1 */
174 #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
175 #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
176 #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch */
177 #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
178 #define PIXIS_BRDCFG0		0x8	/* PIXIS Board Configuration Register0*/
179 #define PIXIS_VCTL		0x10	/* VELA Control Register */
180 #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
181 #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
182 #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
183 #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
184 #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
185 #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
186 #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
187 #define CFG_PIXIS_VBOOT_MASK	0x0C    /* Reset altbank mask*/
188 
189 #define CFG_MAX_FLASH_BANKS	2		/* number of banks */
190 #define CFG_MAX_FLASH_SECT	1024		/* sectors per device */
191 
192 #undef	CFG_FLASH_CHECKSUM
193 #define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
194 #define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
195 #define CFG_MONITOR_BASE	TEXT_BASE	/* start of monitor */
196 
197 #define CFG_FLASH_CFI_DRIVER
198 #define CFG_FLASH_CFI
199 #define CFG_FLASH_EMPTY_INFO
200 
201 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
202 #define CFG_RAMBOOT
203 #else
204 #undef	CFG_RAMBOOT
205 #endif
206 
207 #if defined(CFG_RAMBOOT)
208 #undef CONFIG_SPD_EEPROM
209 #define CFG_SDRAM_SIZE	256
210 #endif
211 
212 #undef CONFIG_CLOCKS_IN_MHZ
213 
214 #define CONFIG_L1_INIT_RAM
215 #define CFG_INIT_RAM_LOCK	1
216 #ifndef CFG_INIT_RAM_LOCK
217 #define CFG_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
218 #else
219 #define CFG_INIT_RAM_ADDR	0xe4000000	/* Initial RAM address */
220 #endif
221 #define CFG_INIT_RAM_END	0x4000		/* End of used area in RAM */
222 
223 #define CFG_GBL_DATA_SIZE	128		/* num bytes initial data */
224 #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
225 #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
226 
227 #define CFG_MONITOR_LEN		(512 * 1024)	/* Reserve 512 KB for Mon */
228 #define CFG_MALLOC_LEN		(6 * 1024 * 1024)	/* Reserved for malloc */
229 
230 /* Serial Port */
231 #define CONFIG_CONS_INDEX	1
232 #undef	CONFIG_SERIAL_SOFTWARE_FIFO
233 #define CFG_NS16550
234 #define CFG_NS16550_SERIAL
235 #define CFG_NS16550_REG_SIZE	1
236 #define CFG_NS16550_CLK		get_bus_freq(0)
237 
238 #define CFG_BAUDRATE_TABLE \
239 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
240 
241 #define CFG_NS16550_COM1	(CFG_CCSRBAR+0x4500)
242 #define CFG_NS16550_COM2	(CFG_CCSRBAR+0x4600)
243 
244 /* Use the HUSH parser */
245 #define CFG_HUSH_PARSER
246 #ifdef	CFG_HUSH_PARSER
247 #define CFG_PROMPT_HUSH_PS2 "> "
248 #endif
249 
250 /*
251  * Pass open firmware flat tree to kernel
252  */
253 #define CONFIG_OF_LIBFDT		1
254 #define CONFIG_OF_BOARD_SETUP		1
255 #define CONFIG_OF_STDOUT_VIA_ALIAS	1
256 
257 
258 /* maximum size of the flat tree (8K) */
259 #define OF_FLAT_TREE_MAX_SIZE	8192
260 
261 #define CFG_64BIT_VSPRINTF	1
262 #define CFG_64BIT_STRTOUL	1
263 
264 /*
265  * I2C
266  */
267 #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
268 #define CONFIG_HARD_I2C		/* I2C with hardware support*/
269 #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
270 #define CFG_I2C_SPEED		400000	/* I2C speed and slave address */
271 #define CFG_I2C_SLAVE		0x7F
272 #define CFG_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
273 #define CFG_I2C_OFFSET		0x3000
274 
275 /*
276  * General PCI
277  * Addresses are mapped 1-1.
278  */
279 #define CFG_PCI1_MEM_BASE	0x80000000
280 #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
281 #define CFG_PCI1_MEM_SIZE	0x10000000	/* 256M */
282 #define CFG_PCI1_IO_BASE	0x00000000
283 #define CFG_PCI1_IO_PHYS	0xe1000000
284 #define CFG_PCI1_IO_SIZE	0x00100000	/* 1M */
285 
286 /* PCI view of System Memory */
287 #define CFG_PCI_MEMORY_BUS	0x00000000
288 #define CFG_PCI_MEMORY_PHYS	0x00000000
289 #define CFG_PCI_MEMORY_SIZE	0x80000000
290 
291 /* For RTL8139 */
292 #define KSEG1ADDR(x)	({u32 _x = le32_to_cpu(*(u32 *)(x)); (&_x); })
293 #define _IO_BASE		0x00000000
294 
295 /* controller 1, Base address 0xa000 */
296 #define CFG_PCIE1_MEM_BASE	0xa0000000
297 #define CFG_PCIE1_MEM_PHYS	CFG_PCIE1_MEM_BASE
298 #define CFG_PCIE1_MEM_SIZE	0x10000000	/* 256M */
299 #define CFG_PCIE1_IO_BASE	0x00000000
300 #define CFG_PCIE1_IO_PHYS	0xe3000000
301 #define CFG_PCIE1_IO_SIZE	0x00100000	/* 1M */
302 
303 /* controller 2, Base Address 0x9000 */
304 #define CFG_PCIE2_MEM_BASE	0x90000000
305 #define CFG_PCIE2_MEM_PHYS	CFG_PCIE2_MEM_BASE
306 #define CFG_PCIE2_MEM_SIZE	0x10000000	/* 256M */
307 #define CFG_PCIE2_IO_BASE	0x00000000	/* reuse mem LAW */
308 #define CFG_PCIE2_IO_PHYS	0xe2000000
309 #define CFG_PCIE2_IO_SIZE	0x00100000	/* 1M */
310 
311 
312 #if defined(CONFIG_PCI)
313 
314 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
315 
316 #define CONFIG_NET_MULTI
317 #define CONFIG_CMD_NET
318 #define CONFIG_PCI_PNP		/* do pci plug-and-play */
319 #define CONFIG_CMD_REGINFO
320 
321 #define CONFIG_ULI526X
322 #ifdef CONFIG_ULI526X
323 #define CONFIG_ETHADDR   00:E0:0C:00:00:01
324 #endif
325 
326 /************************************************************
327  * USB support
328  ************************************************************/
329 #define CONFIG_PCI_OHCI		1
330 #define CONFIG_USB_OHCI_NEW		1
331 #define CONFIG_USB_KEYBOARD	1
332 #define CFG_DEVICE_DEREGISTER
333 #define CFG_USB_EVENT_POLL	1
334 #define CFG_USB_OHCI_SLOT_NAME	"ohci_pci"
335 #define CFG_USB_OHCI_MAX_ROOT_PORTS 15
336 #define CFG_OHCI_SWAP_REG_ACCESS	1
337 
338 #if !defined(CONFIG_PCI_PNP)
339 #define PCI_ENET0_IOADDR	0xe0000000
340 #define PCI_ENET0_MEMADDR	0xe0000000
341 #define PCI_IDSEL_NUMBER	0x0c	/* slot0->3(IDSEL)=12->15 */
342 #endif
343 
344 #define CONFIG_DOS_PARTITION
345 #define CONFIG_SCSI_AHCI
346 
347 #ifdef CONFIG_SCSI_AHCI
348 #define CONFIG_SATA_ULI5288
349 #define CFG_SCSI_MAX_SCSI_ID	4
350 #define CFG_SCSI_MAX_LUN	1
351 #define CFG_SCSI_MAX_DEVICE	(CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN)
352 #define CFG_SCSI_MAXDEVICE	CFG_SCSI_MAX_DEVICE
353 #endif
354 
355 #endif	/* CONFIG_PCI */
356 
357 /*
358  * BAT0		2G	Cacheable, non-guarded
359  * 0x0000_0000	2G	DDR
360  */
361 #define CFG_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
362 #define CFG_DBAT0U	(BATU_BL_2G | BATU_VS | BATU_VP)
363 #define CFG_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE )
364 #define CFG_IBAT0U	CFG_DBAT0U
365 
366 /*
367  * BAT1		1G	Cache-inhibited, guarded
368  * 0x8000_0000	256M	PCI-1 Memory
369  * 0xa000_0000	256M	PCI-Express 1 Memory
370  * 0x9000_0000	256M	PCI-Express 2 Memory
371  */
372 
373 #define CFG_DBAT1L	(CFG_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
374 			| BATL_GUARDEDSTORAGE)
375 #define CFG_DBAT1U	(CFG_PCI1_MEM_PHYS | BATU_BL_1G | BATU_VS | BATU_VP)
376 #define CFG_IBAT1L	(CFG_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
377 #define CFG_IBAT1U	CFG_DBAT1U
378 
379 /*
380  * BAT2		16M	Cache-inhibited, guarded
381  * 0xe100_0000	1M	PCI-1 I/O
382  */
383 
384 #define CFG_DBAT2L	(CFG_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
385 			| BATL_GUARDEDSTORAGE)
386 #define CFG_DBAT2U	(CFG_PCI1_IO_PHYS | BATU_BL_16M | BATU_VS | BATU_VP)
387 #define CFG_IBAT2L	(CFG_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
388 #define CFG_IBAT2U	CFG_DBAT2U
389 
390 /*
391  * BAT3		32M	Cache-inhibited, guarded
392  * 0xe200_0000	1M	PCI-Express 2 I/O
393  * 0xe300_0000	1M	PCI-Express 1 I/O
394  */
395 
396 #define CFG_DBAT3L	(CFG_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
397 			| BATL_GUARDEDSTORAGE)
398 #define CFG_DBAT3U	(CFG_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
399 #define CFG_IBAT3L	(CFG_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
400 #define CFG_IBAT3U	CFG_DBAT3U
401 
402 /*
403  * BAT4		4M	Cache-inhibited, guarded
404  * 0xe000_0000	4M	CCSR
405  */
406 #define CFG_DBAT4L	(CFG_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
407 			| BATL_GUARDEDSTORAGE)
408 #define CFG_DBAT4U	(CFG_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
409 #define CFG_IBAT4L	(CFG_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
410 #define CFG_IBAT4U	CFG_DBAT4U
411 
412 /*
413  * BAT5		128K	Cacheable, non-guarded
414  * 0xe400_0000	128K	Init RAM for stack in the CPU DCache (no backing memory)
415  */
416 #define CFG_DBAT5L	(CFG_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
417 #define CFG_DBAT5U	(CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
418 #define CFG_IBAT5L	CFG_DBAT5L
419 #define CFG_IBAT5U	CFG_DBAT5U
420 
421 /*
422  * BAT6		256M	Cache-inhibited, guarded
423  * 0xf000_0000	256M	FLASH
424  */
425 #define CFG_DBAT6L	(CFG_FLASH_BASE	 | BATL_PP_RW | BATL_CACHEINHIBIT \
426 			| BATL_GUARDEDSTORAGE)
427 #define CFG_DBAT6U	(CFG_FLASH_BASE	 | BATU_BL_256M | BATU_VS | BATU_VP)
428 #define CFG_IBAT6L	(CFG_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
429 #define CFG_IBAT6U	CFG_DBAT6U
430 
431 /*
432  * BAT7		4M	Cache-inhibited, guarded
433  * 0xe800_0000	4M	PIXIS
434  */
435 #define CFG_DBAT7L	(PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
436 			| BATL_GUARDEDSTORAGE)
437 #define CFG_DBAT7U	(PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
438 #define CFG_IBAT7L	(PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
439 #define CFG_IBAT7U	CFG_DBAT7U
440 
441 
442 /*
443  * Environment
444  */
445 #ifndef CFG_RAMBOOT
446 #define CFG_ENV_IS_IN_FLASH	1
447 #define CFG_ENV_ADDR		(CFG_MONITOR_BASE + CFG_MONITOR_LEN)
448 #define CFG_ENV_SECT_SIZE	0x20000	/* 126k (one sector) for env */
449 #define CFG_ENV_SIZE		0x2000
450 #else
451 #define CFG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
452 #define CFG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000)
453 #define CFG_ENV_SIZE		0x2000
454 #endif
455 
456 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
457 #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
458 
459 
460 /*
461  * BOOTP options
462  */
463 #define CONFIG_BOOTP_BOOTFILESIZE
464 #define CONFIG_BOOTP_BOOTPATH
465 #define CONFIG_BOOTP_GATEWAY
466 #define CONFIG_BOOTP_HOSTNAME
467 
468 
469 /*
470  * Command line configuration.
471  */
472 #include <config_cmd_default.h>
473 
474 #define CONFIG_CMD_PING
475 #define CONFIG_CMD_I2C
476 #define CONFIG_CMD_MII
477 
478 #if defined(CFG_RAMBOOT)
479 #undef CONFIG_CMD_ENV
480 #endif
481 
482 #if defined(CONFIG_PCI)
483 #define CONFIG_CMD_PCI
484 #define CONFIG_CMD_SCSI
485 #define CONFIG_CMD_EXT2
486 #define CONFIG_CMD_USB
487 #endif
488 
489 
490 #undef CONFIG_WATCHDOG			/* watchdog disabled */
491 
492 /*DIU Configuration*/
493 #define DIU_CONNECT_TO_DVI		/* DIU controller connects to DVI encoder*/
494 
495 /*
496  * Miscellaneous configurable options
497  */
498 #define CFG_LONGHELP			/* undef to save memory	*/
499 #define CONFIG_CMDLINE_EDITING          /* Command-line editing */
500 #define CFG_LOAD_ADDR	0x2000000	/* default load address */
501 #define CFG_PROMPT	"=> "		/* Monitor Command Prompt */
502 
503 #if defined(CONFIG_CMD_KGDB)
504 #define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
505 #else
506 #define CFG_CBSIZE	256		/* Console I/O Buffer Size */
507 #endif
508 
509 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
510 #define CFG_MAXARGS	16		/* max number of command args */
511 #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
512 #define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
513 
514 /*
515  * For booting Linux, the board info and command line data
516  * have to be in the first 8 MB of memory, since this is
517  * the maximum mapped by the Linux kernel during initialization.
518  */
519 #define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
520 
521 /*
522  * Internal Definitions
523  *
524  * Boot Flags
525  */
526 #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
527 #define BOOTFLAG_WARM	0x02		/* Software reboot */
528 
529 #if defined(CONFIG_CMD_KGDB)
530 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
531 #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
532 #endif
533 
534 /*
535  * Environment Configuration
536  */
537 #define CONFIG_IPADDR		192.168.1.100
538 
539 #define CONFIG_HOSTNAME		unknown
540 #define CONFIG_ROOTPATH		/opt/nfsroot
541 #define CONFIG_BOOTFILE		uImage
542 #define CONFIG_UBOOTPATH	8610hpcd/u-boot.bin
543 
544 #define CONFIG_SERVERIP		192.168.1.1
545 #define CONFIG_GATEWAYIP	192.168.1.1
546 #define CONFIG_NETMASK		255.255.255.0
547 
548 /* default location for tftp and bootm */
549 #define CONFIG_LOADADDR		1000000
550 
551 #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
552 #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs */
553 
554 #define CONFIG_BAUDRATE	115200
555 
556 #if defined(CONFIG_PCI1)
557 #define PCI_ENV \
558  "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
559 	"echo e;md ${a}e00 9\0" \
560  "pci1regs=setenv a e0008; run pcireg\0" \
561  "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
562 	"pci d.w $b.0 56 1\0" \
563  "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
564 	"pci w.w $b.0 56 ffff\0"	\
565  "pci1err=setenv a e0008; run pcierr\0"	\
566  "pci1errc=setenv a e0008; run pcierrc\0"
567 #else
568 #define	PCI_ENV ""
569 #endif
570 
571 #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
572 #define PCIE_ENV \
573  "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
574 	"echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
575  "pcie1regs=setenv a e000a; run pciereg\0"	\
576  "pcie2regs=setenv a e0009; run pciereg\0"	\
577  "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
578 	"pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;"	\
579 	"pci d $b.0 130 1\0" \
580  "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
581 	"pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
582 	"pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0"		\
583  "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0"	\
584  "pcie1err=setenv a e000a; run pcieerr\0"	\
585  "pcie2err=setenv a e0009; run pcieerr\0"	\
586  "pcie1errc=setenv a e000a; run pcieerrc\0"	\
587  "pcie2errc=setenv a e0009; run pcieerrc\0"
588 #else
589 #define	PCIE_ENV ""
590 #endif
591 
592 #define DMA_ENV \
593  "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
594 	"mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
595  "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
596 	"mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
597  "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
598 	"mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
599  "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
600 	"mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
601 
602 #ifdef ENV_DEBUG
603 #define	CONFIG_EXTRA_ENV_SETTINGS				\
604  "netdev=eth0\0"						\
605  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
606  "tftpflash=tftpboot $loadaddr $uboot; "			\
607 	"protect off " MK_STR(TEXT_BASE) " +$filesize; "	\
608 	"erase " MK_STR(TEXT_BASE) " +$filesize; "		\
609 	"cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; "	\
610 	"protect on " MK_STR(TEXT_BASE) " +$filesize; "	\
611 	"cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0"	\
612  "consoledev=ttyS0\0"						\
613  "ramdiskaddr=2000000\0"					\
614  "ramdiskfile=8610hpcd/ramdisk.uboot\0"				\
615  "fdtaddr=c00000\0"						\
616  "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0"				\
617  "bdev=sda3\0"					\
618  "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
619  "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
620  "maxcpus=1"	\
621  "eoi=mw e00400b0 0\0"						\
622  "iack=md e00400a0 1\0"						\
623  "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
624 	"md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
625 	"md ${a}f00 5\0" \
626  "ddr1regs=setenv a e0002; run ddrreg\0" \
627  "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
628 	"md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
629 	"md ${a}e60 1; md ${a}ef0 1d\0" \
630  "guregs=setenv a e00e0; run gureg\0" \
631  "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
632  "mcmregs=setenv a e0001; run mcmreg\0" \
633  "diuregs=md e002c000 1d\0" \
634  "dium=mw e002c01c\0" \
635  "diuerr=md e002c014 1\0" \
636  "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0 debug\0" \
637  "monitor=0-DVI\0" \
638  "pmregs=md e00e1000 2b\0" \
639  "lawregs=md e0000c08 4b\0" \
640  "lbcregs=md e0005000 36\0" \
641  "dma0regs=md e0021100 12\0" \
642  "dma1regs=md e0021180 12\0" \
643  "dma2regs=md e0021200 12\0" \
644  "dma3regs=md e0021280 12\0" \
645  PCI_ENV \
646  PCIE_ENV \
647  DMA_ENV
648 #else
649 #define CONFIG_EXTRA_ENV_SETTINGS                               \
650  "netdev=eth0\0"                                                \
651  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"                         \
652  "consoledev=ttyS0\0"                                           \
653  "ramdiskaddr=2000000\0"                                        \
654  "ramdiskfile=8610hpcd/ramdisk.uboot\0"                         \
655  "fdtaddr=c00000\0"                                             \
656  "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0"                          \
657  "bdev=sda3\0"							\
658  "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0\0"\
659  "monitor=0-DVI\0"
660 #endif
661 
662 #define CONFIG_NFSBOOTCOMMAND					\
663  "setenv bootargs root=/dev/nfs rw "				\
664 	"nfsroot=$serverip:$rootpath "				\
665 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
666 	"console=$consoledev,$baudrate $othbootargs;"		\
667  "tftp $loadaddr $bootfile;"					\
668  "tftp $fdtaddr $fdtfile;"					\
669  "bootm $loadaddr - $fdtaddr"
670 
671 #define CONFIG_RAMBOOTCOMMAND \
672  "setenv bootargs root=/dev/ram rw "				\
673 	"console=$consoledev,$baudrate $othbootargs;"		\
674  "tftp $ramdiskaddr $ramdiskfile;"				\
675  "tftp $loadaddr $bootfile;"					\
676  "tftp $fdtaddr $fdtfile;"					\
677  "bootm $loadaddr $ramdiskaddr $fdtaddr"
678 
679 #define CONFIG_BOOTCOMMAND		\
680  "setenv bootargs root=/dev/$bdev rw "	\
681 	"console=$consoledev,$baudrate $othbootargs;"	\
682  "tftp $loadaddr $bootfile;"		\
683  "tftp $fdtaddr $fdtfile;"		\
684  "bootm $loadaddr - $fdtaddr"
685 
686 #endif	/* __CONFIG_H */
687