1 /* 2 * Copyright 2007-2011 Freescale Semiconductor, Inc. 3 * 4 * SPDX-License-Identifier: GPL-2.0 5 */ 6 7 /* 8 * MPC8610HPCD board configuration file 9 */ 10 11 #ifndef __CONFIG_H 12 #define __CONFIG_H 13 14 /* High Level Configuration Options */ 15 #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 16 17 #define CONFIG_SYS_TEXT_BASE 0xfff00000 18 19 /* video */ 20 #define CONFIG_FSL_DIU_FB 21 22 #ifdef CONFIG_FSL_DIU_FB 23 #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000) 24 #define CONFIG_CMD_BMP 25 #define CONFIG_VIDEO_LOGO 26 #define CONFIG_VIDEO_BMP_LOGO 27 #endif 28 29 #ifdef RUN_DIAG 30 #define CONFIG_SYS_DIAG_ADDR 0xff800000 31 #endif 32 33 /* 34 * virtual address to be used for temporary mappings. There 35 * should be 128k free at this VA. 36 */ 37 #define CONFIG_SYS_SCRATCH_VA 0xc0000000 38 39 #define CONFIG_PCI1 1 /* PCI controller 1 */ 40 #define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */ 41 #define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */ 42 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 43 #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 44 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 45 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 46 47 #define CONFIG_ENV_OVERWRITE 48 #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 49 50 #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ 51 #define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */ 52 #define CONFIG_ALTIVEC 1 53 54 /* 55 * L2CR setup -- make sure this is right for your board! 56 */ 57 #define CONFIG_SYS_L2 58 #define L2_INIT 0 59 #define L2_ENABLE (L2CR_L2E |0x00100000 ) 60 61 #ifndef CONFIG_SYS_CLK_FREQ 62 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 63 #endif 64 65 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 66 #define CONFIG_MISC_INIT_R 1 67 68 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 69 #define CONFIG_SYS_MEMTEST_END 0x00400000 70 71 /* 72 * Base addresses -- Note these are effective addresses where the 73 * actual resources get mapped (not physical addresses) 74 */ 75 #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 76 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 77 78 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 79 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0 80 #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW 81 82 /* DDR Setup */ 83 #define CONFIG_SYS_FSL_DDR2 84 #undef CONFIG_FSL_DDR_INTERACTIVE 85 #define CONFIG_SPD_EEPROM /* Use SPD for DDR */ 86 #define CONFIG_DDR_SPD 87 88 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 89 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 90 91 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 92 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 93 #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ 94 #define CONFIG_VERY_BIG_RAM 95 96 #define CONFIG_NUM_DDR_CONTROLLERS 1 97 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 98 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 99 100 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 101 102 /* These are used when DDR doesn't use SPD. */ 103 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 104 105 #if 0 /* TODO */ 106 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F 107 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */ 108 #define CONFIG_SYS_DDR_TIMING_3 0x00000000 109 #define CONFIG_SYS_DDR_TIMING_0 0x00260802 110 #define CONFIG_SYS_DDR_TIMING_1 0x3935d322 111 #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 112 #define CONFIG_SYS_DDR_MODE_1 0x00480432 113 #define CONFIG_SYS_DDR_MODE_2 0x00000000 114 #define CONFIG_SYS_DDR_INTERVAL 0x06180100 115 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 116 #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 117 #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 118 #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 119 #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */ 120 #define CONFIG_SYS_DDR_CONTROL2 0x04400010 121 122 #define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000 123 #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 124 #define CONFIG_SYS_DDR_SBE 0x000f0000 125 126 #endif 127 128 #define CONFIG_ID_EEPROM 129 #define CONFIG_SYS_I2C_EEPROM_NXID 130 #define CONFIG_ID_EEPROM 131 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 132 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 133 134 #define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */ 135 #define CONFIG_SYS_FLASH_BASE2 0xf8000000 136 137 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2} 138 139 #define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */ 140 #define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/ 141 142 #define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */ 143 #define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */ 144 #if 0 /* TODO */ 145 #define CONFIG_SYS_BR2_PRELIM 0xf0000000 146 #define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */ 147 #endif 148 #define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */ 149 #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/ 150 151 #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 152 #define PIXIS_BASE 0xe8000000 /* PIXIS registers */ 153 #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 154 #define PIXIS_VER 0x1 /* Board version at offset 1 */ 155 #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 156 #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 157 #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */ 158 #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 159 #define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/ 160 #define PIXIS_VCTL 0x10 /* VELA Control Register */ 161 #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 162 #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 163 #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 164 #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 165 #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 166 #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 167 #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 168 #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */ 169 170 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 171 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 172 173 #undef CONFIG_SYS_FLASH_CHECKSUM 174 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 175 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 176 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 177 #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ 178 179 #define CONFIG_FLASH_CFI_DRIVER 180 #define CONFIG_SYS_FLASH_CFI 181 #define CONFIG_SYS_FLASH_EMPTY_INFO 182 183 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 184 #define CONFIG_SYS_RAMBOOT 185 #else 186 #undef CONFIG_SYS_RAMBOOT 187 #endif 188 189 #if defined(CONFIG_SYS_RAMBOOT) 190 #undef CONFIG_SPD_EEPROM 191 #define CONFIG_SYS_SDRAM_SIZE 256 192 #endif 193 194 #undef CONFIG_CLOCKS_IN_MHZ 195 196 #define CONFIG_SYS_INIT_RAM_LOCK 1 197 #ifndef CONFIG_SYS_INIT_RAM_LOCK 198 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 199 #else 200 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */ 201 #endif 202 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 203 204 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 205 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 206 207 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */ 208 #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */ 209 210 /* Serial Port */ 211 #define CONFIG_CONS_INDEX 1 212 #define CONFIG_SYS_NS16550_SERIAL 213 #define CONFIG_SYS_NS16550_REG_SIZE 1 214 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 215 216 #define CONFIG_SYS_BAUDRATE_TABLE \ 217 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 218 219 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 220 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 221 222 /* maximum size of the flat tree (8K) */ 223 #define OF_FLAT_TREE_MAX_SIZE 8192 224 225 /* 226 * I2C 227 */ 228 #define CONFIG_SYS_I2C 229 #define CONFIG_SYS_I2C_FSL 230 #define CONFIG_SYS_FSL_I2C_SPEED 400000 231 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 232 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 233 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 234 235 /* 236 * General PCI 237 * Addresses are mapped 1-1. 238 */ 239 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 240 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS 241 #define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS 242 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 243 #define CONFIG_SYS_PCI1_IO_BUS 0x0000000 244 #define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000 245 #define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000 246 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 247 248 /* controller 1, Base address 0xa000 */ 249 #define CONFIG_SYS_PCIE1_NAME "ULI" 250 #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 251 #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS 252 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 253 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 254 #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000 255 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */ 256 257 /* controller 2, Base Address 0x9000 */ 258 #define CONFIG_SYS_PCIE2_NAME "Slot 1" 259 #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000 260 #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS 261 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 262 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */ 263 #define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000 264 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */ 265 266 #if defined(CONFIG_PCI) 267 268 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 269 270 #define CONFIG_CMD_REGINFO 271 272 #define CONFIG_ULI526X 273 #ifdef CONFIG_ULI526X 274 #endif 275 276 /************************************************************ 277 * USB support 278 ************************************************************/ 279 #define CONFIG_PCI_OHCI 1 280 #define CONFIG_USB_OHCI_NEW 1 281 #define CONFIG_SYS_USB_EVENT_POLL 1 282 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 283 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 284 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 285 286 #if !defined(CONFIG_PCI_PNP) 287 #define PCI_ENET0_IOADDR 0xe0000000 288 #define PCI_ENET0_MEMADDR 0xe0000000 289 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 290 #endif 291 292 #define CONFIG_DOS_PARTITION 293 #define CONFIG_SCSI_AHCI 294 295 #ifdef CONFIG_SCSI_AHCI 296 #define CONFIG_LIBATA 297 #define CONFIG_SATA_ULI5288 298 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 299 #define CONFIG_SYS_SCSI_MAX_LUN 1 300 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 301 #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 302 #endif 303 304 #endif /* CONFIG_PCI */ 305 306 /* 307 * BAT0 2G Cacheable, non-guarded 308 * 0x0000_0000 2G DDR 309 */ 310 #define CONFIG_SYS_DBAT0L (BATL_PP_RW) 311 #define CONFIG_SYS_IBAT0L (BATL_PP_RW) 312 313 /* 314 * BAT1 1G Cache-inhibited, guarded 315 * 0x8000_0000 256M PCI-1 Memory 316 * 0xa000_0000 256M PCI-Express 1 Memory 317 * 0x9000_0000 256M PCI-Express 2 Memory 318 */ 319 320 #define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ 321 | BATL_GUARDEDSTORAGE) 322 #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP) 323 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 324 #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U 325 326 /* 327 * BAT2 16M Cache-inhibited, guarded 328 * 0xe100_0000 1M PCI-1 I/O 329 */ 330 331 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ 332 | BATL_GUARDEDSTORAGE) 333 #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP) 334 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 335 #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 336 337 /* 338 * BAT3 4M Cache-inhibited, guarded 339 * 0xe000_0000 4M CCSR 340 */ 341 342 #define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \ 343 | BATL_GUARDEDSTORAGE) 344 #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP) 345 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) 346 #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U 347 348 #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) 349 #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 350 | BATL_PP_RW | BATL_CACHEINHIBIT \ 351 | BATL_GUARDEDSTORAGE) 352 #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ 353 | BATU_BL_1M | BATU_VS | BATU_VP) 354 #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 355 | BATL_PP_RW | BATL_CACHEINHIBIT) 356 #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU 357 #endif 358 359 /* 360 * BAT4 32M Cache-inhibited, guarded 361 * 0xe200_0000 1M PCI-Express 2 I/O 362 * 0xe300_0000 1M PCI-Express 1 I/O 363 */ 364 365 #define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ 366 | BATL_GUARDEDSTORAGE) 367 #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP) 368 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 369 #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U 370 371 /* 372 * BAT5 128K Cacheable, non-guarded 373 * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory) 374 */ 375 #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 376 #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 377 #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L 378 #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U 379 380 /* 381 * BAT6 256M Cache-inhibited, guarded 382 * 0xf000_0000 256M FLASH 383 */ 384 #define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \ 385 | BATL_GUARDEDSTORAGE) 386 #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 387 #define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE) 388 #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U 389 390 /* Map the last 1M of flash where we're running from reset */ 391 #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 392 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 393 #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 394 #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 395 | BATL_MEMCOHERENCE) 396 #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY 397 398 /* 399 * BAT7 4M Cache-inhibited, guarded 400 * 0xe800_0000 4M PIXIS 401 */ 402 #define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \ 403 | BATL_GUARDEDSTORAGE) 404 #define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 405 #define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 406 #define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U 407 408 /* 409 * Environment 410 */ 411 #ifndef CONFIG_SYS_RAMBOOT 412 #define CONFIG_ENV_IS_IN_FLASH 1 413 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 414 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */ 415 #define CONFIG_ENV_SIZE 0x2000 416 #else 417 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 418 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 419 #define CONFIG_ENV_SIZE 0x2000 420 #endif 421 422 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 423 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 424 425 /* 426 * BOOTP options 427 */ 428 #define CONFIG_BOOTP_BOOTFILESIZE 429 #define CONFIG_BOOTP_BOOTPATH 430 #define CONFIG_BOOTP_GATEWAY 431 #define CONFIG_BOOTP_HOSTNAME 432 433 /* 434 * Command line configuration. 435 */ 436 437 #if defined(CONFIG_PCI) 438 #define CONFIG_CMD_PCI 439 #define CONFIG_SCSI 440 #endif 441 442 #define CONFIG_WATCHDOG /* watchdog enabled */ 443 #define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */ 444 445 /* 446 * Miscellaneous configurable options 447 */ 448 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 449 #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 450 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 451 452 #if defined(CONFIG_CMD_KGDB) 453 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 454 #else 455 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 456 #endif 457 458 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 459 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 460 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 461 462 /* 463 * For booting Linux, the board info and command line data 464 * have to be in the first 8 MB of memory, since this is 465 * the maximum mapped by the Linux kernel during initialization. 466 */ 467 #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/ 468 #define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */ 469 470 #if defined(CONFIG_CMD_KGDB) 471 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 472 #endif 473 474 /* 475 * Environment Configuration 476 */ 477 #define CONFIG_IPADDR 192.168.1.100 478 479 #define CONFIG_HOSTNAME unknown 480 #define CONFIG_ROOTPATH "/opt/nfsroot" 481 #define CONFIG_BOOTFILE "uImage" 482 #define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin 483 484 #define CONFIG_SERVERIP 192.168.1.1 485 #define CONFIG_GATEWAYIP 192.168.1.1 486 #define CONFIG_NETMASK 255.255.255.0 487 488 /* default location for tftp and bootm */ 489 #define CONFIG_LOADADDR 0x10000000 490 491 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 492 493 #define CONFIG_BAUDRATE 115200 494 495 #if defined(CONFIG_PCI1) 496 #define PCI_ENV \ 497 "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \ 498 "echo e;md ${a}e00 9\0" \ 499 "pci1regs=setenv a e0008; run pcireg\0" \ 500 "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \ 501 "pci d.w $b.0 56 1\0" \ 502 "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \ 503 "pci w.w $b.0 56 ffff\0" \ 504 "pci1err=setenv a e0008; run pcierr\0" \ 505 "pci1errc=setenv a e0008; run pcierrc\0" 506 #else 507 #define PCI_ENV "" 508 #endif 509 510 #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2) 511 #define PCIE_ENV \ 512 "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \ 513 "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \ 514 "pcie1regs=setenv a e000a; run pciereg\0" \ 515 "pcie2regs=setenv a e0009; run pciereg\0" \ 516 "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\ 517 "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \ 518 "pci d $b.0 130 1\0" \ 519 "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\ 520 "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \ 521 "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \ 522 "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \ 523 "pcie1err=setenv a e000a; run pcieerr\0" \ 524 "pcie2err=setenv a e0009; run pcieerr\0" \ 525 "pcie1errc=setenv a e000a; run pcieerrc\0" \ 526 "pcie2errc=setenv a e0009; run pcieerrc\0" 527 #else 528 #define PCIE_ENV "" 529 #endif 530 531 #define DMA_ENV \ 532 "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\ 533 "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \ 534 "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\ 535 "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \ 536 "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\ 537 "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \ 538 "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\ 539 "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0" 540 541 #ifdef ENV_DEBUG 542 #define CONFIG_EXTRA_ENV_SETTINGS \ 543 "netdev=eth0\0" \ 544 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 545 "tftpflash=tftpboot $loadaddr $uboot; " \ 546 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 547 " +$filesize; " \ 548 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 549 " +$filesize; " \ 550 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 551 " $filesize; " \ 552 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 553 " +$filesize; " \ 554 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 555 " $filesize\0" \ 556 "consoledev=ttyS0\0" \ 557 "ramdiskaddr=0x18000000\0" \ 558 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \ 559 "fdtaddr=0x17c00000\0" \ 560 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \ 561 "bdev=sda3\0" \ 562 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \ 563 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \ 564 "maxcpus=1" \ 565 "eoi=mw e00400b0 0\0" \ 566 "iack=md e00400a0 1\0" \ 567 "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \ 568 "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \ 569 "md ${a}f00 5\0" \ 570 "ddr1regs=setenv a e0002; run ddrreg\0" \ 571 "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \ 572 "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \ 573 "md ${a}e60 1; md ${a}ef0 1d\0" \ 574 "guregs=setenv a e00e0; run gureg\0" \ 575 "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \ 576 "mcmregs=setenv a e0001; run mcmreg\0" \ 577 "diuregs=md e002c000 1d\0" \ 578 "dium=mw e002c01c\0" \ 579 "diuerr=md e002c014 1\0" \ 580 "pmregs=md e00e1000 2b\0" \ 581 "lawregs=md e0000c08 4b\0" \ 582 "lbcregs=md e0005000 36\0" \ 583 "dma0regs=md e0021100 12\0" \ 584 "dma1regs=md e0021180 12\0" \ 585 "dma2regs=md e0021200 12\0" \ 586 "dma3regs=md e0021280 12\0" \ 587 PCI_ENV \ 588 PCIE_ENV \ 589 DMA_ENV 590 #else 591 #define CONFIG_EXTRA_ENV_SETTINGS \ 592 "netdev=eth0\0" \ 593 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 594 "consoledev=ttyS0\0" \ 595 "ramdiskaddr=0x18000000\0" \ 596 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \ 597 "fdtaddr=0x17c00000\0" \ 598 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \ 599 "bdev=sda3\0" 600 #endif 601 602 #define CONFIG_NFSBOOTCOMMAND \ 603 "setenv bootargs root=/dev/nfs rw " \ 604 "nfsroot=$serverip:$rootpath " \ 605 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 606 "console=$consoledev,$baudrate $othbootargs;" \ 607 "tftp $loadaddr $bootfile;" \ 608 "tftp $fdtaddr $fdtfile;" \ 609 "bootm $loadaddr - $fdtaddr" 610 611 #define CONFIG_RAMBOOTCOMMAND \ 612 "setenv bootargs root=/dev/ram rw " \ 613 "console=$consoledev,$baudrate $othbootargs;" \ 614 "tftp $ramdiskaddr $ramdiskfile;" \ 615 "tftp $loadaddr $bootfile;" \ 616 "tftp $fdtaddr $fdtfile;" \ 617 "bootm $loadaddr $ramdiskaddr $fdtaddr" 618 619 #define CONFIG_BOOTCOMMAND \ 620 "setenv bootargs root=/dev/$bdev rw " \ 621 "console=$consoledev,$baudrate $othbootargs;" \ 622 "tftp $loadaddr $bootfile;" \ 623 "tftp $fdtaddr $fdtfile;" \ 624 "bootm $loadaddr - $fdtaddr" 625 626 #endif /* __CONFIG_H */ 627