xref: /rk3399_rockchip-uboot/include/configs/MPC8610HPCD.h (revision 1e1a0fb23d0b6d80df6e3c939249eaf3bd0c42f2)
1 /*
2  * Copyright 2007-2011 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:	GPL-2.0
5  */
6 
7 /*
8  * MPC8610HPCD board configuration file
9  */
10 
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13 
14 /* High Level Configuration Options */
15 #define CONFIG_MPC8610		1	/* MPC8610 specific */
16 #define CONFIG_MPC8610HPCD	1	/* MPC8610HPCD board specific */
17 #define CONFIG_LINUX_RESET_VEC	0x100	/* Reset vector used by Linux */
18 
19 #define	CONFIG_SYS_TEXT_BASE	0xfff00000
20 
21 /* video */
22 #define CONFIG_FSL_DIU_FB
23 
24 #ifdef CONFIG_FSL_DIU_FB
25 #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x2c000)
26 #define CONFIG_CMD_BMP
27 #define CONFIG_VIDEO_SW_CURSOR
28 #define CONFIG_VIDEO_LOGO
29 #define CONFIG_VIDEO_BMP_LOGO
30 #endif
31 
32 #ifdef RUN_DIAG
33 #define CONFIG_SYS_DIAG_ADDR		0xff800000
34 #endif
35 
36 /*
37  * virtual address to be used for temporary mappings.  There
38  * should be 128k free at this VA.
39  */
40 #define CONFIG_SYS_SCRATCH_VA	0xc0000000
41 
42 #define CONFIG_PCI		1	/* Enable PCI/PCIE*/
43 #define CONFIG_PCI1		1	/* PCI controller 1 */
44 #define CONFIG_PCIE1		1	/* PCIe 1 connected to ULI bridge */
45 #define CONFIG_PCIE2		1	/* PCIe 2 connected to slot */
46 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
47 #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
48 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
49 #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
50 
51 #define CONFIG_ENV_OVERWRITE
52 #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
53 
54 #define CONFIG_BAT_RW		1	/* Use common BAT rw code */
55 #define CONFIG_HIGH_BATS	1	/* High BATs supported & enabled */
56 #define CONFIG_ALTIVEC		1
57 
58 /*
59  * L2CR setup -- make sure this is right for your board!
60  */
61 #define CONFIG_SYS_L2
62 #define L2_INIT		0
63 #define L2_ENABLE	(L2CR_L2E |0x00100000 )
64 
65 #ifndef CONFIG_SYS_CLK_FREQ
66 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
67 #endif
68 
69 #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
70 #define CONFIG_MISC_INIT_R		1
71 
72 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
73 #define CONFIG_SYS_MEMTEST_END		0x00400000
74 
75 /*
76  * Base addresses -- Note these are effective addresses where the
77  * actual resources get mapped (not physical addresses)
78  */
79 #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
80 #define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
81 #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
82 
83 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
84 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0x0
85 #define CONFIG_SYS_CCSRBAR_PHYS		CONFIG_SYS_CCSRBAR_PHYS_LOW
86 
87 /* DDR Setup */
88 #define CONFIG_SYS_FSL_DDR2
89 #undef CONFIG_FSL_DDR_INTERACTIVE
90 #define CONFIG_SPD_EEPROM		/* Use SPD for DDR */
91 #define CONFIG_DDR_SPD
92 
93 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
94 #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
95 
96 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
97 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
98 #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
99 #define CONFIG_VERY_BIG_RAM
100 
101 #define CONFIG_NUM_DDR_CONTROLLERS	1
102 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
103 #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
104 
105 #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
106 
107 /* These are used when DDR doesn't use SPD.  */
108 #define CONFIG_SYS_SDRAM_SIZE	256		/* DDR is 256MB */
109 
110 #if 0 /* TODO */
111 #define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F
112 #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010202	/* Enable, no interleaving */
113 #define CONFIG_SYS_DDR_TIMING_3	0x00000000
114 #define CONFIG_SYS_DDR_TIMING_0	0x00260802
115 #define CONFIG_SYS_DDR_TIMING_1	0x3935d322
116 #define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
117 #define CONFIG_SYS_DDR_MODE_1		0x00480432
118 #define CONFIG_SYS_DDR_MODE_2		0x00000000
119 #define CONFIG_SYS_DDR_INTERVAL	0x06180100
120 #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
121 #define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
122 #define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
123 #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
124 #define CONFIG_SYS_DDR_CONTROL		0xe3008000	/* Type = DDR2 */
125 #define CONFIG_SYS_DDR_CONTROL2	0x04400010
126 
127 #define CONFIG_SYS_DDR_ERR_INT_EN	0x00000000
128 #define CONFIG_SYS_DDR_ERR_DIS		0x00000000
129 #define CONFIG_SYS_DDR_SBE		0x000f0000
130 
131 #endif
132 
133 #define CONFIG_ID_EEPROM
134 #define CONFIG_SYS_I2C_EEPROM_NXID
135 #define CONFIG_ID_EEPROM
136 #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
137 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
138 
139 #define CONFIG_SYS_FLASH_BASE		0xf0000000 /* start of FLASH 128M */
140 #define CONFIG_SYS_FLASH_BASE2		0xf8000000
141 
142 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
143 
144 #define CONFIG_SYS_BR0_PRELIM		0xf8001001 /* port size 16bit */
145 #define CONFIG_SYS_OR0_PRELIM		0xf8006e65 /* 128MB NOR Flash*/
146 
147 #define CONFIG_SYS_BR1_PRELIM		0xf0001001 /* port size 16bit */
148 #define CONFIG_SYS_OR1_PRELIM		0xf8006e65 /* 128MB Promjet */
149 #if 0 /* TODO */
150 #define CONFIG_SYS_BR2_PRELIM		0xf0000000
151 #define CONFIG_SYS_OR2_PRELIM		0xf0000000 /* 256MB NAND Flash - bank 1 */
152 #endif
153 #define CONFIG_SYS_BR3_PRELIM		0xe8000801 /* port size 8bit */
154 #define CONFIG_SYS_OR3_PRELIM		0xfff06ff7 /* 1MB PIXIS area*/
155 
156 #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
157 #define PIXIS_BASE	0xe8000000	/* PIXIS registers */
158 #define PIXIS_ID		0x0	/* Board ID at offset 0 */
159 #define PIXIS_VER		0x1	/* Board version at offset 1 */
160 #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
161 #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
162 #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch */
163 #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
164 #define PIXIS_BRDCFG0		0x8	/* PIXIS Board Configuration Register0*/
165 #define PIXIS_VCTL		0x10	/* VELA Control Register */
166 #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
167 #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
168 #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
169 #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
170 #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
171 #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
172 #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
173 #define CONFIG_SYS_PIXIS_VBOOT_MASK	0xC0    /* Reset altbank mask */
174 
175 #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
176 #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
177 
178 #undef	CONFIG_SYS_FLASH_CHECKSUM
179 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
180 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
181 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
182 #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000	/* early monitor loc */
183 
184 #define CONFIG_FLASH_CFI_DRIVER
185 #define CONFIG_SYS_FLASH_CFI
186 #define CONFIG_SYS_FLASH_EMPTY_INFO
187 
188 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
189 #define CONFIG_SYS_RAMBOOT
190 #else
191 #undef	CONFIG_SYS_RAMBOOT
192 #endif
193 
194 #if defined(CONFIG_SYS_RAMBOOT)
195 #undef CONFIG_SPD_EEPROM
196 #define CONFIG_SYS_SDRAM_SIZE	256
197 #endif
198 
199 #undef CONFIG_CLOCKS_IN_MHZ
200 
201 #define CONFIG_SYS_INIT_RAM_LOCK	1
202 #ifndef CONFIG_SYS_INIT_RAM_LOCK
203 #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
204 #else
205 #define CONFIG_SYS_INIT_RAM_ADDR	0xe4000000	/* Initial RAM address */
206 #endif
207 #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
208 
209 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
210 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
211 
212 #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 KB for Mon */
213 #define CONFIG_SYS_MALLOC_LEN		(6 * 1024 * 1024)	/* Reserved for malloc */
214 
215 /* Serial Port */
216 #define CONFIG_CONS_INDEX	1
217 #define CONFIG_SYS_NS16550_SERIAL
218 #define CONFIG_SYS_NS16550_REG_SIZE	1
219 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
220 
221 #define CONFIG_SYS_BAUDRATE_TABLE \
222 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
223 
224 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
225 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
226 
227 /* maximum size of the flat tree (8K) */
228 #define OF_FLAT_TREE_MAX_SIZE	8192
229 
230 /*
231  * I2C
232  */
233 #define CONFIG_SYS_I2C
234 #define CONFIG_SYS_I2C_FSL
235 #define CONFIG_SYS_FSL_I2C_SPEED	400000
236 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
237 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
238 #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
239 
240 /*
241  * General PCI
242  * Addresses are mapped 1-1.
243  */
244 #define CONFIG_SYS_PCI1_MEM_BUS		0x80000000
245 #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BUS
246 #define CONFIG_SYS_PCI1_MEM_VIRT	CONFIG_SYS_PCI1_MEM_BUS
247 #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
248 #define CONFIG_SYS_PCI1_IO_BUS	0x0000000
249 #define CONFIG_SYS_PCI1_IO_PHYS	0xe1000000
250 #define CONFIG_SYS_PCI1_IO_VIRT	0xe1000000
251 #define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */
252 
253 /* controller 1, Base address 0xa000 */
254 #define CONFIG_SYS_PCIE1_NAME		"ULI"
255 #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
256 #define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_BUS
257 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
258 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
259 #define CONFIG_SYS_PCIE1_IO_PHYS	0xe3000000
260 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00100000	/* 1M */
261 
262 /* controller 2, Base Address 0x9000 */
263 #define CONFIG_SYS_PCIE2_NAME		"Slot 1"
264 #define CONFIG_SYS_PCIE2_MEM_BUS	0x90000000
265 #define CONFIG_SYS_PCIE2_MEM_PHYS	CONFIG_SYS_PCIE2_MEM_BUS
266 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
267 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000	/* reuse mem LAW */
268 #define CONFIG_SYS_PCIE2_IO_PHYS	0xe2000000
269 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00100000	/* 1M */
270 
271 #if defined(CONFIG_PCI)
272 
273 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
274 
275 #define CONFIG_PCI_PNP		/* do pci plug-and-play */
276 #define CONFIG_CMD_REGINFO
277 
278 #define CONFIG_ULI526X
279 #ifdef CONFIG_ULI526X
280 #endif
281 
282 /************************************************************
283  * USB support
284  ************************************************************/
285 #define CONFIG_PCI_OHCI		1
286 #define CONFIG_USB_OHCI_NEW		1
287 #define CONFIG_USB_KEYBOARD	1
288 #define CONFIG_SYS_STDIO_DEREGISTER
289 #define CONFIG_SYS_USB_EVENT_POLL	1
290 #define CONFIG_SYS_USB_OHCI_SLOT_NAME	"ohci_pci"
291 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
292 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS	1
293 
294 #if !defined(CONFIG_PCI_PNP)
295 #define PCI_ENET0_IOADDR	0xe0000000
296 #define PCI_ENET0_MEMADDR	0xe0000000
297 #define PCI_IDSEL_NUMBER	0x0c	/* slot0->3(IDSEL)=12->15 */
298 #endif
299 
300 #define CONFIG_DOS_PARTITION
301 #define CONFIG_SCSI_AHCI
302 
303 #ifdef CONFIG_SCSI_AHCI
304 #define CONFIG_LIBATA
305 #define CONFIG_SATA_ULI5288
306 #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
307 #define CONFIG_SYS_SCSI_MAX_LUN	1
308 #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
309 #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
310 #endif
311 
312 #endif	/* CONFIG_PCI */
313 
314 /*
315  * BAT0		2G	Cacheable, non-guarded
316  * 0x0000_0000	2G	DDR
317  */
318 #define CONFIG_SYS_DBAT0L	(BATL_PP_RW)
319 #define CONFIG_SYS_IBAT0L	(BATL_PP_RW)
320 
321 /*
322  * BAT1		1G	Cache-inhibited, guarded
323  * 0x8000_0000	256M	PCI-1 Memory
324  * 0xa000_0000	256M	PCI-Express 1 Memory
325  * 0x9000_0000	256M	PCI-Express 2 Memory
326  */
327 
328 #define CONFIG_SYS_DBAT1L	(CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
329 			| BATL_GUARDEDSTORAGE)
330 #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP)
331 #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
332 #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
333 
334 /*
335  * BAT2		16M	Cache-inhibited, guarded
336  * 0xe100_0000	1M	PCI-1 I/O
337  */
338 
339 #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
340 			| BATL_GUARDEDSTORAGE)
341 #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP)
342 #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
343 #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
344 
345 /*
346  * BAT3		4M	Cache-inhibited, guarded
347  * 0xe000_0000	4M	CCSR
348  */
349 
350 #define CONFIG_SYS_DBAT3L	(CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
351 			| BATL_GUARDEDSTORAGE)
352 #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
353 #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
354 #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
355 
356 #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
357 #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
358 				       | BATL_PP_RW | BATL_CACHEINHIBIT \
359 				       | BATL_GUARDEDSTORAGE)
360 #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
361 				       | BATU_BL_1M | BATU_VS | BATU_VP)
362 #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
363 				       | BATL_PP_RW | BATL_CACHEINHIBIT)
364 #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
365 #endif
366 
367 /*
368  * BAT4		32M	Cache-inhibited, guarded
369  * 0xe200_0000	1M	PCI-Express 2 I/O
370  * 0xe300_0000	1M	PCI-Express 1 I/O
371  */
372 
373 #define CONFIG_SYS_DBAT4L	(CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
374 			| BATL_GUARDEDSTORAGE)
375 #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
376 #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
377 #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
378 
379 /*
380  * BAT5		128K	Cacheable, non-guarded
381  * 0xe400_0000	128K	Init RAM for stack in the CPU DCache (no backing memory)
382  */
383 #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
384 #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
385 #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
386 #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
387 
388 /*
389  * BAT6		256M	Cache-inhibited, guarded
390  * 0xf000_0000	256M	FLASH
391  */
392 #define CONFIG_SYS_DBAT6L	(CONFIG_SYS_FLASH_BASE	 | BATL_PP_RW | BATL_CACHEINHIBIT \
393 			| BATL_GUARDEDSTORAGE)
394 #define CONFIG_SYS_DBAT6U	(CONFIG_SYS_FLASH_BASE	 | BATU_BL_256M | BATU_VS | BATU_VP)
395 #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
396 #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
397 
398 /* Map the last 1M of flash where we're running from reset */
399 #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
400 				 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
401 #define CONFIG_SYS_DBAT6U_EARLY	(CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
402 #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
403 				 | BATL_MEMCOHERENCE)
404 #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
405 
406 /*
407  * BAT7		4M	Cache-inhibited, guarded
408  * 0xe800_0000	4M	PIXIS
409  */
410 #define CONFIG_SYS_DBAT7L	(PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
411 			| BATL_GUARDEDSTORAGE)
412 #define CONFIG_SYS_DBAT7U	(PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
413 #define CONFIG_SYS_IBAT7L	(PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
414 #define CONFIG_SYS_IBAT7U	CONFIG_SYS_DBAT7U
415 
416 /*
417  * Environment
418  */
419 #ifndef CONFIG_SYS_RAMBOOT
420 #define CONFIG_ENV_IS_IN_FLASH	1
421 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
422 #define CONFIG_ENV_SECT_SIZE	0x20000	/* 126k (one sector) for env */
423 #define CONFIG_ENV_SIZE		0x2000
424 #else
425 #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
426 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
427 #define CONFIG_ENV_SIZE		0x2000
428 #endif
429 
430 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
431 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
432 
433 /*
434  * BOOTP options
435  */
436 #define CONFIG_BOOTP_BOOTFILESIZE
437 #define CONFIG_BOOTP_BOOTPATH
438 #define CONFIG_BOOTP_GATEWAY
439 #define CONFIG_BOOTP_HOSTNAME
440 
441 /*
442  * Command line configuration.
443  */
444 
445 #if defined(CONFIG_PCI)
446 #define CONFIG_CMD_PCI
447 #define CONFIG_SCSI
448 #endif
449 
450 #define CONFIG_WATCHDOG			/* watchdog enabled */
451 #define CONFIG_SYS_WATCHDOG_FREQ	5000	/* Feed interval, 5s */
452 
453 /*
454  * Miscellaneous configurable options
455  */
456 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
457 #define CONFIG_CMDLINE_EDITING          /* Command-line editing */
458 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
459 
460 #if defined(CONFIG_CMD_KGDB)
461 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
462 #else
463 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
464 #endif
465 
466 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
467 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
468 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
469 
470 /*
471  * For booting Linux, the board info and command line data
472  * have to be in the first 8 MB of memory, since this is
473  * the maximum mapped by the Linux kernel during initialization.
474  */
475 #define CONFIG_SYS_BOOTMAPSZ	(256 << 20)	/* Initial Memory map for Linux*/
476 #define CONFIG_SYS_BOOTM_LEN	(256 << 20)	/* Increase max gunzip size */
477 
478 #if defined(CONFIG_CMD_KGDB)
479 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
480 #endif
481 
482 /*
483  * Environment Configuration
484  */
485 #define CONFIG_IPADDR		192.168.1.100
486 
487 #define CONFIG_HOSTNAME		unknown
488 #define CONFIG_ROOTPATH		"/opt/nfsroot"
489 #define CONFIG_BOOTFILE		"uImage"
490 #define CONFIG_UBOOTPATH	8610hpcd/u-boot.bin
491 
492 #define CONFIG_SERVERIP		192.168.1.1
493 #define CONFIG_GATEWAYIP	192.168.1.1
494 #define CONFIG_NETMASK		255.255.255.0
495 
496 /* default location for tftp and bootm */
497 #define CONFIG_LOADADDR		0x10000000
498 
499 #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs */
500 
501 #define CONFIG_BAUDRATE	115200
502 
503 #if defined(CONFIG_PCI1)
504 #define PCI_ENV \
505  "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
506 	"echo e;md ${a}e00 9\0" \
507  "pci1regs=setenv a e0008; run pcireg\0" \
508  "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
509 	"pci d.w $b.0 56 1\0" \
510  "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
511 	"pci w.w $b.0 56 ffff\0"	\
512  "pci1err=setenv a e0008; run pcierr\0"	\
513  "pci1errc=setenv a e0008; run pcierrc\0"
514 #else
515 #define	PCI_ENV ""
516 #endif
517 
518 #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
519 #define PCIE_ENV \
520  "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
521 	"echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
522  "pcie1regs=setenv a e000a; run pciereg\0"	\
523  "pcie2regs=setenv a e0009; run pciereg\0"	\
524  "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
525 	"pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;"	\
526 	"pci d $b.0 130 1\0" \
527  "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
528 	"pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
529 	"pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0"		\
530  "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0"	\
531  "pcie1err=setenv a e000a; run pcieerr\0"	\
532  "pcie2err=setenv a e0009; run pcieerr\0"	\
533  "pcie1errc=setenv a e000a; run pcieerrc\0"	\
534  "pcie2errc=setenv a e0009; run pcieerrc\0"
535 #else
536 #define	PCIE_ENV ""
537 #endif
538 
539 #define DMA_ENV \
540  "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
541 	"mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
542  "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
543 	"mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
544  "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
545 	"mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
546  "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
547 	"mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
548 
549 #ifdef ENV_DEBUG
550 #define	CONFIG_EXTRA_ENV_SETTINGS				\
551 "netdev=eth0\0"							\
552 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
553 "tftpflash=tftpboot $loadaddr $uboot; "				\
554 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
555 		" +$filesize; "	\
556 	"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
557 		" +$filesize; "	\
558 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
559 		" $filesize; "	\
560 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
561 		" +$filesize; "	\
562 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
563 		" $filesize\0"	\
564 "consoledev=ttyS0\0"						\
565 "ramdiskaddr=0x18000000\0"					\
566 "ramdiskfile=8610hpcd/ramdisk.uboot\0"				\
567 "fdtaddr=0x17c00000\0"						\
568 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0"				\
569 "bdev=sda3\0"					\
570 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
571 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
572 "maxcpus=1"	\
573 "eoi=mw e00400b0 0\0"						\
574 "iack=md e00400a0 1\0"						\
575 "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
576 	"md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
577 	"md ${a}f00 5\0" \
578 "ddr1regs=setenv a e0002; run ddrreg\0" \
579 "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
580 	"md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
581 	"md ${a}e60 1; md ${a}ef0 1d\0" \
582 "guregs=setenv a e00e0; run gureg\0" \
583 "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
584 "mcmregs=setenv a e0001; run mcmreg\0" \
585 "diuregs=md e002c000 1d\0" \
586 "dium=mw e002c01c\0" \
587 "diuerr=md e002c014 1\0" \
588 "pmregs=md e00e1000 2b\0" \
589 "lawregs=md e0000c08 4b\0" \
590 "lbcregs=md e0005000 36\0" \
591 "dma0regs=md e0021100 12\0" \
592 "dma1regs=md e0021180 12\0" \
593 "dma2regs=md e0021200 12\0" \
594 "dma3regs=md e0021280 12\0" \
595  PCI_ENV \
596  PCIE_ENV \
597  DMA_ENV
598 #else
599 #define CONFIG_EXTRA_ENV_SETTINGS				\
600 	"netdev=eth0\0"						\
601 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
602 	"consoledev=ttyS0\0"					\
603 	"ramdiskaddr=0x18000000\0"				\
604 	"ramdiskfile=8610hpcd/ramdisk.uboot\0"			\
605 	"fdtaddr=0x17c00000\0"					\
606 	"fdtfile=8610hpcd/mpc8610_hpcd.dtb\0"			\
607 	"bdev=sda3\0"
608 #endif
609 
610 #define CONFIG_NFSBOOTCOMMAND					\
611  "setenv bootargs root=/dev/nfs rw "				\
612 	"nfsroot=$serverip:$rootpath "				\
613 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
614 	"console=$consoledev,$baudrate $othbootargs;"		\
615  "tftp $loadaddr $bootfile;"					\
616  "tftp $fdtaddr $fdtfile;"					\
617  "bootm $loadaddr - $fdtaddr"
618 
619 #define CONFIG_RAMBOOTCOMMAND \
620  "setenv bootargs root=/dev/ram rw "				\
621 	"console=$consoledev,$baudrate $othbootargs;"		\
622  "tftp $ramdiskaddr $ramdiskfile;"				\
623  "tftp $loadaddr $bootfile;"					\
624  "tftp $fdtaddr $fdtfile;"					\
625  "bootm $loadaddr $ramdiskaddr $fdtaddr"
626 
627 #define CONFIG_BOOTCOMMAND		\
628  "setenv bootargs root=/dev/$bdev rw "	\
629 	"console=$consoledev,$baudrate $othbootargs;"	\
630  "tftp $loadaddr $bootfile;"		\
631  "tftp $fdtaddr $fdtfile;"		\
632  "bootm $loadaddr - $fdtaddr"
633 
634 #endif	/* __CONFIG_H */
635