19553df86SJon Loeliger /* 29553df86SJon Loeliger * Copyright 2007 Freescale Semiconductor, Inc. 39553df86SJon Loeliger * 49553df86SJon Loeliger * This program is free software; you can redistribute it and/or 59553df86SJon Loeliger * modify it under the terms of the GNU General Public License 69553df86SJon Loeliger * Version 2 as published by the Free Software Foundation. 79553df86SJon Loeliger */ 89553df86SJon Loeliger 99553df86SJon Loeliger /* 109553df86SJon Loeliger * MPC8610HPCD board configuration file 119553df86SJon Loeliger */ 129553df86SJon Loeliger 139553df86SJon Loeliger #ifndef __CONFIG_H 149553df86SJon Loeliger #define __CONFIG_H 159553df86SJon Loeliger 169553df86SJon Loeliger /* High Level Configuration Options */ 179553df86SJon Loeliger #define CONFIG_MPC86xx 1 /* MPC86xx */ 189553df86SJon Loeliger #define CONFIG_MPC8610 1 /* MPC8610 specific */ 199553df86SJon Loeliger #define CONFIG_MPC8610HPCD 1 /* MPC8610HPCD board specific */ 209553df86SJon Loeliger #define CONFIG_NUM_CPUS 1 /* Number of CPUs in the system */ 219553df86SJon Loeliger #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 229553df86SJon Loeliger 23a877880cSYork Sun #define CONFIG_FSL_DIU_FB 1 /* FSL DIU */ 24070ba561SYork Sun 25070ba561SYork Sun /* video */ 26cb06eb96SJon Loeliger #undef CONFIG_VIDEO 27070ba561SYork Sun 28070ba561SYork Sun #if defined(CONFIG_VIDEO) 29070ba561SYork Sun #define CONFIG_CFB_CONSOLE 30070ba561SYork Sun #define CONFIG_VGA_AS_SINGLE_DEVICE 31070ba561SYork Sun #endif 32070ba561SYork Sun 339553df86SJon Loeliger #ifdef RUN_DIAG 346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DIAG_ADDR 0xff800000 359553df86SJon Loeliger #endif 369553df86SJon Loeliger 376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RESET_ADDRESS 0xfff00100 389553df86SJon Loeliger 391266df88SBecky Bruce /* 401266df88SBecky Bruce * virtual address to be used for temporary mappings. There 411266df88SBecky Bruce * should be 128k free at this VA. 421266df88SBecky Bruce */ 431266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA 0xc0000000 441266df88SBecky Bruce 459553df86SJon Loeliger #define CONFIG_PCI 1 /* Enable PCI/PCIE*/ 469553df86SJon Loeliger #define CONFIG_PCI1 1 /* PCI controler 1 */ 479553df86SJon Loeliger #define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */ 489553df86SJon Loeliger #define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */ 499553df86SJon Loeliger #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 508ba93f68SKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 51031976f6SBecky Bruce #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 529553df86SJon Loeliger 539553df86SJon Loeliger #define CONFIG_ENV_OVERWRITE 549553df86SJon Loeliger #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 559553df86SJon Loeliger 5631d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */ 579553df86SJon Loeliger #define CONFIG_ALTIVEC 1 589553df86SJon Loeliger 599553df86SJon Loeliger /* 609553df86SJon Loeliger * L2CR setup -- make sure this is right for your board! 619553df86SJon Loeliger */ 626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2 639553df86SJon Loeliger #define L2_INIT 0 64a877880cSYork Sun #define L2_ENABLE (L2CR_L2E |0x00100000 ) 659553df86SJon Loeliger 669553df86SJon Loeliger #ifndef CONFIG_SYS_CLK_FREQ 679553df86SJon Loeliger #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 689553df86SJon Loeliger #endif 699553df86SJon Loeliger 709553df86SJon Loeliger #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 71a877880cSYork Sun #define CONFIG_MISC_INIT_R 1 729553df86SJon Loeliger 736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 759553df86SJon Loeliger 769553df86SJon Loeliger /* 779553df86SJon Loeliger * Base addresses -- Note these are effective addresses where the 789553df86SJon Loeliger * actual resources get mapped (not physical addresses) 799553df86SJon Loeliger */ 806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 839553df86SJon Loeliger 84f698738eSJon Loeliger #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 85f698738eSJon Loeliger #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0 86f698738eSJon Loeliger 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000) 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000) 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR+0x9000) 909553df86SJon Loeliger 916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR+0x2c000) 929553df86SJon Loeliger 9339aa1a73SJon Loeliger /* DDR Setup */ 9439aa1a73SJon Loeliger #define CONFIG_FSL_DDR2 9539aa1a73SJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE 9639aa1a73SJon Loeliger #define CONFIG_SPD_EEPROM /* Use SPD for DDR */ 9739aa1a73SJon Loeliger #define CONFIG_DDR_SPD 9839aa1a73SJon Loeliger 9939aa1a73SJon Loeliger #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 10039aa1a73SJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 10139aa1a73SJon Loeliger 1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1041266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ 1059553df86SJon Loeliger #define CONFIG_VERY_BIG_RAM 1069553df86SJon Loeliger 1079553df86SJon Loeliger #define MPC86xx_DDR_SDRAM_CLK_CNTL 1089553df86SJon Loeliger 10939aa1a73SJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS 1 11039aa1a73SJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR 1 11139aa1a73SJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 1129553df86SJon Loeliger 11339aa1a73SJon Loeliger #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 11439aa1a73SJon Loeliger 11539aa1a73SJon Loeliger /* These are used when DDR doesn't use SPD. */ 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 1179553df86SJon Loeliger 1189553df86SJon Loeliger #if 0 /* TODO */ 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */ 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00260802 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x3935d322 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1 0x00480432 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2 0x00000000 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x06180100 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */ 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2 0x04400010 1349553df86SJon Loeliger 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE 0x000f0000 13839aa1a73SJon Loeliger 1399553df86SJon Loeliger #endif 14039aa1a73SJon Loeliger 1419553df86SJon Loeliger 142ad8f8687SJon Loeliger #define CONFIG_ID_EEPROM 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID 14432628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 1479553df86SJon Loeliger 1489553df86SJon Loeliger 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */ 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE2 0xf8000000 1519553df86SJon Loeliger 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2} 1539553df86SJon Loeliger 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */ 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/ 1569553df86SJon Loeliger 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */ 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */ 1599553df86SJon Loeliger #if 0 /* TODO */ 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0000000 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */ 1629553df86SJon Loeliger #endif 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */ 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/ 1659553df86SJon Loeliger 1669553df86SJon Loeliger 167761421ccSJason Jin #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 1689553df86SJon Loeliger #define PIXIS_BASE 0xe8000000 /* PIXIS registers */ 1699553df86SJon Loeliger #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 1709553df86SJon Loeliger #define PIXIS_VER 0x1 /* Board version at offset 1 */ 1719553df86SJon Loeliger #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 1729553df86SJon Loeliger #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 1739553df86SJon Loeliger #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */ 1749553df86SJon Loeliger #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 175a877880cSYork Sun #define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/ 1769553df86SJon Loeliger #define PIXIS_VCTL 0x10 /* VELA Control Register */ 1779553df86SJon Loeliger #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 1789553df86SJon Loeliger #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 1799553df86SJon Loeliger #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 1809553df86SJon Loeliger #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 1819553df86SJon Loeliger #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 1829553df86SJon Loeliger #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 1839553df86SJon Loeliger #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x0C /* Reset altbank mask*/ 1859553df86SJon Loeliger 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 1889553df86SJon Loeliger 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 193bf9a8c34SBecky Bruce #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ 1949553df86SJon Loeliger 19500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 1989553df86SJon Loeliger 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 2019553df86SJon Loeliger #else 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 2039553df86SJon Loeliger #endif 2049553df86SJon Loeliger 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 2069553df86SJon Loeliger #undef CONFIG_SPD_EEPROM 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 2089553df86SJon Loeliger #endif 2099553df86SJon Loeliger 2109553df86SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 2119553df86SJon Loeliger 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 2159553df86SJon Loeliger #else 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */ 2179553df86SJon Loeliger #endif 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 2199553df86SJon Loeliger 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 2239553df86SJon Loeliger 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */ 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */ 2269553df86SJon Loeliger 2279553df86SJon Loeliger /* Serial Port */ 2289553df86SJon Loeliger #define CONFIG_CONS_INDEX 1 2299553df86SJon Loeliger #undef CONFIG_SERIAL_SOFTWARE_FIFO 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 2349553df86SJon Loeliger 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 2369553df86SJon Loeliger {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 2379553df86SJon Loeliger 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 2409553df86SJon Loeliger 2419553df86SJon Loeliger /* Use the HUSH parser */ 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 2459553df86SJon Loeliger #endif 2469553df86SJon Loeliger 2479553df86SJon Loeliger /* 2489553df86SJon Loeliger * Pass open firmware flat tree to kernel 2499553df86SJon Loeliger */ 2501df170f8SJon Loeliger #define CONFIG_OF_LIBFDT 1 2519553df86SJon Loeliger #define CONFIG_OF_BOARD_SETUP 1 2521df170f8SJon Loeliger #define CONFIG_OF_STDOUT_VIA_ALIAS 1 2531df170f8SJon Loeliger 2549553df86SJon Loeliger 2559553df86SJon Loeliger /* maximum size of the flat tree (8K) */ 2569553df86SJon Loeliger #define OF_FLAT_TREE_MAX_SIZE 8192 2579553df86SJon Loeliger 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF 1 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL 1 2609553df86SJon Loeliger 2619553df86SJon Loeliger /* 2629553df86SJon Loeliger * I2C 2639553df86SJon Loeliger */ 2649553df86SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 2659553df86SJon Loeliger #define CONFIG_HARD_I2C /* I2C with hardware support*/ 2669553df86SJon Loeliger #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 2719553df86SJon Loeliger 2729553df86SJon Loeliger /* 2739553df86SJon Loeliger * General PCI 2749553df86SJon Loeliger * Addresses are mapped 1-1. 2759553df86SJon Loeliger */ 276*3e3fffe3SBecky Bruce #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 277*3e3fffe3SBecky Bruce #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS 278*3e3fffe3SBecky Bruce #define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS 2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 280*3e3fffe3SBecky Bruce #define CONFIG_SYS_PCI1_IO_BUS 0x0000000 2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000 282*3e3fffe3SBecky Bruce #define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000 2836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 2849553df86SJon Loeliger 2859553df86SJon Loeliger /* For RTL8139 */ 2869553df86SJon Loeliger #define KSEG1ADDR(x) ({u32 _x = le32_to_cpu(*(u32 *)(x)); (&_x); }) 2879553df86SJon Loeliger #define _IO_BASE 0x00000000 2889553df86SJon Loeliger 2899553df86SJon Loeliger /* controller 1, Base address 0xa000 */ 290*3e3fffe3SBecky Bruce #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 291*3e3fffe3SBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS 2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 293*3e3fffe3SBecky Bruce #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000 2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */ 2969553df86SJon Loeliger 2979553df86SJon Loeliger /* controller 2, Base Address 0x9000 */ 298*3e3fffe3SBecky Bruce #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000 299*3e3fffe3SBecky Bruce #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS 3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 301*3e3fffe3SBecky Bruce #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */ 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */ 3049553df86SJon Loeliger 3059553df86SJon Loeliger 3069553df86SJon Loeliger #if defined(CONFIG_PCI) 3079553df86SJon Loeliger 3089553df86SJon Loeliger #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3099553df86SJon Loeliger 3109553df86SJon Loeliger #define CONFIG_NET_MULTI 3111d8a49ecSRoy Zang #define CONFIG_CMD_NET 3129553df86SJon Loeliger #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3134f93f8b1SBecky Bruce #define CONFIG_CMD_REGINFO 3149553df86SJon Loeliger 3157c2221ebSRoy Zang #define CONFIG_ULI526X 3167c2221ebSRoy Zang #ifdef CONFIG_ULI526X 3171d8a49ecSRoy Zang #define CONFIG_ETHADDR 00:E0:0C:00:00:01 3181d8a49ecSRoy Zang #endif 3199553df86SJon Loeliger 3209553df86SJon Loeliger /************************************************************ 3219553df86SJon Loeliger * USB support 3229553df86SJon Loeliger ************************************************************/ 323070ba561SYork Sun #define CONFIG_PCI_OHCI 1 324070ba561SYork Sun #define CONFIG_USB_OHCI_NEW 1 3259553df86SJon Loeliger #define CONFIG_USB_KEYBOARD 1 3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DEVICE_DEREGISTER 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EVENT_POLL 1 3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 3319553df86SJon Loeliger 3329553df86SJon Loeliger #if !defined(CONFIG_PCI_PNP) 3339553df86SJon Loeliger #define PCI_ENET0_IOADDR 0xe0000000 3349553df86SJon Loeliger #define PCI_ENET0_MEMADDR 0xe0000000 3359553df86SJon Loeliger #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 3369553df86SJon Loeliger #endif 3379553df86SJon Loeliger 3389553df86SJon Loeliger #define CONFIG_DOS_PARTITION 3399553df86SJon Loeliger #define CONFIG_SCSI_AHCI 3409553df86SJon Loeliger 3419553df86SJon Loeliger #ifdef CONFIG_SCSI_AHCI 3429553df86SJon Loeliger #define CONFIG_SATA_ULI5288 3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN 1 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 3479553df86SJon Loeliger #endif 3489553df86SJon Loeliger 3499553df86SJon Loeliger #endif /* CONFIG_PCI */ 3509553df86SJon Loeliger 3519553df86SJon Loeliger /* 3529553df86SJon Loeliger * BAT0 2G Cacheable, non-guarded 3539553df86SJon Loeliger * 0x0000_0000 2G DDR 3549553df86SJon Loeliger */ 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP) 3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE ) 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U 3599553df86SJon Loeliger 3609553df86SJon Loeliger /* 3619553df86SJon Loeliger * BAT1 1G Cache-inhibited, guarded 3629553df86SJon Loeliger * 0x8000_0000 256M PCI-1 Memory 3639553df86SJon Loeliger * 0xa000_0000 256M PCI-Express 1 Memory 3649553df86SJon Loeliger * 0x9000_0000 256M PCI-Express 2 Memory 3659553df86SJon Loeliger */ 3669553df86SJon Loeliger 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ 3689553df86SJon Loeliger | BATL_GUARDEDSTORAGE) 369*3e3fffe3SBecky Bruce #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP) 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U 3729553df86SJon Loeliger 3739553df86SJon Loeliger /* 374f3bceaabSJason Jin * BAT2 16M Cache-inhibited, guarded 3759553df86SJon Loeliger * 0xe100_0000 1M PCI-1 I/O 3769553df86SJon Loeliger */ 3779553df86SJon Loeliger 3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ 3799553df86SJon Loeliger | BATL_GUARDEDSTORAGE) 380*3e3fffe3SBecky Bruce #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP) 3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 3839553df86SJon Loeliger 3849553df86SJon Loeliger /* 385104992fcSBecky Bruce * BAT3 4M Cache-inhibited, guarded 386104992fcSBecky Bruce * 0xe000_0000 4M CCSR 387104992fcSBecky Bruce */ 388104992fcSBecky Bruce 389104992fcSBecky Bruce #define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \ 390104992fcSBecky Bruce | BATL_GUARDEDSTORAGE) 391104992fcSBecky Bruce #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP) 392104992fcSBecky Bruce #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) 393104992fcSBecky Bruce #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U 394104992fcSBecky Bruce 395f698738eSJon Loeliger #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) 396f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 397f698738eSJon Loeliger | BATL_PP_RW | BATL_CACHEINHIBIT \ 398f698738eSJon Loeliger | BATL_GUARDEDSTORAGE) 399f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ 400f698738eSJon Loeliger | BATU_BL_1M | BATU_VS | BATU_VP) 401f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 402f698738eSJon Loeliger | BATL_PP_RW | BATL_CACHEINHIBIT) 403f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU 404f698738eSJon Loeliger #endif 405f698738eSJon Loeliger 406104992fcSBecky Bruce /* 407104992fcSBecky Bruce * BAT4 32M Cache-inhibited, guarded 408f3bceaabSJason Jin * 0xe200_0000 1M PCI-Express 2 I/O 4099553df86SJon Loeliger * 0xe300_0000 1M PCI-Express 1 I/O 4109553df86SJon Loeliger */ 4119553df86SJon Loeliger 412104992fcSBecky Bruce #define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ 4139553df86SJon Loeliger | BATL_GUARDEDSTORAGE) 414104992fcSBecky Bruce #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP) 415104992fcSBecky Bruce #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U 4179553df86SJon Loeliger 418104992fcSBecky Bruce 4199553df86SJon Loeliger /* 4209553df86SJon Loeliger * BAT5 128K Cacheable, non-guarded 4219553df86SJon Loeliger * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory) 4229553df86SJon Loeliger */ 4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 4246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 4256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L 4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U 4279553df86SJon Loeliger 4289553df86SJon Loeliger /* 4299553df86SJon Loeliger * BAT6 256M Cache-inhibited, guarded 4309553df86SJon Loeliger * 0xf000_0000 256M FLASH 4319553df86SJon Loeliger */ 4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \ 4339553df86SJon Loeliger | BATL_GUARDEDSTORAGE) 4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 4356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE) 4366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U 4379553df86SJon Loeliger 438bf9a8c34SBecky Bruce /* Map the last 1M of flash where we're running from reset */ 439bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 440bf9a8c34SBecky Bruce | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 441bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6U_EARLY (TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 442bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 443bf9a8c34SBecky Bruce | BATL_MEMCOHERENCE) 444bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY 445bf9a8c34SBecky Bruce 4469553df86SJon Loeliger /* 4479553df86SJon Loeliger * BAT7 4M Cache-inhibited, guarded 4489553df86SJon Loeliger * 0xe800_0000 4M PIXIS 4499553df86SJon Loeliger */ 4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \ 4519553df86SJon Loeliger | BATL_GUARDEDSTORAGE) 4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U 4559553df86SJon Loeliger 4569553df86SJon Loeliger 4579553df86SJon Loeliger /* 4589553df86SJon Loeliger * Environment 4599553df86SJon Loeliger */ 4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4615a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4630e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */ 4640e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4659553df86SJon Loeliger #else 46693f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4680e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4699553df86SJon Loeliger #endif 4709553df86SJon Loeliger 4719553df86SJon Loeliger #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 4739553df86SJon Loeliger 4749553df86SJon Loeliger 4759553df86SJon Loeliger /* 4769553df86SJon Loeliger * BOOTP options 4779553df86SJon Loeliger */ 4789553df86SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 4799553df86SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 4809553df86SJon Loeliger #define CONFIG_BOOTP_GATEWAY 4819553df86SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 4829553df86SJon Loeliger 4839553df86SJon Loeliger 4849553df86SJon Loeliger /* 4859553df86SJon Loeliger * Command line configuration. 4869553df86SJon Loeliger */ 4879553df86SJon Loeliger #include <config_cmd_default.h> 4889553df86SJon Loeliger 4899553df86SJon Loeliger #define CONFIG_CMD_PING 4909553df86SJon Loeliger #define CONFIG_CMD_I2C 4919553df86SJon Loeliger #define CONFIG_CMD_MII 4929553df86SJon Loeliger 4936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 4949553df86SJon Loeliger #undef CONFIG_CMD_ENV 4959553df86SJon Loeliger #endif 4969553df86SJon Loeliger 4979553df86SJon Loeliger #if defined(CONFIG_PCI) 4989553df86SJon Loeliger #define CONFIG_CMD_PCI 4999553df86SJon Loeliger #define CONFIG_CMD_SCSI 5009553df86SJon Loeliger #define CONFIG_CMD_EXT2 501070ba561SYork Sun #define CONFIG_CMD_USB 5029553df86SJon Loeliger #endif 5039553df86SJon Loeliger 5049553df86SJon Loeliger 5053473ab73SJason Jin #define CONFIG_WATCHDOG /* watchdog enabled */ 5066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */ 5079553df86SJon Loeliger 508a877880cSYork Sun /*DIU Configuration*/ 509a877880cSYork Sun #define DIU_CONNECT_TO_DVI /* DIU controller connects to DVI encoder*/ 510a877880cSYork Sun 5119553df86SJon Loeliger /* 5129553df86SJon Loeliger * Miscellaneous configurable options 5139553df86SJon Loeliger */ 5146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5156bee764bSTimur Tabi #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 5166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 5176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 5189553df86SJon Loeliger 5199553df86SJon Loeliger #if defined(CONFIG_CMD_KGDB) 5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 5219553df86SJon Loeliger #else 5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 5239553df86SJon Loeliger #endif 5249553df86SJon Loeliger 5256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 5266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 5299553df86SJon Loeliger 5309553df86SJon Loeliger /* 5319553df86SJon Loeliger * For booting Linux, the board info and command line data 5329553df86SJon Loeliger * have to be in the first 8 MB of memory, since this is 5339553df86SJon Loeliger * the maximum mapped by the Linux kernel during initialization. 5349553df86SJon Loeliger */ 5356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 5369553df86SJon Loeliger 5379553df86SJon Loeliger /* 5389553df86SJon Loeliger * Internal Definitions 5399553df86SJon Loeliger * 5409553df86SJon Loeliger * Boot Flags 5419553df86SJon Loeliger */ 5429553df86SJon Loeliger #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 5439553df86SJon Loeliger #define BOOTFLAG_WARM 0x02 /* Software reboot */ 5449553df86SJon Loeliger 5459553df86SJon Loeliger #if defined(CONFIG_CMD_KGDB) 5469553df86SJon Loeliger #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 5479553df86SJon Loeliger #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 5489553df86SJon Loeliger #endif 5499553df86SJon Loeliger 5509553df86SJon Loeliger /* 5519553df86SJon Loeliger * Environment Configuration 5529553df86SJon Loeliger */ 5539553df86SJon Loeliger #define CONFIG_IPADDR 192.168.1.100 5549553df86SJon Loeliger 5559553df86SJon Loeliger #define CONFIG_HOSTNAME unknown 5569553df86SJon Loeliger #define CONFIG_ROOTPATH /opt/nfsroot 5579553df86SJon Loeliger #define CONFIG_BOOTFILE uImage 5589553df86SJon Loeliger #define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin 5599553df86SJon Loeliger 5609553df86SJon Loeliger #define CONFIG_SERVERIP 192.168.1.1 5619553df86SJon Loeliger #define CONFIG_GATEWAYIP 192.168.1.1 5629553df86SJon Loeliger #define CONFIG_NETMASK 255.255.255.0 5639553df86SJon Loeliger 5649553df86SJon Loeliger /* default location for tftp and bootm */ 5659553df86SJon Loeliger #define CONFIG_LOADADDR 1000000 5669553df86SJon Loeliger 5679553df86SJon Loeliger #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 5689553df86SJon Loeliger #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 5699553df86SJon Loeliger 5709553df86SJon Loeliger #define CONFIG_BAUDRATE 115200 5719553df86SJon Loeliger 5729553df86SJon Loeliger #if defined(CONFIG_PCI1) 5739553df86SJon Loeliger #define PCI_ENV \ 5749553df86SJon Loeliger "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \ 5759553df86SJon Loeliger "echo e;md ${a}e00 9\0" \ 5769553df86SJon Loeliger "pci1regs=setenv a e0008; run pcireg\0" \ 5779553df86SJon Loeliger "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \ 5789553df86SJon Loeliger "pci d.w $b.0 56 1\0" \ 5799553df86SJon Loeliger "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \ 5809553df86SJon Loeliger "pci w.w $b.0 56 ffff\0" \ 5819553df86SJon Loeliger "pci1err=setenv a e0008; run pcierr\0" \ 5829553df86SJon Loeliger "pci1errc=setenv a e0008; run pcierrc\0" 5839553df86SJon Loeliger #else 5849553df86SJon Loeliger #define PCI_ENV "" 5859553df86SJon Loeliger #endif 5869553df86SJon Loeliger 5879553df86SJon Loeliger #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2) 5889553df86SJon Loeliger #define PCIE_ENV \ 5899553df86SJon Loeliger "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \ 5909553df86SJon Loeliger "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \ 5919553df86SJon Loeliger "pcie1regs=setenv a e000a; run pciereg\0" \ 5929553df86SJon Loeliger "pcie2regs=setenv a e0009; run pciereg\0" \ 5939553df86SJon Loeliger "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\ 5949553df86SJon Loeliger "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \ 5959553df86SJon Loeliger "pci d $b.0 130 1\0" \ 5969553df86SJon Loeliger "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\ 5979553df86SJon Loeliger "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \ 5989553df86SJon Loeliger "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \ 5999553df86SJon Loeliger "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \ 6009553df86SJon Loeliger "pcie1err=setenv a e000a; run pcieerr\0" \ 6019553df86SJon Loeliger "pcie2err=setenv a e0009; run pcieerr\0" \ 6029553df86SJon Loeliger "pcie1errc=setenv a e000a; run pcieerrc\0" \ 6039553df86SJon Loeliger "pcie2errc=setenv a e0009; run pcieerrc\0" 6049553df86SJon Loeliger #else 6059553df86SJon Loeliger #define PCIE_ENV "" 6069553df86SJon Loeliger #endif 6079553df86SJon Loeliger 6089553df86SJon Loeliger #define DMA_ENV \ 6099553df86SJon Loeliger "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\ 6109553df86SJon Loeliger "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \ 6119553df86SJon Loeliger "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\ 6129553df86SJon Loeliger "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \ 6139553df86SJon Loeliger "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\ 6149553df86SJon Loeliger "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \ 6159553df86SJon Loeliger "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\ 6169553df86SJon Loeliger "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0" 6179553df86SJon Loeliger 6181815338fSYork Sun #ifdef ENV_DEBUG 6199553df86SJon Loeliger #define CONFIG_EXTRA_ENV_SETTINGS \ 6209553df86SJon Loeliger "netdev=eth0\0" \ 6219553df86SJon Loeliger "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 6229553df86SJon Loeliger "tftpflash=tftpboot $loadaddr $uboot; " \ 6239553df86SJon Loeliger "protect off " MK_STR(TEXT_BASE) " +$filesize; " \ 6249553df86SJon Loeliger "erase " MK_STR(TEXT_BASE) " +$filesize; " \ 6259553df86SJon Loeliger "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \ 6269553df86SJon Loeliger "protect on " MK_STR(TEXT_BASE) " +$filesize; " \ 6279553df86SJon Loeliger "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \ 6289553df86SJon Loeliger "consoledev=ttyS0\0" \ 6299553df86SJon Loeliger "ramdiskaddr=2000000\0" \ 6309553df86SJon Loeliger "ramdiskfile=8610hpcd/ramdisk.uboot\0" \ 6311df170f8SJon Loeliger "fdtaddr=c00000\0" \ 6321df170f8SJon Loeliger "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \ 6339553df86SJon Loeliger "bdev=sda3\0" \ 6349553df86SJon Loeliger "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \ 6359553df86SJon Loeliger "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \ 6369553df86SJon Loeliger "maxcpus=1" \ 6379553df86SJon Loeliger "eoi=mw e00400b0 0\0" \ 6389553df86SJon Loeliger "iack=md e00400a0 1\0" \ 6399553df86SJon Loeliger "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \ 6409553df86SJon Loeliger "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \ 6419553df86SJon Loeliger "md ${a}f00 5\0" \ 6429553df86SJon Loeliger "ddr1regs=setenv a e0002; run ddrreg\0" \ 6439553df86SJon Loeliger "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \ 6449553df86SJon Loeliger "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \ 6459553df86SJon Loeliger "md ${a}e60 1; md ${a}ef0 1d\0" \ 6469553df86SJon Loeliger "guregs=setenv a e00e0; run gureg\0" \ 6479553df86SJon Loeliger "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \ 6489553df86SJon Loeliger "mcmregs=setenv a e0001; run mcmreg\0" \ 6499553df86SJon Loeliger "diuregs=md e002c000 1d\0" \ 6509553df86SJon Loeliger "dium=mw e002c01c\0" \ 6519553df86SJon Loeliger "diuerr=md e002c014 1\0" \ 652a877880cSYork Sun "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0 debug\0" \ 653a877880cSYork Sun "monitor=0-DVI\0" \ 6549553df86SJon Loeliger "pmregs=md e00e1000 2b\0" \ 6559553df86SJon Loeliger "lawregs=md e0000c08 4b\0" \ 6569553df86SJon Loeliger "lbcregs=md e0005000 36\0" \ 6579553df86SJon Loeliger "dma0regs=md e0021100 12\0" \ 6589553df86SJon Loeliger "dma1regs=md e0021180 12\0" \ 6599553df86SJon Loeliger "dma2regs=md e0021200 12\0" \ 6609553df86SJon Loeliger "dma3regs=md e0021280 12\0" \ 6619553df86SJon Loeliger PCI_ENV \ 6629553df86SJon Loeliger PCIE_ENV \ 6639553df86SJon Loeliger DMA_ENV 6641815338fSYork Sun #else 6651815338fSYork Sun #define CONFIG_EXTRA_ENV_SETTINGS \ 6661815338fSYork Sun "netdev=eth0\0" \ 6671815338fSYork Sun "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 6681815338fSYork Sun "consoledev=ttyS0\0" \ 6691815338fSYork Sun "ramdiskaddr=2000000\0" \ 6701815338fSYork Sun "ramdiskfile=8610hpcd/ramdisk.uboot\0" \ 6711df170f8SJon Loeliger "fdtaddr=c00000\0" \ 6721df170f8SJon Loeliger "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \ 673a877880cSYork Sun "bdev=sda3\0" \ 674a877880cSYork Sun "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0\0"\ 675a877880cSYork Sun "monitor=0-DVI\0" 6761815338fSYork Sun #endif 6779553df86SJon Loeliger 6789553df86SJon Loeliger #define CONFIG_NFSBOOTCOMMAND \ 6799553df86SJon Loeliger "setenv bootargs root=/dev/nfs rw " \ 6809553df86SJon Loeliger "nfsroot=$serverip:$rootpath " \ 6819553df86SJon Loeliger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 6829553df86SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 6839553df86SJon Loeliger "tftp $loadaddr $bootfile;" \ 6841df170f8SJon Loeliger "tftp $fdtaddr $fdtfile;" \ 6851df170f8SJon Loeliger "bootm $loadaddr - $fdtaddr" 6869553df86SJon Loeliger 6879553df86SJon Loeliger #define CONFIG_RAMBOOTCOMMAND \ 6889553df86SJon Loeliger "setenv bootargs root=/dev/ram rw " \ 6899553df86SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 6909553df86SJon Loeliger "tftp $ramdiskaddr $ramdiskfile;" \ 6919553df86SJon Loeliger "tftp $loadaddr $bootfile;" \ 6921df170f8SJon Loeliger "tftp $fdtaddr $fdtfile;" \ 6931df170f8SJon Loeliger "bootm $loadaddr $ramdiskaddr $fdtaddr" 6949553df86SJon Loeliger 6959553df86SJon Loeliger #define CONFIG_BOOTCOMMAND \ 6969553df86SJon Loeliger "setenv bootargs root=/dev/$bdev rw " \ 6979553df86SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 6989553df86SJon Loeliger "tftp $loadaddr $bootfile;" \ 6991df170f8SJon Loeliger "tftp $fdtaddr $fdtfile;" \ 7001df170f8SJon Loeliger "bootm $loadaddr - $fdtaddr" 7019553df86SJon Loeliger 7029553df86SJon Loeliger #endif /* __CONFIG_H */ 703