19553df86SJon Loeliger /* 2ba8e76bdSTimur Tabi * Copyright 2007-2011 Freescale Semiconductor, Inc. 39553df86SJon Loeliger * 45b8031ccSTom Rini * SPDX-License-Identifier: GPL-2.0 59553df86SJon Loeliger */ 69553df86SJon Loeliger 79553df86SJon Loeliger /* 89553df86SJon Loeliger * MPC8610HPCD board configuration file 99553df86SJon Loeliger */ 109553df86SJon Loeliger 119553df86SJon Loeliger #ifndef __CONFIG_H 129553df86SJon Loeliger #define __CONFIG_H 139553df86SJon Loeliger 149553df86SJon Loeliger /* High Level Configuration Options */ 159553df86SJon Loeliger #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 169553df86SJon Loeliger 172ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff00000 182ae18241SWolfgang Denk 19070ba561SYork Sun /* video */ 20ba8e76bdSTimur Tabi #define CONFIG_FSL_DIU_FB 21ba8e76bdSTimur Tabi 227d3053fbSTimur Tabi #ifdef CONFIG_FSL_DIU_FB 237d3053fbSTimur Tabi #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000) 24e69e520fSTimur Tabi #define CONFIG_VIDEO_LOGO 25e69e520fSTimur Tabi #define CONFIG_VIDEO_BMP_LOGO 26070ba561SYork Sun #endif 27070ba561SYork Sun 289553df86SJon Loeliger #ifdef RUN_DIAG 296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DIAG_ADDR 0xff800000 309553df86SJon Loeliger #endif 319553df86SJon Loeliger 321266df88SBecky Bruce /* 331266df88SBecky Bruce * virtual address to be used for temporary mappings. There 341266df88SBecky Bruce * should be 128k free at this VA. 351266df88SBecky Bruce */ 361266df88SBecky Bruce #define CONFIG_SYS_SCRATCH_VA 0xc0000000 371266df88SBecky Bruce 38b38eaec5SRobert P. J. Day #define CONFIG_PCI1 1 /* PCI controller 1 */ 399553df86SJon Loeliger #define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */ 409553df86SJon Loeliger #define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */ 419553df86SJon Loeliger #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 42842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 438ba93f68SKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 449553df86SJon Loeliger 459553df86SJon Loeliger #define CONFIG_ENV_OVERWRITE 469553df86SJon Loeliger #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 479553df86SJon Loeliger 484bbfd3e2SPeter Tyser #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ 4931d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */ 509553df86SJon Loeliger #define CONFIG_ALTIVEC 1 519553df86SJon Loeliger 529553df86SJon Loeliger /* 539553df86SJon Loeliger * L2CR setup -- make sure this is right for your board! 549553df86SJon Loeliger */ 556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_L2 569553df86SJon Loeliger #define L2_INIT 0 57a877880cSYork Sun #define L2_ENABLE (L2CR_L2E |0x00100000 ) 589553df86SJon Loeliger 599553df86SJon Loeliger #ifndef CONFIG_SYS_CLK_FREQ 609553df86SJon Loeliger #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 619553df86SJon Loeliger #endif 629553df86SJon Loeliger 63a877880cSYork Sun #define CONFIG_MISC_INIT_R 1 649553df86SJon Loeliger 656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 679553df86SJon Loeliger 689553df86SJon Loeliger /* 699553df86SJon Loeliger * Base addresses -- Note these are effective addresses where the 709553df86SJon Loeliger * actual resources get mapped (not physical addresses) 719553df86SJon Loeliger */ 726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 749553df86SJon Loeliger 75f698738eSJon Loeliger #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 76f698738eSJon Loeliger #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0 77ad19e7a5SKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW 78f698738eSJon Loeliger 7939aa1a73SJon Loeliger /* DDR Setup */ 8039aa1a73SJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE 8139aa1a73SJon Loeliger #define CONFIG_SPD_EEPROM /* Use SPD for DDR */ 8239aa1a73SJon Loeliger #define CONFIG_DDR_SPD 8339aa1a73SJon Loeliger 8439aa1a73SJon Loeliger #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 8539aa1a73SJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 8639aa1a73SJon Loeliger 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 891266df88SBecky Bruce #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ 909553df86SJon Loeliger #define CONFIG_VERY_BIG_RAM 919553df86SJon Loeliger 9239aa1a73SJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR 1 9339aa1a73SJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 949553df86SJon Loeliger 95c39f44dcSKumar Gala #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 9639aa1a73SJon Loeliger 9739aa1a73SJon Loeliger /* These are used when DDR doesn't use SPD. */ 986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ 999553df86SJon Loeliger 1009553df86SJon Loeliger #if 0 /* TODO */ 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F 1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */ 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00260802 1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x3935d322 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_1 0x00480432 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2 0x00000000 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x06180100 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */ 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL2 0x04400010 1169553df86SJon Loeliger 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE 0x000f0000 12039aa1a73SJon Loeliger 1219553df86SJon Loeliger #endif 12239aa1a73SJon Loeliger 123ad8f8687SJon Loeliger #define CONFIG_ID_EEPROM 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID 12532628c50SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ID_EEPROM 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 1289553df86SJon Loeliger 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */ 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE2 0xf8000000 1319553df86SJon Loeliger 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2} 1339553df86SJon Loeliger 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */ 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/ 1369553df86SJon Loeliger 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */ 1399553df86SJon Loeliger #if 0 /* TODO */ 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0000000 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */ 1429553df86SJon Loeliger #endif 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */ 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/ 1459553df86SJon Loeliger 146761421ccSJason Jin #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 1479553df86SJon Loeliger #define PIXIS_BASE 0xe8000000 /* PIXIS registers */ 1489553df86SJon Loeliger #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 1499553df86SJon Loeliger #define PIXIS_VER 0x1 /* Board version at offset 1 */ 1509553df86SJon Loeliger #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 1519553df86SJon Loeliger #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 1529553df86SJon Loeliger #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */ 1539553df86SJon Loeliger #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 154a877880cSYork Sun #define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/ 1559553df86SJon Loeliger #define PIXIS_VCTL 0x10 /* VELA Control Register */ 1569553df86SJon Loeliger #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 1579553df86SJon Loeliger #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 1589553df86SJon Loeliger #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 1599553df86SJon Loeliger #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 1609553df86SJon Loeliger #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 1619553df86SJon Loeliger #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 1629553df86SJon Loeliger #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 1632feb4af0STimur Tabi #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */ 1649553df86SJon Loeliger 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 1679553df86SJon Loeliger 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 17114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 172bf9a8c34SBecky Bruce #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ 1739553df86SJon Loeliger 17400b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 1779553df86SJon Loeliger 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 1809553df86SJon Loeliger #else 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 1829553df86SJon Loeliger #endif 1839553df86SJon Loeliger 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 1859553df86SJon Loeliger #undef CONFIG_SPD_EEPROM 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 1879553df86SJon Loeliger #endif 1889553df86SJon Loeliger 1899553df86SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 1909553df86SJon Loeliger 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_INIT_RAM_LOCK 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 1949553df86SJon Loeliger #else 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */ 1969553df86SJon Loeliger #endif 197553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 1989553df86SJon Loeliger 19925ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 2019553df86SJon Loeliger 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */ 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */ 2049553df86SJon Loeliger 2059553df86SJon Loeliger /* Serial Port */ 2069553df86SJon Loeliger #define CONFIG_CONS_INDEX 1 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 2109553df86SJon Loeliger 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 2129553df86SJon Loeliger {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 2139553df86SJon Loeliger 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 2169553df86SJon Loeliger 2179553df86SJon Loeliger /* maximum size of the flat tree (8K) */ 2189553df86SJon Loeliger #define OF_FLAT_TREE_MAX_SIZE 8192 2199553df86SJon Loeliger 2209553df86SJon Loeliger /* 2219553df86SJon Loeliger * I2C 2229553df86SJon Loeliger */ 22300f792e0SHeiko Schocher #define CONFIG_SYS_I2C 22400f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 22500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 22600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 22700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 22800f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 2299553df86SJon Loeliger 2309553df86SJon Loeliger /* 2319553df86SJon Loeliger * General PCI 2329553df86SJon Loeliger * Addresses are mapped 1-1. 2339553df86SJon Loeliger */ 2343e3fffe3SBecky Bruce #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 2353e3fffe3SBecky Bruce #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS 2363e3fffe3SBecky Bruce #define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 2383e3fffe3SBecky Bruce #define CONFIG_SYS_PCI1_IO_BUS 0x0000000 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000 2403e3fffe3SBecky Bruce #define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 2429553df86SJon Loeliger 2439553df86SJon Loeliger /* controller 1, Base address 0xa000 */ 244b8526212SKumar Gala #define CONFIG_SYS_PCIE1_NAME "ULI" 2453e3fffe3SBecky Bruce #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 2463e3fffe3SBecky Bruce #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 2483e3fffe3SBecky Bruce #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000 2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */ 2519553df86SJon Loeliger 2529553df86SJon Loeliger /* controller 2, Base Address 0x9000 */ 253b8526212SKumar Gala #define CONFIG_SYS_PCIE2_NAME "Slot 1" 2543e3fffe3SBecky Bruce #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000 2553e3fffe3SBecky Bruce #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 2573e3fffe3SBecky Bruce #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */ 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */ 2609553df86SJon Loeliger 2619553df86SJon Loeliger #if defined(CONFIG_PCI) 2629553df86SJon Loeliger 2639553df86SJon Loeliger #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 2649553df86SJon Loeliger 2657c2221ebSRoy Zang #define CONFIG_ULI526X 2667c2221ebSRoy Zang #ifdef CONFIG_ULI526X 2671d8a49ecSRoy Zang #endif 2689553df86SJon Loeliger 2699553df86SJon Loeliger /************************************************************ 2709553df86SJon Loeliger * USB support 2719553df86SJon Loeliger ************************************************************/ 272070ba561SYork Sun #define CONFIG_PCI_OHCI 1 273070ba561SYork Sun #define CONFIG_USB_OHCI_NEW 1 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 2779553df86SJon Loeliger 2789553df86SJon Loeliger #if !defined(CONFIG_PCI_PNP) 2799553df86SJon Loeliger #define PCI_ENET0_IOADDR 0xe0000000 2809553df86SJon Loeliger #define PCI_ENET0_MEMADDR 0xe0000000 2819553df86SJon Loeliger #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 2829553df86SJon Loeliger #endif 2839553df86SJon Loeliger 2849553df86SJon Loeliger #define CONFIG_SCSI_AHCI 2859553df86SJon Loeliger 2869553df86SJon Loeliger #ifdef CONFIG_SCSI_AHCI 287344ca0b4SRob Herring #define CONFIG_LIBATA 2889553df86SJon Loeliger #define CONFIG_SATA_ULI5288 2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN 1 2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 2939553df86SJon Loeliger #endif 2949553df86SJon Loeliger 2959553df86SJon Loeliger #endif /* CONFIG_PCI */ 2969553df86SJon Loeliger 2979553df86SJon Loeliger /* 2989553df86SJon Loeliger * BAT0 2G Cacheable, non-guarded 2999553df86SJon Loeliger * 0x0000_0000 2G DDR 3009553df86SJon Loeliger */ 3019ff32d8cSTimur Tabi #define CONFIG_SYS_DBAT0L (BATL_PP_RW) 3029ff32d8cSTimur Tabi #define CONFIG_SYS_IBAT0L (BATL_PP_RW) 3039553df86SJon Loeliger 3049553df86SJon Loeliger /* 3059553df86SJon Loeliger * BAT1 1G Cache-inhibited, guarded 3069553df86SJon Loeliger * 0x8000_0000 256M PCI-1 Memory 3079553df86SJon Loeliger * 0xa000_0000 256M PCI-Express 1 Memory 3089553df86SJon Loeliger * 0x9000_0000 256M PCI-Express 2 Memory 3099553df86SJon Loeliger */ 3109553df86SJon Loeliger 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ 3129553df86SJon Loeliger | BATL_GUARDEDSTORAGE) 3133e3fffe3SBecky Bruce #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP) 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U 3169553df86SJon Loeliger 3179553df86SJon Loeliger /* 318f3bceaabSJason Jin * BAT2 16M Cache-inhibited, guarded 3199553df86SJon Loeliger * 0xe100_0000 1M PCI-1 I/O 3209553df86SJon Loeliger */ 3219553df86SJon Loeliger 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ 3239553df86SJon Loeliger | BATL_GUARDEDSTORAGE) 3243e3fffe3SBecky Bruce #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP) 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 3279553df86SJon Loeliger 3289553df86SJon Loeliger /* 329104992fcSBecky Bruce * BAT3 4M Cache-inhibited, guarded 330104992fcSBecky Bruce * 0xe000_0000 4M CCSR 331104992fcSBecky Bruce */ 332104992fcSBecky Bruce 333104992fcSBecky Bruce #define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \ 334104992fcSBecky Bruce | BATL_GUARDEDSTORAGE) 335104992fcSBecky Bruce #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP) 336104992fcSBecky Bruce #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) 337104992fcSBecky Bruce #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U 338104992fcSBecky Bruce 339f698738eSJon Loeliger #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) 340f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 341f698738eSJon Loeliger | BATL_PP_RW | BATL_CACHEINHIBIT \ 342f698738eSJon Loeliger | BATL_GUARDEDSTORAGE) 343f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ 344f698738eSJon Loeliger | BATU_BL_1M | BATU_VS | BATU_VP) 345f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 346f698738eSJon Loeliger | BATL_PP_RW | BATL_CACHEINHIBIT) 347f698738eSJon Loeliger #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU 348f698738eSJon Loeliger #endif 349f698738eSJon Loeliger 350104992fcSBecky Bruce /* 351104992fcSBecky Bruce * BAT4 32M Cache-inhibited, guarded 352f3bceaabSJason Jin * 0xe200_0000 1M PCI-Express 2 I/O 3539553df86SJon Loeliger * 0xe300_0000 1M PCI-Express 1 I/O 3549553df86SJon Loeliger */ 3559553df86SJon Loeliger 356104992fcSBecky Bruce #define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ 3579553df86SJon Loeliger | BATL_GUARDEDSTORAGE) 358104992fcSBecky Bruce #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP) 359104992fcSBecky Bruce #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U 3619553df86SJon Loeliger 3629553df86SJon Loeliger /* 3639553df86SJon Loeliger * BAT5 128K Cacheable, non-guarded 3649553df86SJon Loeliger * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory) 3659553df86SJon Loeliger */ 3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L 3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U 3709553df86SJon Loeliger 3719553df86SJon Loeliger /* 3729553df86SJon Loeliger * BAT6 256M Cache-inhibited, guarded 3739553df86SJon Loeliger * 0xf000_0000 256M FLASH 3749553df86SJon Loeliger */ 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \ 3769553df86SJon Loeliger | BATL_GUARDEDSTORAGE) 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE) 3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U 3809553df86SJon Loeliger 381bf9a8c34SBecky Bruce /* Map the last 1M of flash where we're running from reset */ 382bf9a8c34SBecky Bruce #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 383bf9a8c34SBecky Bruce | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 38414d0a02aSWolfgang Denk #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 385bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 386bf9a8c34SBecky Bruce | BATL_MEMCOHERENCE) 387bf9a8c34SBecky Bruce #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY 388bf9a8c34SBecky Bruce 3899553df86SJon Loeliger /* 3909553df86SJon Loeliger * BAT7 4M Cache-inhibited, guarded 3919553df86SJon Loeliger * 0xe800_0000 4M PIXIS 3929553df86SJon Loeliger */ 3936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \ 3949553df86SJon Loeliger | BATL_GUARDEDSTORAGE) 3956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 3966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 3976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U 3989553df86SJon Loeliger 3999553df86SJon Loeliger /* 4009553df86SJon Loeliger * Environment 4019553df86SJon Loeliger */ 4026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4040e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */ 4050e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4069553df86SJon Loeliger #else 4076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4080e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4099553df86SJon Loeliger #endif 4109553df86SJon Loeliger 4119553df86SJon Loeliger #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 4139553df86SJon Loeliger 4149553df86SJon Loeliger /* 4159553df86SJon Loeliger * BOOTP options 4169553df86SJon Loeliger */ 4179553df86SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 4189553df86SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 4199553df86SJon Loeliger #define CONFIG_BOOTP_GATEWAY 4209553df86SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 4219553df86SJon Loeliger 4229553df86SJon Loeliger /* 4239553df86SJon Loeliger * Command line configuration. 4249553df86SJon Loeliger */ 4259553df86SJon Loeliger 4263473ab73SJason Jin #define CONFIG_WATCHDOG /* watchdog enabled */ 4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */ 4289553df86SJon Loeliger 4299553df86SJon Loeliger /* 4309553df86SJon Loeliger * Miscellaneous configurable options 4319553df86SJon Loeliger */ 4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4336bee764bSTimur Tabi #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4359553df86SJon Loeliger 4369553df86SJon Loeliger /* 4379553df86SJon Loeliger * For booting Linux, the board info and command line data 4389553df86SJon Loeliger * have to be in the first 8 MB of memory, since this is 4399553df86SJon Loeliger * the maximum mapped by the Linux kernel during initialization. 4409553df86SJon Loeliger */ 441*e1efe43cSScott Wood #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/ 442*e1efe43cSScott Wood #define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */ 4439553df86SJon Loeliger 4449553df86SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4459553df86SJon Loeliger #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 4469553df86SJon Loeliger #endif 4479553df86SJon Loeliger 4489553df86SJon Loeliger /* 4499553df86SJon Loeliger * Environment Configuration 4509553df86SJon Loeliger */ 4519553df86SJon Loeliger #define CONFIG_IPADDR 192.168.1.100 4529553df86SJon Loeliger 4539553df86SJon Loeliger #define CONFIG_HOSTNAME unknown 4548b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 455b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 4569553df86SJon Loeliger #define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin 4579553df86SJon Loeliger 4589553df86SJon Loeliger #define CONFIG_SERVERIP 192.168.1.1 4599553df86SJon Loeliger #define CONFIG_GATEWAYIP 192.168.1.1 4609553df86SJon Loeliger #define CONFIG_NETMASK 255.255.255.0 4619553df86SJon Loeliger 4629553df86SJon Loeliger /* default location for tftp and bootm */ 463*e1efe43cSScott Wood #define CONFIG_LOADADDR 0x10000000 4649553df86SJon Loeliger 4659553df86SJon Loeliger #if defined(CONFIG_PCI1) 4669553df86SJon Loeliger #define PCI_ENV \ 4679553df86SJon Loeliger "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \ 4689553df86SJon Loeliger "echo e;md ${a}e00 9\0" \ 4699553df86SJon Loeliger "pci1regs=setenv a e0008; run pcireg\0" \ 4709553df86SJon Loeliger "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \ 4719553df86SJon Loeliger "pci d.w $b.0 56 1\0" \ 4729553df86SJon Loeliger "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \ 4739553df86SJon Loeliger "pci w.w $b.0 56 ffff\0" \ 4749553df86SJon Loeliger "pci1err=setenv a e0008; run pcierr\0" \ 4759553df86SJon Loeliger "pci1errc=setenv a e0008; run pcierrc\0" 4769553df86SJon Loeliger #else 4779553df86SJon Loeliger #define PCI_ENV "" 4789553df86SJon Loeliger #endif 4799553df86SJon Loeliger 4809553df86SJon Loeliger #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2) 4819553df86SJon Loeliger #define PCIE_ENV \ 4829553df86SJon Loeliger "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \ 4839553df86SJon Loeliger "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \ 4849553df86SJon Loeliger "pcie1regs=setenv a e000a; run pciereg\0" \ 4859553df86SJon Loeliger "pcie2regs=setenv a e0009; run pciereg\0" \ 4869553df86SJon Loeliger "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\ 4879553df86SJon Loeliger "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \ 4889553df86SJon Loeliger "pci d $b.0 130 1\0" \ 4899553df86SJon Loeliger "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\ 4909553df86SJon Loeliger "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \ 4919553df86SJon Loeliger "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \ 4929553df86SJon Loeliger "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \ 4939553df86SJon Loeliger "pcie1err=setenv a e000a; run pcieerr\0" \ 4949553df86SJon Loeliger "pcie2err=setenv a e0009; run pcieerr\0" \ 4959553df86SJon Loeliger "pcie1errc=setenv a e000a; run pcieerrc\0" \ 4969553df86SJon Loeliger "pcie2errc=setenv a e0009; run pcieerrc\0" 4979553df86SJon Loeliger #else 4989553df86SJon Loeliger #define PCIE_ENV "" 4999553df86SJon Loeliger #endif 5009553df86SJon Loeliger 5019553df86SJon Loeliger #define DMA_ENV \ 5029553df86SJon Loeliger "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\ 5039553df86SJon Loeliger "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \ 5049553df86SJon Loeliger "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\ 5059553df86SJon Loeliger "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \ 5069553df86SJon Loeliger "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\ 5079553df86SJon Loeliger "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \ 5089553df86SJon Loeliger "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\ 5099553df86SJon Loeliger "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0" 5109553df86SJon Loeliger 5111815338fSYork Sun #ifdef ENV_DEBUG 5129553df86SJon Loeliger #define CONFIG_EXTRA_ENV_SETTINGS \ 5139553df86SJon Loeliger "netdev=eth0\0" \ 5145368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 5159553df86SJon Loeliger "tftpflash=tftpboot $loadaddr $uboot; " \ 5165368c55dSMarek Vasut "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 5175368c55dSMarek Vasut " +$filesize; " \ 5185368c55dSMarek Vasut "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 5195368c55dSMarek Vasut " +$filesize; " \ 5205368c55dSMarek Vasut "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 5215368c55dSMarek Vasut " $filesize; " \ 5225368c55dSMarek Vasut "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 5235368c55dSMarek Vasut " +$filesize; " \ 5245368c55dSMarek Vasut "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 5255368c55dSMarek Vasut " $filesize\0" \ 5269553df86SJon Loeliger "consoledev=ttyS0\0" \ 527*e1efe43cSScott Wood "ramdiskaddr=0x18000000\0" \ 5289553df86SJon Loeliger "ramdiskfile=8610hpcd/ramdisk.uboot\0" \ 529*e1efe43cSScott Wood "fdtaddr=0x17c00000\0" \ 5301df170f8SJon Loeliger "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \ 5319553df86SJon Loeliger "bdev=sda3\0" \ 5329553df86SJon Loeliger "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \ 5339553df86SJon Loeliger "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \ 5349553df86SJon Loeliger "maxcpus=1" \ 5359553df86SJon Loeliger "eoi=mw e00400b0 0\0" \ 5369553df86SJon Loeliger "iack=md e00400a0 1\0" \ 5379553df86SJon Loeliger "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \ 5389553df86SJon Loeliger "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \ 5399553df86SJon Loeliger "md ${a}f00 5\0" \ 5409553df86SJon Loeliger "ddr1regs=setenv a e0002; run ddrreg\0" \ 5419553df86SJon Loeliger "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \ 5429553df86SJon Loeliger "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \ 5439553df86SJon Loeliger "md ${a}e60 1; md ${a}ef0 1d\0" \ 5449553df86SJon Loeliger "guregs=setenv a e00e0; run gureg\0" \ 5459553df86SJon Loeliger "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \ 5469553df86SJon Loeliger "mcmregs=setenv a e0001; run mcmreg\0" \ 5479553df86SJon Loeliger "diuregs=md e002c000 1d\0" \ 5489553df86SJon Loeliger "dium=mw e002c01c\0" \ 5499553df86SJon Loeliger "diuerr=md e002c014 1\0" \ 5509553df86SJon Loeliger "pmregs=md e00e1000 2b\0" \ 5519553df86SJon Loeliger "lawregs=md e0000c08 4b\0" \ 5529553df86SJon Loeliger "lbcregs=md e0005000 36\0" \ 5539553df86SJon Loeliger "dma0regs=md e0021100 12\0" \ 5549553df86SJon Loeliger "dma1regs=md e0021180 12\0" \ 5559553df86SJon Loeliger "dma2regs=md e0021200 12\0" \ 5569553df86SJon Loeliger "dma3regs=md e0021280 12\0" \ 5579553df86SJon Loeliger PCI_ENV \ 5589553df86SJon Loeliger PCIE_ENV \ 5599553df86SJon Loeliger DMA_ENV 5601815338fSYork Sun #else 5611815338fSYork Sun #define CONFIG_EXTRA_ENV_SETTINGS \ 5621815338fSYork Sun "netdev=eth0\0" \ 5635368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 5641815338fSYork Sun "consoledev=ttyS0\0" \ 565*e1efe43cSScott Wood "ramdiskaddr=0x18000000\0" \ 5661815338fSYork Sun "ramdiskfile=8610hpcd/ramdisk.uboot\0" \ 567*e1efe43cSScott Wood "fdtaddr=0x17c00000\0" \ 5681df170f8SJon Loeliger "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \ 569ba8e76bdSTimur Tabi "bdev=sda3\0" 5701815338fSYork Sun #endif 5719553df86SJon Loeliger 5729553df86SJon Loeliger #define CONFIG_NFSBOOTCOMMAND \ 5739553df86SJon Loeliger "setenv bootargs root=/dev/nfs rw " \ 5749553df86SJon Loeliger "nfsroot=$serverip:$rootpath " \ 5759553df86SJon Loeliger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 5769553df86SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 5779553df86SJon Loeliger "tftp $loadaddr $bootfile;" \ 5781df170f8SJon Loeliger "tftp $fdtaddr $fdtfile;" \ 5791df170f8SJon Loeliger "bootm $loadaddr - $fdtaddr" 5809553df86SJon Loeliger 5819553df86SJon Loeliger #define CONFIG_RAMBOOTCOMMAND \ 5829553df86SJon Loeliger "setenv bootargs root=/dev/ram rw " \ 5839553df86SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 5849553df86SJon Loeliger "tftp $ramdiskaddr $ramdiskfile;" \ 5859553df86SJon Loeliger "tftp $loadaddr $bootfile;" \ 5861df170f8SJon Loeliger "tftp $fdtaddr $fdtfile;" \ 5871df170f8SJon Loeliger "bootm $loadaddr $ramdiskaddr $fdtaddr" 5889553df86SJon Loeliger 5899553df86SJon Loeliger #define CONFIG_BOOTCOMMAND \ 5909553df86SJon Loeliger "setenv bootargs root=/dev/$bdev rw " \ 5919553df86SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 5929553df86SJon Loeliger "tftp $loadaddr $bootfile;" \ 5931df170f8SJon Loeliger "tftp $fdtaddr $fdtfile;" \ 5941df170f8SJon Loeliger "bootm $loadaddr - $fdtaddr" 5959553df86SJon Loeliger 5969553df86SJon Loeliger #endif /* __CONFIG_H */ 597