1129ba616SKumar Gala /* 27c57f3e8SKumar Gala * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc. 3129ba616SKumar Gala * 4129ba616SKumar Gala * See file CREDITS for list of people who contributed to this 5129ba616SKumar Gala * project. 6129ba616SKumar Gala * 7129ba616SKumar Gala * This program is free software; you can redistribute it and/or 8129ba616SKumar Gala * modify it under the terms of the GNU General Public License as 9129ba616SKumar Gala * published by the Free Software Foundation; either version 2 of 10129ba616SKumar Gala * the License, or (at your option) any later version. 11129ba616SKumar Gala * 12129ba616SKumar Gala * This program is distributed in the hope that it will be useful, 13129ba616SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 14129ba616SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15129ba616SKumar Gala * GNU General Public License for more details. 16129ba616SKumar Gala * 17129ba616SKumar Gala * You should have received a copy of the GNU General Public License 18129ba616SKumar Gala * along with this program; if not, write to the Free Software 19129ba616SKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20129ba616SKumar Gala * MA 02111-1307 USA 21129ba616SKumar Gala */ 22129ba616SKumar Gala 23129ba616SKumar Gala /* 24129ba616SKumar Gala * mpc8572ds board configuration file 25129ba616SKumar Gala * 26129ba616SKumar Gala */ 27129ba616SKumar Gala #ifndef __CONFIG_H 28129ba616SKumar Gala #define __CONFIG_H 29129ba616SKumar Gala 30509c4c4cSKumar Gala #include "../board/freescale/common/ics307_clk.h" 31509c4c4cSKumar Gala 32d24f2d32SWolfgang Denk #ifdef CONFIG_36BIT 33f9edcc10SKumar Gala #define CONFIG_PHYS_64BIT 34f9edcc10SKumar Gala #endif 35f9edcc10SKumar Gala 36cb14e93bSKumar Gala #ifdef CONFIG_NAND 37cb14e93bSKumar Gala #define CONFIG_NAND_U_BOOT 38cb14e93bSKumar Gala #define CONFIG_RAMBOOT_NAND 39cb14e93bSKumar Gala #ifdef CONFIG_NAND_SPL 40cb14e93bSKumar Gala #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000 41cb14e93bSKumar Gala #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */ 42cb14e93bSKumar Gala #else 43cb14e93bSKumar Gala #define CONFIG_SYS_TEXT_BASE 0xf8f82000 44cb14e93bSKumar Gala #endif /* CONFIG_NAND_SPL */ 45cb14e93bSKumar Gala #endif 46cb14e93bSKumar Gala 47cb14e93bSKumar Gala #ifndef CONFIG_SYS_TEXT_BASE 48cb14e93bSKumar Gala #define CONFIG_SYS_TEXT_BASE 0xeff80000 49cb14e93bSKumar Gala #endif 50cb14e93bSKumar Gala 517a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 527a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 537a577fdaSKumar Gala #endif 547a577fdaSKumar Gala 55cb14e93bSKumar Gala #ifndef CONFIG_SYS_MONITOR_BASE 56cb14e93bSKumar Gala #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 57cb14e93bSKumar Gala #endif 58cb14e93bSKumar Gala 59129ba616SKumar Gala /* High Level Configuration Options */ 60129ba616SKumar Gala #define CONFIG_BOOKE 1 /* BOOKE */ 61129ba616SKumar Gala #define CONFIG_E500 1 /* BOOKE e500 family */ 62129ba616SKumar Gala #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */ 63129ba616SKumar Gala #define CONFIG_MPC8572 1 64129ba616SKumar Gala #define CONFIG_MPC8572DS 1 65129ba616SKumar Gala #define CONFIG_MP 1 /* support multiple processors */ 66129ba616SKumar Gala 67c51fc5d5SKumar Gala #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */ 68129ba616SKumar Gala #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 69129ba616SKumar Gala #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */ 70129ba616SKumar Gala #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */ 71129ba616SKumar Gala #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */ 72129ba616SKumar Gala #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 73129ba616SKumar Gala #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 740151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 75129ba616SKumar Gala 76129ba616SKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 77129ba616SKumar Gala 78129ba616SKumar Gala #define CONFIG_TSEC_ENET /* tsec ethernet support */ 79129ba616SKumar Gala #define CONFIG_ENV_OVERWRITE 80129ba616SKumar Gala 81509c4c4cSKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 82509c4c4cSKumar Gala #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */ 834ca06607SHaiying Wang #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */ 84129ba616SKumar Gala 85129ba616SKumar Gala /* 86129ba616SKumar Gala * These can be toggled for performance analysis, otherwise use default. 87129ba616SKumar Gala */ 88129ba616SKumar Gala #define CONFIG_L2_CACHE /* toggle L2 cache */ 89129ba616SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 90129ba616SKumar Gala 91129ba616SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 1 92129ba616SKumar Gala 9318af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 9418af1c5fSKumar Gala #define CONFIG_ADDR_MAP 1 9518af1c5fSKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 9618af1c5fSKumar Gala #endif 9718af1c5fSKumar Gala 986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */ 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x7fffffff 100129ba616SKumar Gala #define CONFIG_PANIC_HANG /* do not reset board on panic */ 101129ba616SKumar Gala 102129ba616SKumar Gala /* 103cb14e93bSKumar Gala * Config the L2 Cache as L2 SRAM 104cb14e93bSKumar Gala */ 105cb14e93bSKumar Gala #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 106cb14e93bSKumar Gala #ifdef CONFIG_PHYS_64BIT 107cb14e93bSKumar Gala #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull 108cb14e93bSKumar Gala #else 109cb14e93bSKumar Gala #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 110cb14e93bSKumar Gala #endif 111cb14e93bSKumar Gala #define CONFIG_SYS_L2_SIZE (512 << 10) 112cb14e93bSKumar Gala #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 113cb14e93bSKumar Gala 114cb14e93bSKumar Gala /* 115129ba616SKumar Gala * Base addresses -- Note these are effective addresses where the 116129ba616SKumar Gala * actual resources get mapped (not physical addresses) 117129ba616SKumar Gala */ 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */ 11918af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 12018af1c5fSKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */ 12118af1c5fSKumar Gala #else 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */ 12318af1c5fSKumar Gala #endif 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 125129ba616SKumar Gala 126cb14e93bSKumar Gala #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL) 127cb14e93bSKumar Gala #define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR 128cb14e93bSKumar Gala #else 129cb14e93bSKumar Gala #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 130cb14e93bSKumar Gala #endif 131cb14e93bSKumar Gala 132129ba616SKumar Gala /* DDR Setup */ 133f8523cb0SKumar Gala #define CONFIG_VERY_BIG_RAM 134129ba616SKumar Gala #define CONFIG_FSL_DDR2 135129ba616SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 136129ba616SKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 137129ba616SKumar Gala #define CONFIG_DDR_SPD 138129ba616SKumar Gala 139*d34897d3SYork Sun #define CONFIG_DDR_ECC 1409b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 141129ba616SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 142129ba616SKumar Gala 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 145129ba616SKumar Gala 146129ba616SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 2 147129ba616SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 148129ba616SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL 2 149129ba616SKumar Gala 150129ba616SKumar Gala /* I2C addresses of SPD EEPROMs */ 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */ 152129ba616SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 153129ba616SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */ 154129ba616SKumar Gala 155129ba616SKumar Gala /* These are used when DDR doesn't use SPD. */ 156dc889e86SDave Liu #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */ 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F 158dc889e86SDave Liu #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */ 159dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_3 0x00020000 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00260802 161dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_1 0x626b2634 162dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_2 0x062874cf 163dc889e86SDave Liu #define CONFIG_SYS_DDR_MODE_1 0x00440462 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2 0x00000000 165dc889e86SDave Liu #define CONFIG_SYS_DDR_INTERVAL 0x0c300100 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 167dc889e86SDave Liu #define CONFIG_SYS_DDR_CLK_CTRL 0x00800000 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 170dc889e86SDave Liu #define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */ 171dc889e86SDave Liu #define CONFIG_SYS_DDR_CONTROL2 0x24400000 172129ba616SKumar Gala 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE 0x00010000 176129ba616SKumar Gala 177129ba616SKumar Gala /* 178129ba616SKumar Gala * Make sure required options are set 179129ba616SKumar Gala */ 180129ba616SKumar Gala #ifndef CONFIG_SPD_EEPROM 181129ba616SKumar Gala #error ("CONFIG_SPD_EEPROM is required") 182129ba616SKumar Gala #endif 183129ba616SKumar Gala 184129ba616SKumar Gala #undef CONFIG_CLOCKS_IN_MHZ 185129ba616SKumar Gala 186129ba616SKumar Gala /* 187129ba616SKumar Gala * Memory map 188129ba616SKumar Gala * 189129ba616SKumar Gala * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 190129ba616SKumar Gala * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 191129ba616SKumar Gala * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable 192129ba616SKumar Gala * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable 193129ba616SKumar Gala * 194129ba616SKumar Gala * Localbus cacheable (TBD) 195129ba616SKumar Gala * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable 196129ba616SKumar Gala * 197129ba616SKumar Gala * Localbus non-cacheable 198129ba616SKumar Gala * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable 199129ba616SKumar Gala * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable 200c013b749SHaiying Wang * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable 201129ba616SKumar Gala * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0 202129ba616SKumar Gala * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 203129ba616SKumar Gala * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 204129ba616SKumar Gala */ 205129ba616SKumar Gala 206129ba616SKumar Gala /* 207129ba616SKumar Gala * Local Bus Definitions 208129ba616SKumar Gala */ 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */ 21018af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 21118af1c5fSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 21218af1c5fSKumar Gala #else 213c953ddfdSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 21418af1c5fSKumar Gala #endif 215129ba616SKumar Gala 216cb14e93bSKumar Gala 217cb14e93bSKumar Gala #define CONFIG_FLASH_BR_PRELIM \ 218cb14e93bSKumar Gala (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \ 219cb14e93bSKumar Gala | BR_PS_16 | BR_V) 220cb14e93bSKumar Gala #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7 221129ba616SKumar Gala 222c953ddfdSKumar Gala #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 224129ba616SKumar Gala 22518af1c5fSKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST 227129ba616SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 228129ba616SKumar Gala 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 234129ba616SKumar Gala 235cb14e93bSKumar Gala #if defined(CONFIG_RAMBOOT_NAND) 236cb14e93bSKumar Gala #define CONFIG_SYS_RAMBOOT 237cb14e93bSKumar Gala #define CONFIG_SYS_EXTRA_ENV_RELOC 238cb14e93bSKumar Gala #else 239cb14e93bSKumar Gala #undef CONFIG_SYS_RAMBOOT 240cb14e93bSKumar Gala #endif 241129ba616SKumar Gala 242129ba616SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 246129ba616SKumar Gala 247129ba616SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 248129ba616SKumar Gala 249558710b9SKumar Gala #define CONFIG_HWCONFIG /* enable hwconfig */ 250129ba616SKumar Gala #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 251129ba616SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 25218af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 25318af1c5fSKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 25418af1c5fSKumar Gala #else 25552b565f5SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 25618af1c5fSKumar Gala #endif 257129ba616SKumar Gala 25852b565f5SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 260129ba616SKumar Gala 261129ba616SKumar Gala #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 262129ba616SKumar Gala #define PIXIS_VER 0x1 /* Board version at offset 1 */ 263129ba616SKumar Gala #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 264129ba616SKumar Gala #define PIXIS_CSR 0x3 /* PIXIS General control/status register */ 265129ba616SKumar Gala #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 266129ba616SKumar Gala #define PIXIS_PWR 0x5 /* PIXIS Power status register */ 267129ba616SKumar Gala #define PIXIS_AUX 0x6 /* Auxiliary 1 register */ 268129ba616SKumar Gala #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 269129ba616SKumar Gala #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */ 270129ba616SKumar Gala #define PIXIS_VCTL 0x10 /* VELA Control Register */ 271129ba616SKumar Gala #define PIXIS_VSTAT 0x11 /* VELA Status Register */ 272129ba616SKumar Gala #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 273129ba616SKumar Gala #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 274129ba616SKumar Gala #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */ 275129ba616SKumar Gala #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 2766bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */ 2776bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */ 2786bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */ 2796bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */ 2806bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */ 281129ba616SKumar Gala #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 282129ba616SKumar Gala #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 283129ba616SKumar Gala #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */ 284129ba616SKumar Gala #define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */ 285129ba616SKumar Gala #define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */ 286129ba616SKumar Gala #define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */ 287129ba616SKumar Gala #define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */ 288129ba616SKumar Gala #define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */ 289129ba616SKumar Gala #define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */ 290129ba616SKumar Gala #define PIXIS_VWATCH 0x24 /* Watchdog Register */ 291129ba616SKumar Gala #define PIXIS_LED 0x25 /* LED Register */ 292129ba616SKumar Gala 293cb14e93bSKumar Gala #define PIXIS_SPD_SYSCLK_MASK 0x7 /* SYSCLK option */ 294cb14e93bSKumar Gala 295129ba616SKumar Gala /* old pixis referenced names */ 296129ba616SKumar Gala #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 297129ba616SKumar Gala #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0 2997e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC1SER 0x8 3007e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC2SER 0x4 3017e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC3SER 0x2 3027e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC4SER 0x1 3037e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC1SER 0x20 3047e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC2SER 0x20 3057e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC3SER 0x20 3067e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC4SER 0x20 3077e183cadSLiu Yu #define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \ 3087e183cadSLiu Yu | PIXIS_VSPEED2_TSEC2SER \ 3097e183cadSLiu Yu | PIXIS_VSPEED2_TSEC3SER \ 3107e183cadSLiu Yu | PIXIS_VSPEED2_TSEC4SER) 3117e183cadSLiu Yu #define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \ 3127e183cadSLiu Yu | PIXIS_VCFGEN1_TSEC2SER \ 3137e183cadSLiu Yu | PIXIS_VCFGEN1_TSEC3SER \ 3147e183cadSLiu Yu | PIXIS_VCFGEN1_TSEC4SER) 315129ba616SKumar Gala 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 318553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 319129ba616SKumar Gala 32025ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 322129ba616SKumar Gala 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 325129ba616SKumar Gala 326cb14e93bSKumar Gala #ifndef CONFIG_NAND_SPL 327c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE 0xffa00000 32818af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 32918af1c5fSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 33018af1c5fSKumar Gala #else 331c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 33218af1c5fSKumar Gala #endif 333cb14e93bSKumar Gala #else 334cb14e93bSKumar Gala #define CONFIG_SYS_NAND_BASE 0xfff00000 335cb14e93bSKumar Gala #ifdef CONFIG_PHYS_64BIT 336cb14e93bSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull 337cb14e93bSKumar Gala #else 338cb14e93bSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 339cb14e93bSKumar Gala #endif 340cb14e93bSKumar Gala #endif 341cb14e93bSKumar Gala 342c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\ 343c013b749SHaiying Wang CONFIG_SYS_NAND_BASE + 0x40000, \ 344c013b749SHaiying Wang CONFIG_SYS_NAND_BASE + 0x80000,\ 345c013b749SHaiying Wang CONFIG_SYS_NAND_BASE + 0xC0000} 346c013b749SHaiying Wang #define CONFIG_SYS_MAX_NAND_DEVICE 4 347c013b749SHaiying Wang #define CONFIG_MTD_NAND_VERIFY_WRITE 348c013b749SHaiying Wang #define CONFIG_CMD_NAND 1 349c013b749SHaiying Wang #define CONFIG_NAND_FSL_ELBC 1 350c013b749SHaiying Wang #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 351c013b749SHaiying Wang 352cb14e93bSKumar Gala /* NAND boot: 4K NAND loader config */ 353cb14e93bSKumar Gala #define CONFIG_SYS_NAND_SPL_SIZE 0x1000 354cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000) 355cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR) 356cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_START \ 357cb14e93bSKumar Gala (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE) 358cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 359cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000) 360cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 361cb14e93bSKumar Gala 362cb14e93bSKumar Gala 363c013b749SHaiying Wang /* NAND flash config */ 36472a9414aSKumar Gala #define CONFIG_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 365c013b749SHaiying Wang | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 366c013b749SHaiying Wang | BR_PS_8 /* Port Size = 8 bit */ \ 367c013b749SHaiying Wang | BR_MS_FCM /* MSEL = FCM */ \ 368c013b749SHaiying Wang | BR_V) /* valid */ 369c013b749SHaiying Wang #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 370c013b749SHaiying Wang | OR_FCM_PGS /* Large Page*/ \ 371c013b749SHaiying Wang | OR_FCM_CSCT \ 372c013b749SHaiying Wang | OR_FCM_CST \ 373c013b749SHaiying Wang | OR_FCM_CHT \ 374c013b749SHaiying Wang | OR_FCM_SCY_1 \ 375c013b749SHaiying Wang | OR_FCM_TRLX \ 376c013b749SHaiying Wang | OR_FCM_EHTR) 377c013b749SHaiying Wang 378cb14e93bSKumar Gala #ifdef CONFIG_RAMBOOT_NAND 379cb14e93bSKumar Gala #define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */ 380cb14e93bSKumar Gala #define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 381cb14e93bSKumar Gala #define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 382cb14e93bSKumar Gala #define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 383cb14e93bSKumar Gala #else 384cb14e93bSKumar Gala #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 385cb14e93bSKumar Gala #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 386c013b749SHaiying Wang #define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */ 387c013b749SHaiying Wang #define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 388cb14e93bSKumar Gala #endif 38972a9414aSKumar Gala #define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000))\ 390c013b749SHaiying Wang | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 391c013b749SHaiying Wang | BR_PS_8 /* Port Size = 8 bit */ \ 392c013b749SHaiying Wang | BR_MS_FCM /* MSEL = FCM */ \ 393c013b749SHaiying Wang | BR_V) /* valid */ 394c013b749SHaiying Wang #define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 39572a9414aSKumar Gala #define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000))\ 396c013b749SHaiying Wang | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 397c013b749SHaiying Wang | BR_PS_8 /* Port Size = 8 bit */ \ 398c013b749SHaiying Wang | BR_MS_FCM /* MSEL = FCM */ \ 399c013b749SHaiying Wang | BR_V) /* valid */ 400c013b749SHaiying Wang #define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 401c013b749SHaiying Wang 40272a9414aSKumar Gala #define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000))\ 403c013b749SHaiying Wang | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 404c013b749SHaiying Wang | BR_PS_8 /* Port Size = 8 bit */ \ 405c013b749SHaiying Wang | BR_MS_FCM /* MSEL = FCM */ \ 406c013b749SHaiying Wang | BR_V) /* valid */ 407c013b749SHaiying Wang #define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 408c013b749SHaiying Wang 409c013b749SHaiying Wang 410129ba616SKumar Gala /* Serial Port - controlled on board with jumper J8 411129ba616SKumar Gala * open - index 2 412129ba616SKumar Gala * shorted - index 1 413129ba616SKumar Gala */ 414129ba616SKumar Gala #define CONFIG_CONS_INDEX 1 4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 419cb14e93bSKumar Gala #ifdef CONFIG_NAND_SPL 420cb14e93bSKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS 421cb14e93bSKumar Gala #endif 422129ba616SKumar Gala 4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 424129ba616SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 425129ba616SKumar Gala 4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 428129ba616SKumar Gala 429129ba616SKumar Gala /* Use the HUSH parser */ 4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 4316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 433129ba616SKumar Gala #endif 434129ba616SKumar Gala 435129ba616SKumar Gala /* 436129ba616SKumar Gala * Pass open firmware flat tree 437129ba616SKumar Gala */ 438129ba616SKumar Gala #define CONFIG_OF_LIBFDT 1 439129ba616SKumar Gala #define CONFIG_OF_BOARD_SETUP 1 440129ba616SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 441129ba616SKumar Gala 442129ba616SKumar Gala /* new uImage format support */ 443129ba616SKumar Gala #define CONFIG_FIT 1 444129ba616SKumar Gala #define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */ 445129ba616SKumar Gala 446129ba616SKumar Gala /* I2C */ 447129ba616SKumar Gala #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 448129ba616SKumar Gala #define CONFIG_HARD_I2C /* I2C with hardware support */ 449129ba616SKumar Gala #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 4501f3ba317SHaiying Wang #define CONFIG_I2C_MULTI_BUS 4516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {{0,0x29}}/* Don't probe these addrs */ 4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 457129ba616SKumar Gala 458129ba616SKumar Gala /* 459445a7b38SHaiying Wang * I2C2 EEPROM 460445a7b38SHaiying Wang */ 461445a7b38SHaiying Wang #define CONFIG_ID_EEPROM 462445a7b38SHaiying Wang #ifdef CONFIG_ID_EEPROM 4636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID 464445a7b38SHaiying Wang #endif 4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BUS_NUM 1 468445a7b38SHaiying Wang 469445a7b38SHaiying Wang /* 470129ba616SKumar Gala * General PCI 471129ba616SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 472129ba616SKumar Gala */ 473129ba616SKumar Gala 474129ba616SKumar Gala /* controller 3, direct to uli, tgtid 3, Base address 8000 */ 47518ea5551SKumar Gala #define CONFIG_SYS_PCIE3_NAME "ULI" 4765af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000 47718af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 478156984a3SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 47918af1c5fSKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull 48018af1c5fSKumar Gala #else 481ad97dce1SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000 4825af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000 48318af1c5fSKumar Gala #endif 4846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 485aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000 4865f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 48718af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 48818af1c5fSKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull 48918af1c5fSKumar Gala #else 4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000 49118af1c5fSKumar Gala #endif 4926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 493129ba616SKumar Gala 494129ba616SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 9000 */ 49518ea5551SKumar Gala #define CONFIG_SYS_PCIE2_NAME "Slot 1" 4965af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 49718af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 498156984a3SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 49918af1c5fSKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 50018af1c5fSKumar Gala #else 501ad97dce1SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 5025af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 50318af1c5fSKumar Gala #endif 5046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 505aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000 5065f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 50718af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 50818af1c5fSKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull 50918af1c5fSKumar Gala #else 5106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000 51118af1c5fSKumar Gala #endif 5126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 513129ba616SKumar Gala 514129ba616SKumar Gala /* controller 1, Slot 1, tgtid 1, Base address a000 */ 51518ea5551SKumar Gala #define CONFIG_SYS_PCIE1_NAME "Slot 2" 5165af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000 51718af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 518156984a3SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 51918af1c5fSKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull 52018af1c5fSKumar Gala #else 521ad97dce1SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000 5225af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000 52318af1c5fSKumar Gala #endif 5246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 525aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000 5265f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 52718af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 52818af1c5fSKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull 52918af1c5fSKumar Gala #else 5306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000 53118af1c5fSKumar Gala #endif 5326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 533129ba616SKumar Gala 534129ba616SKumar Gala #if defined(CONFIG_PCI) 535129ba616SKumar Gala 536129ba616SKumar Gala /*PCIE video card used*/ 537aca5f018SKumar Gala #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT 538129ba616SKumar Gala 539129ba616SKumar Gala /* video */ 540129ba616SKumar Gala #define CONFIG_VIDEO 541129ba616SKumar Gala 542129ba616SKumar Gala #if defined(CONFIG_VIDEO) 543129ba616SKumar Gala #define CONFIG_BIOSEMU 544129ba616SKumar Gala #define CONFIG_CFB_CONSOLE 545129ba616SKumar Gala #define CONFIG_VIDEO_SW_CURSOR 546129ba616SKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE 547129ba616SKumar Gala #define CONFIG_ATI_RADEON_FB 548129ba616SKumar Gala #define CONFIG_VIDEO_LOGO 549129ba616SKumar Gala /*#define CONFIG_CONSOLE_CURSOR*/ 5506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET 551129ba616SKumar Gala #endif 552129ba616SKumar Gala 553129ba616SKumar Gala #define CONFIG_NET_MULTI 554129ba616SKumar Gala #define CONFIG_PCI_PNP /* do pci plug-and-play */ 555129ba616SKumar Gala 556129ba616SKumar Gala #undef CONFIG_EEPRO100 557129ba616SKumar Gala #undef CONFIG_TULIP 558129ba616SKumar Gala #undef CONFIG_RTL8139 55916855ec1SKumar Gala #define CONFIG_E1000 /* Define e1000 pci Ethernet card */ 560129ba616SKumar Gala 561129ba616SKumar Gala #ifndef CONFIG_PCI_PNP 5625f91ef6aSKumar Gala #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS 5635f91ef6aSKumar Gala #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS 564129ba616SKumar Gala #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */ 565129ba616SKumar Gala #endif 566129ba616SKumar Gala 567129ba616SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 568129ba616SKumar Gala #define CONFIG_DOS_PARTITION 569129ba616SKumar Gala #define CONFIG_SCSI_AHCI 570129ba616SKumar Gala 571129ba616SKumar Gala #ifdef CONFIG_SCSI_AHCI 572129ba616SKumar Gala #define CONFIG_SATA_ULI5288 5736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN 1 5756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 5766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 577129ba616SKumar Gala #endif /* SCSI */ 578129ba616SKumar Gala 579129ba616SKumar Gala #endif /* CONFIG_PCI */ 580129ba616SKumar Gala 581129ba616SKumar Gala 582129ba616SKumar Gala #if defined(CONFIG_TSEC_ENET) 583129ba616SKumar Gala 584129ba616SKumar Gala #ifndef CONFIG_NET_MULTI 585129ba616SKumar Gala #define CONFIG_NET_MULTI 1 586129ba616SKumar Gala #endif 587129ba616SKumar Gala 588129ba616SKumar Gala #define CONFIG_MII 1 /* MII PHY management */ 589129ba616SKumar Gala #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 590129ba616SKumar Gala #define CONFIG_TSEC1 1 591129ba616SKumar Gala #define CONFIG_TSEC1_NAME "eTSEC1" 592129ba616SKumar Gala #define CONFIG_TSEC2 1 593129ba616SKumar Gala #define CONFIG_TSEC2_NAME "eTSEC2" 594129ba616SKumar Gala #define CONFIG_TSEC3 1 595129ba616SKumar Gala #define CONFIG_TSEC3_NAME "eTSEC3" 596129ba616SKumar Gala #define CONFIG_TSEC4 1 597129ba616SKumar Gala #define CONFIG_TSEC4_NAME "eTSEC4" 598129ba616SKumar Gala 5997e183cadSLiu Yu #define CONFIG_PIXIS_SGMII_CMD 6007e183cadSLiu Yu #define CONFIG_FSL_SGMII_RISER 1 6017e183cadSLiu Yu #define SGMII_RISER_PHY_OFFSET 0x1c 6027e183cadSLiu Yu 6037e183cadSLiu Yu #ifdef CONFIG_FSL_SGMII_RISER 6047e183cadSLiu Yu #define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */ 6057e183cadSLiu Yu #endif 6067e183cadSLiu Yu 607129ba616SKumar Gala #define TSEC1_PHY_ADDR 0 608129ba616SKumar Gala #define TSEC2_PHY_ADDR 1 609129ba616SKumar Gala #define TSEC3_PHY_ADDR 2 610129ba616SKumar Gala #define TSEC4_PHY_ADDR 3 611129ba616SKumar Gala 612129ba616SKumar Gala #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 613129ba616SKumar Gala #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 614129ba616SKumar Gala #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 615129ba616SKumar Gala #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 616129ba616SKumar Gala 617129ba616SKumar Gala #define TSEC1_PHYIDX 0 618129ba616SKumar Gala #define TSEC2_PHYIDX 0 619129ba616SKumar Gala #define TSEC3_PHYIDX 0 620129ba616SKumar Gala #define TSEC4_PHYIDX 0 621129ba616SKumar Gala 622129ba616SKumar Gala #define CONFIG_ETHPRIME "eTSEC1" 623129ba616SKumar Gala 624129ba616SKumar Gala #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 625129ba616SKumar Gala #endif /* CONFIG_TSEC_ENET */ 626129ba616SKumar Gala 627129ba616SKumar Gala /* 628129ba616SKumar Gala * Environment 629129ba616SKumar Gala */ 630cb14e93bSKumar Gala 631cb14e93bSKumar Gala #if defined(CONFIG_SYS_RAMBOOT) 632cb14e93bSKumar Gala #if defined(CONFIG_RAMBOOT_NAND) 633cb14e93bSKumar Gala #define CONFIG_ENV_IS_IN_NAND 1 634cb14e93bSKumar Gala #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 635cb14e93bSKumar Gala #define CONFIG_ENV_OFFSET ((512 * 1024)\ 636cb14e93bSKumar Gala + CONFIG_SYS_NAND_BLOCK_SIZE) 637cb14e93bSKumar Gala #endif 638cb14e93bSKumar Gala 639cb14e93bSKumar Gala #else 6405a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 6416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 6420e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR 0xfff80000 643129ba616SKumar Gala #else 6446fc110bdSHaiying Wang #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 645129ba616SKumar Gala #endif 6460e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 6470e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 648cb14e93bSKumar Gala #endif 649129ba616SKumar Gala 650129ba616SKumar Gala #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 6516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 652129ba616SKumar Gala 653129ba616SKumar Gala /* 654129ba616SKumar Gala * Command line configuration. 655129ba616SKumar Gala */ 656129ba616SKumar Gala #include <config_cmd_default.h> 657129ba616SKumar Gala 65867f94476SYork Sun #define CONFIG_CMD_ERRATA 659129ba616SKumar Gala #define CONFIG_CMD_IRQ 660129ba616SKumar Gala #define CONFIG_CMD_PING 661129ba616SKumar Gala #define CONFIG_CMD_I2C 662129ba616SKumar Gala #define CONFIG_CMD_MII 663129ba616SKumar Gala #define CONFIG_CMD_ELF 6641c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 665199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 666129ba616SKumar Gala 667129ba616SKumar Gala #if defined(CONFIG_PCI) 668129ba616SKumar Gala #define CONFIG_CMD_PCI 669129ba616SKumar Gala #define CONFIG_CMD_NET 670129ba616SKumar Gala #define CONFIG_CMD_SCSI 671129ba616SKumar Gala #define CONFIG_CMD_EXT2 672129ba616SKumar Gala #endif 673129ba616SKumar Gala 674129ba616SKumar Gala #undef CONFIG_WATCHDOG /* watchdog disabled */ 675129ba616SKumar Gala 676129ba616SKumar Gala /* 677129ba616SKumar Gala * Miscellaneous configurable options 678129ba616SKumar Gala */ 6796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 680129ba616SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 6815be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 6826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 6836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 684129ba616SKumar Gala #if defined(CONFIG_CMD_KGDB) 6856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 686129ba616SKumar Gala #else 6876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 688129ba616SKumar Gala #endif 6896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 6906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 6916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 6926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 693129ba616SKumar Gala 694129ba616SKumar Gala /* 695129ba616SKumar Gala * For booting Linux, the board info and command line data 69689188a62SKumar Gala * have to be in the first 16 MB of memory, since this is 697129ba616SKumar Gala * the maximum mapped by the Linux kernel during initialization. 698129ba616SKumar Gala */ 69989188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/ 7007c57f3e8SKumar Gala #define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */ 701129ba616SKumar Gala 702129ba616SKumar Gala #if defined(CONFIG_CMD_KGDB) 703129ba616SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 704129ba616SKumar Gala #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 705129ba616SKumar Gala #endif 706129ba616SKumar Gala 707129ba616SKumar Gala /* 708129ba616SKumar Gala * Environment Configuration 709129ba616SKumar Gala */ 710129ba616SKumar Gala 711129ba616SKumar Gala /* The mac addresses for all ethernet interface */ 712129ba616SKumar Gala #if defined(CONFIG_TSEC_ENET) 713129ba616SKumar Gala #define CONFIG_HAS_ETH0 714129ba616SKumar Gala #define CONFIG_ETHADDR 00:E0:0C:02:00:FD 715129ba616SKumar Gala #define CONFIG_HAS_ETH1 716129ba616SKumar Gala #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD 717129ba616SKumar Gala #define CONFIG_HAS_ETH2 718129ba616SKumar Gala #define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD 719129ba616SKumar Gala #define CONFIG_HAS_ETH3 720129ba616SKumar Gala #define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD 721129ba616SKumar Gala #endif 722129ba616SKumar Gala 723129ba616SKumar Gala #define CONFIG_IPADDR 192.168.1.254 724129ba616SKumar Gala 725129ba616SKumar Gala #define CONFIG_HOSTNAME unknown 726129ba616SKumar Gala #define CONFIG_ROOTPATH /opt/nfsroot 727129ba616SKumar Gala #define CONFIG_BOOTFILE uImage 728129ba616SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 729129ba616SKumar Gala 730129ba616SKumar Gala #define CONFIG_SERVERIP 192.168.1.1 731129ba616SKumar Gala #define CONFIG_GATEWAYIP 192.168.1.1 732129ba616SKumar Gala #define CONFIG_NETMASK 255.255.255.0 733129ba616SKumar Gala 734129ba616SKumar Gala /* default location for tftp and bootm */ 735129ba616SKumar Gala #define CONFIG_LOADADDR 1000000 736129ba616SKumar Gala 737129ba616SKumar Gala #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 738129ba616SKumar Gala #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 739129ba616SKumar Gala 740129ba616SKumar Gala #define CONFIG_BAUDRATE 115200 741129ba616SKumar Gala 742129ba616SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 7434ca06607SHaiying Wang "memctl_intlv_ctl=2\0" \ 744129ba616SKumar Gala "netdev=eth0\0" \ 745129ba616SKumar Gala "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 746129ba616SKumar Gala "tftpflash=tftpboot $loadaddr $uboot; " \ 74714d0a02aSWolfgang Denk "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 74814d0a02aSWolfgang Denk "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 74914d0a02aSWolfgang Denk "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \ 75014d0a02aSWolfgang Denk "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 75114d0a02aSWolfgang Denk "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \ 752129ba616SKumar Gala "consoledev=ttyS0\0" \ 753129ba616SKumar Gala "ramdiskaddr=2000000\0" \ 754129ba616SKumar Gala "ramdiskfile=8572ds/ramdisk.uboot\0" \ 755129ba616SKumar Gala "fdtaddr=c00000\0" \ 756129ba616SKumar Gala "fdtfile=8572ds/mpc8572ds.dtb\0" \ 757129ba616SKumar Gala "bdev=sda3\0" 758129ba616SKumar Gala 759129ba616SKumar Gala #define CONFIG_HDBOOT \ 760129ba616SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 761129ba616SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 762129ba616SKumar Gala "tftp $loadaddr $bootfile;" \ 763129ba616SKumar Gala "tftp $fdtaddr $fdtfile;" \ 764129ba616SKumar Gala "bootm $loadaddr - $fdtaddr" 765129ba616SKumar Gala 766129ba616SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 767129ba616SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 768129ba616SKumar Gala "nfsroot=$serverip:$rootpath " \ 769129ba616SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 770129ba616SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 771129ba616SKumar Gala "tftp $loadaddr $bootfile;" \ 772129ba616SKumar Gala "tftp $fdtaddr $fdtfile;" \ 773129ba616SKumar Gala "bootm $loadaddr - $fdtaddr" 774129ba616SKumar Gala 775129ba616SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 776129ba616SKumar Gala "setenv bootargs root=/dev/ram rw " \ 777129ba616SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 778129ba616SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 779129ba616SKumar Gala "tftp $loadaddr $bootfile;" \ 780129ba616SKumar Gala "tftp $fdtaddr $fdtfile;" \ 781129ba616SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 782129ba616SKumar Gala 783129ba616SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 784129ba616SKumar Gala 785129ba616SKumar Gala #endif /* __CONFIG_H */ 786