xref: /rk3399_rockchip-uboot/include/configs/MPC8572DS.h (revision 18af1c5f0f7402dc0d6a71b012c68025dd97cf72)
1129ba616SKumar Gala /*
2129ba616SKumar Gala  * Copyright 2007-2008 Freescale Semiconductor, Inc.
3129ba616SKumar Gala  *
4129ba616SKumar Gala  * See file CREDITS for list of people who contributed to this
5129ba616SKumar Gala  * project.
6129ba616SKumar Gala  *
7129ba616SKumar Gala  * This program is free software; you can redistribute it and/or
8129ba616SKumar Gala  * modify it under the terms of the GNU General Public License as
9129ba616SKumar Gala  * published by the Free Software Foundation; either version 2 of
10129ba616SKumar Gala  * the License, or (at your option) any later version.
11129ba616SKumar Gala  *
12129ba616SKumar Gala  * This program is distributed in the hope that it will be useful,
13129ba616SKumar Gala  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14129ba616SKumar Gala  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15129ba616SKumar Gala  * GNU General Public License for more details.
16129ba616SKumar Gala  *
17129ba616SKumar Gala  * You should have received a copy of the GNU General Public License
18129ba616SKumar Gala  * along with this program; if not, write to the Free Software
19129ba616SKumar Gala  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20129ba616SKumar Gala  * MA 02111-1307 USA
21129ba616SKumar Gala  */
22129ba616SKumar Gala 
23129ba616SKumar Gala /*
24129ba616SKumar Gala  * mpc8572ds board configuration file
25129ba616SKumar Gala  *
26129ba616SKumar Gala  */
27129ba616SKumar Gala #ifndef __CONFIG_H
28129ba616SKumar Gala #define __CONFIG_H
29129ba616SKumar Gala 
30129ba616SKumar Gala /* High Level Configuration Options */
31129ba616SKumar Gala #define CONFIG_BOOKE		1	/* BOOKE */
32129ba616SKumar Gala #define CONFIG_E500		1	/* BOOKE e500 family */
33129ba616SKumar Gala #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
34129ba616SKumar Gala #define CONFIG_MPC8572		1
35129ba616SKumar Gala #define CONFIG_MPC8572DS	1
36129ba616SKumar Gala #define CONFIG_MP		1	/* support multiple processors */
37129ba616SKumar Gala #define CONFIG_NUM_CPUS		2	/* Number of CPUs in the system */
38129ba616SKumar Gala 
39c51fc5d5SKumar Gala #define CONFIG_FSL_ELBC		1	/* Has Enhanced localbus controller */
40129ba616SKumar Gala #define CONFIG_PCI		1	/* Enable PCI/PCIE */
41129ba616SKumar Gala #define CONFIG_PCIE1		1	/* PCIE controler 1 (slot 1) */
42129ba616SKumar Gala #define CONFIG_PCIE2		1	/* PCIE controler 2 (slot 2) */
43129ba616SKumar Gala #define CONFIG_PCIE3		1	/* PCIE controler 3 (ULI bridge) */
44129ba616SKumar Gala #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
45129ba616SKumar Gala #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
460151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
47129ba616SKumar Gala 
48129ba616SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
49129ba616SKumar Gala 
50129ba616SKumar Gala #define CONFIG_TSEC_ENET		/* tsec ethernet support */
51129ba616SKumar Gala #define CONFIG_ENV_OVERWRITE
52129ba616SKumar Gala 
53129ba616SKumar Gala /*
54129ba616SKumar Gala  * When initializing flash, if we cannot find the manufacturer ID,
55129ba616SKumar Gala  * assume this is the AMD flash associated with the CDS board.
56129ba616SKumar Gala  * This allows booting from a promjet.
57129ba616SKumar Gala  */
58129ba616SKumar Gala #define CONFIG_ASSUME_AMD_FLASH
59129ba616SKumar Gala 
60129ba616SKumar Gala #ifndef __ASSEMBLY__
61129ba616SKumar Gala extern unsigned long get_board_sys_clk(unsigned long dummy);
62129ba616SKumar Gala extern unsigned long get_board_ddr_clk(unsigned long dummy);
63129ba616SKumar Gala #endif
64129ba616SKumar Gala #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0) /* sysclk for MPC85xx */
65129ba616SKumar Gala #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk(0) /* ddrclk for MPC85xx */
664ca06607SHaiying Wang #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
67129ba616SKumar Gala #define CONFIG_GET_CLK_FROM_ICS307	  /* decode sysclk and ddrclk freq
68129ba616SKumar Gala 					     from ICS307 instead of switches */
69129ba616SKumar Gala 
70129ba616SKumar Gala /*
71129ba616SKumar Gala  * These can be toggled for performance analysis, otherwise use default.
72129ba616SKumar Gala  */
73129ba616SKumar Gala #define CONFIG_L2_CACHE			/* toggle L2 cache */
74129ba616SKumar Gala #define CONFIG_BTB			/* toggle branch predition */
75129ba616SKumar Gala 
76129ba616SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS	1
77129ba616SKumar Gala 
78*18af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
79*18af1c5fSKumar Gala #define CONFIG_ADDR_MAP			1
80*18af1c5fSKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
81*18af1c5fSKumar Gala #endif
82*18af1c5fSKumar Gala 
836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00000000	/* memtest works on */
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x7fffffff
85129ba616SKumar Gala #define CONFIG_PANIC_HANG	/* do not reset board on panic */
86129ba616SKumar Gala 
87129ba616SKumar Gala /*
88129ba616SKumar Gala  * Base addresses -- Note these are effective addresses where the
89129ba616SKumar Gala  * actual resources get mapped (not physical addresses)
90129ba616SKumar Gala  */
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR		0xffe00000	/* relocated CCSRBAR */
93*18af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
94*18af1c5fSKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS		0xfffe00000ull	/* physical addr of CCSRBAR */
95*18af1c5fSKumar Gala #else
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */
97*18af1c5fSKumar Gala #endif
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
99129ba616SKumar Gala 
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_ADDR		(CONFIG_SYS_CCSRBAR+0x8000)
1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_ADDR		(CONFIG_SYS_CCSRBAR+0x9000)
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_ADDR		(CONFIG_SYS_CCSRBAR+0xa000)
103129ba616SKumar Gala 
104129ba616SKumar Gala /* DDR Setup */
105b5f65dfaSHaiying Wang #define CONFIG_SYS_DDR_TLB_START 9
106129ba616SKumar Gala #define CONFIG_FSL_DDR2
107129ba616SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
108129ba616SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
109129ba616SKumar Gala #define CONFIG_DDR_SPD
110129ba616SKumar Gala #undef CONFIG_DDR_DLL
111129ba616SKumar Gala 
1129b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
113129ba616SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
114129ba616SKumar Gala 
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
117129ba616SKumar Gala 
118129ba616SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	2
119129ba616SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
120129ba616SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
121129ba616SKumar Gala 
122129ba616SKumar Gala /* I2C addresses of SPD EEPROMs */
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM		1	/* SPD EEPROMS locate on I2C bus 1 */
124129ba616SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
125129ba616SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 1 DIMM 0 */
126129ba616SKumar Gala 
127129ba616SKumar Gala /* These are used when DDR doesn't use SPD.  */
128dc889e86SDave Liu #define CONFIG_SYS_SDRAM_SIZE		512		/* DDR is 512MB */
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS		0x0000001F
130dc889e86SDave Liu #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010202	/* Enable, no interleaving */
131dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_3		0x00020000
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0		0x00260802
133dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_1		0x626b2634
134dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_2		0x062874cf
135dc889e86SDave Liu #define CONFIG_SYS_DDR_MODE_1		0x00440462
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2		0x00000000
137dc889e86SDave Liu #define CONFIG_SYS_DDR_INTERVAL		0x0c300100
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
139dc889e86SDave Liu #define CONFIG_SYS_DDR_CLK_CTRL		0x00800000
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL		0x00000000
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
142dc889e86SDave Liu #define CONFIG_SYS_DDR_CONTROL		0xc3000008	/* Type = DDR2 */
143dc889e86SDave Liu #define CONFIG_SYS_DDR_CONTROL2		0x24400000
144129ba616SKumar Gala 
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN	0x0000000d
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS		0x00000000
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE		0x00010000
148129ba616SKumar Gala 
149129ba616SKumar Gala /*
150129ba616SKumar Gala  * Make sure required options are set
151129ba616SKumar Gala  */
152129ba616SKumar Gala #ifndef CONFIG_SPD_EEPROM
153129ba616SKumar Gala #error ("CONFIG_SPD_EEPROM is required")
154129ba616SKumar Gala #endif
155129ba616SKumar Gala 
156129ba616SKumar Gala #undef CONFIG_CLOCKS_IN_MHZ
157129ba616SKumar Gala 
158129ba616SKumar Gala /*
159129ba616SKumar Gala  * Memory map
160129ba616SKumar Gala  *
161129ba616SKumar Gala  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
162129ba616SKumar Gala  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
163129ba616SKumar Gala  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
164129ba616SKumar Gala  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
165129ba616SKumar Gala  *
166129ba616SKumar Gala  * Localbus cacheable (TBD)
167129ba616SKumar Gala  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
168129ba616SKumar Gala  *
169129ba616SKumar Gala  * Localbus non-cacheable
170129ba616SKumar Gala  * 0xe000_0000	0xe80f_ffff	Promjet/free		128M non-cacheable
171129ba616SKumar Gala  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
172c013b749SHaiying Wang  * 0xffa0_0000	0xffaf_ffff	NAND			1M non-cacheable
173129ba616SKumar Gala  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
174129ba616SKumar Gala  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
175129ba616SKumar Gala  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
176129ba616SKumar Gala  */
177129ba616SKumar Gala 
178129ba616SKumar Gala /*
179129ba616SKumar Gala  * Local Bus Definitions
180129ba616SKumar Gala  */
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* start of FLASH 128M */
182*18af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
183*18af1c5fSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
184*18af1c5fSKumar Gala #else
185c953ddfdSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
186*18af1c5fSKumar Gala #endif
187129ba616SKumar Gala 
188c953ddfdSKumar Gala #define CONFIG_SYS_BR0_PRELIM  (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | BR_PS_16 | BR_V)
1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM	0xf8000ff7
190129ba616SKumar Gala 
191c953ddfdSKumar Gala #define CONFIG_SYS_BR1_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
193129ba616SKumar Gala 
194*18af1c5fSKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST
196129ba616SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
197129ba616SKumar Gala 
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
203129ba616SKumar Gala 
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	TEXT_BASE	/* start of monitor */
205129ba616SKumar Gala 
206129ba616SKumar Gala #define CONFIG_FLASH_CFI_DRIVER
2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
210129ba616SKumar Gala 
211129ba616SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
212129ba616SKumar Gala 
213129ba616SKumar Gala #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
214129ba616SKumar Gala #define PIXIS_BASE	0xffdf0000	/* PIXIS registers */
215*18af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
216*18af1c5fSKumar Gala #define PIXIS_BASE_PHYS	0xfffdf0000ull
217*18af1c5fSKumar Gala #else
21852b565f5SKumar Gala #define PIXIS_BASE_PHYS	PIXIS_BASE
219*18af1c5fSKumar Gala #endif
220129ba616SKumar Gala 
22152b565f5SKumar Gala #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0xffffeff7	/* 32KB but only 4k mapped */
223129ba616SKumar Gala 
224129ba616SKumar Gala #define PIXIS_ID		0x0	/* Board ID at offset 0 */
225129ba616SKumar Gala #define PIXIS_VER		0x1	/* Board version at offset 1 */
226129ba616SKumar Gala #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
227129ba616SKumar Gala #define PIXIS_CSR   		0x3	/* PIXIS General control/status register */
228129ba616SKumar Gala #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
229129ba616SKumar Gala #define PIXIS_PWR		0x5	/* PIXIS Power status register */
230129ba616SKumar Gala #define PIXIS_AUX		0x6	/* Auxiliary 1 register */
231129ba616SKumar Gala #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
232129ba616SKumar Gala #define PIXIS_AUX2		0x8	/* Auxiliary 2 register */
233129ba616SKumar Gala #define PIXIS_VCTL		0x10	/* VELA Control Register */
234129ba616SKumar Gala #define PIXIS_VSTAT		0x11	/* VELA Status Register */
235129ba616SKumar Gala #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
236129ba616SKumar Gala #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
237129ba616SKumar Gala #define PIXIS_VCORE0	 	0x14	/* VELA VCORE0 Register */
238129ba616SKumar Gala #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
239129ba616SKumar Gala #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
240129ba616SKumar Gala #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
241129ba616SKumar Gala #define PIXIS_VSPEED2		0x19	/* VELA VSpeed 2 */
242129ba616SKumar Gala #define PIXIS_VSYSCLK0		0x1C	/* VELA SYSCLK0 Register */
243129ba616SKumar Gala #define PIXIS_VSYSCLK1		0x1D	/* VELA SYSCLK1 Register */
244129ba616SKumar Gala #define PIXIS_VSYSCLK2		0x1E	/* VELA SYSCLK2 Register */
245129ba616SKumar Gala #define PIXIS_VDDRCLK0		0x1F	/* VELA DDRCLK0 Register */
246129ba616SKumar Gala #define PIXIS_VDDRCLK1		0x20	/* VELA DDRCLK1 Register */
247129ba616SKumar Gala #define PIXIS_VDDRCLK2		0x21	/* VELA DDRCLK2 Register */
248129ba616SKumar Gala #define PIXIS_VWATCH		0x24    /* Watchdog Register */
249129ba616SKumar Gala #define PIXIS_LED		0x25    /* LED Register */
250129ba616SKumar Gala 
251129ba616SKumar Gala /* old pixis referenced names */
252129ba616SKumar Gala #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
253129ba616SKumar Gala #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0xc0
2557e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC1SER	0x8
2567e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC2SER	0x4
2577e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC3SER	0x2
2587e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC4SER	0x1
2597e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC1SER	0x20
2607e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC2SER	0x20
2617e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC3SER	0x20
2627e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC4SER	0x20
2637e183cadSLiu Yu #define PIXIS_VSPEED2_MASK	(PIXIS_VSPEED2_TSEC1SER \
2647e183cadSLiu Yu 					| PIXIS_VSPEED2_TSEC2SER \
2657e183cadSLiu Yu 					| PIXIS_VSPEED2_TSEC3SER \
2667e183cadSLiu Yu 					| PIXIS_VSPEED2_TSEC4SER)
2677e183cadSLiu Yu #define PIXIS_VCFGEN1_MASK	(PIXIS_VCFGEN1_TSEC1SER \
2687e183cadSLiu Yu 					| PIXIS_VCFGEN1_TSEC2SER \
2697e183cadSLiu Yu 					| PIXIS_VCFGEN1_TSEC3SER \
2707e183cadSLiu Yu 					| PIXIS_VCFGEN1_TSEC4SER)
271129ba616SKumar Gala 
2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x00004000	/* End of used area in RAM */
275129ba616SKumar Gala 
2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128	/* num bytes initial data */
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
279129ba616SKumar Gala 
2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
282129ba616SKumar Gala 
283c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE		0xffa00000
284*18af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
285*18af1c5fSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
286*18af1c5fSKumar Gala #else
287c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
288*18af1c5fSKumar Gala #endif
289c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE_LIST     { CONFIG_SYS_NAND_BASE,\
290c013b749SHaiying Wang 				CONFIG_SYS_NAND_BASE + 0x40000, \
291c013b749SHaiying Wang 				CONFIG_SYS_NAND_BASE + 0x80000,\
292c013b749SHaiying Wang 				CONFIG_SYS_NAND_BASE + 0xC0000}
293c013b749SHaiying Wang #define CONFIG_SYS_MAX_NAND_DEVICE    4
294c013b749SHaiying Wang #define CONFIG_MTD_NAND_VERIFY_WRITE
295c013b749SHaiying Wang #define CONFIG_CMD_NAND		1
296c013b749SHaiying Wang #define CONFIG_NAND_FSL_ELBC	1
297c013b749SHaiying Wang #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
298c013b749SHaiying Wang 
299c013b749SHaiying Wang /* NAND flash config */
30072a9414aSKumar Gala #define CONFIG_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
301c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
302c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
303c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
304c013b749SHaiying Wang 			       | BR_V)		       /* valid */
305c013b749SHaiying Wang #define CONFIG_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
306c013b749SHaiying Wang 			       | OR_FCM_PGS	       /* Large Page*/ \
307c013b749SHaiying Wang 			       | OR_FCM_CSCT \
308c013b749SHaiying Wang 			       | OR_FCM_CST \
309c013b749SHaiying Wang 			       | OR_FCM_CHT \
310c013b749SHaiying Wang 			       | OR_FCM_SCY_1 \
311c013b749SHaiying Wang 			       | OR_FCM_TRLX \
312c013b749SHaiying Wang 			       | OR_FCM_EHTR)
313c013b749SHaiying Wang 
314c013b749SHaiying Wang #define CONFIG_SYS_BR2_PRELIM  CONFIG_NAND_BR_PRELIM  /* NAND Base Address */
315c013b749SHaiying Wang #define CONFIG_SYS_OR2_PRELIM  CONFIG_NAND_OR_PRELIM  /* NAND Options */
316c013b749SHaiying Wang 
31772a9414aSKumar Gala #define CONFIG_SYS_BR4_PRELIM  (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000))\
318c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
319c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
320c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
321c013b749SHaiying Wang 			       | BR_V)		       /* valid */
322c013b749SHaiying Wang #define CONFIG_SYS_OR4_PRELIM  CONFIG_NAND_OR_PRELIM	 /* NAND Options */
32372a9414aSKumar Gala #define CONFIG_SYS_BR5_PRELIM  (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000))\
324c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
325c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
326c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
327c013b749SHaiying Wang 			       | BR_V)		       /* valid */
328c013b749SHaiying Wang #define CONFIG_SYS_OR5_PRELIM  CONFIG_NAND_OR_PRELIM	 /* NAND Options */
329c013b749SHaiying Wang 
33072a9414aSKumar Gala #define CONFIG_SYS_BR6_PRELIM  (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000))\
331c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
332c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
333c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
334c013b749SHaiying Wang 			       | BR_V)		       /* valid */
335c013b749SHaiying Wang #define CONFIG_SYS_OR6_PRELIM  CONFIG_NAND_OR_PRELIM	 /* NAND Options */
336c013b749SHaiying Wang 
337c013b749SHaiying Wang 
338129ba616SKumar Gala /* Serial Port - controlled on board with jumper J8
339129ba616SKumar Gala  * open - index 2
340129ba616SKumar Gala  * shorted - index 1
341129ba616SKumar Gala  */
342129ba616SKumar Gala #define CONFIG_CONS_INDEX	1
343129ba616SKumar Gala #undef	CONFIG_SERIAL_SOFTWARE_FIFO
3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
348129ba616SKumar Gala 
3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	\
350129ba616SKumar Gala 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
351129ba616SKumar Gala 
3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
354129ba616SKumar Gala 
355129ba616SKumar Gala /* Use the HUSH parser */
3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef	CONFIG_SYS_HUSH_PARSER
3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
359129ba616SKumar Gala #endif
360129ba616SKumar Gala 
361129ba616SKumar Gala /*
362129ba616SKumar Gala  * Pass open firmware flat tree
363129ba616SKumar Gala  */
364129ba616SKumar Gala #define CONFIG_OF_LIBFDT		1
365129ba616SKumar Gala #define CONFIG_OF_BOARD_SETUP		1
366129ba616SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
367129ba616SKumar Gala 
3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF	1
3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL	1
370129ba616SKumar Gala 
371129ba616SKumar Gala /* new uImage format support */
372129ba616SKumar Gala #define CONFIG_FIT		1
373129ba616SKumar Gala #define CONFIG_FIT_VERBOSE	1 /* enable fit_format_{error,warning}() */
374129ba616SKumar Gala 
375129ba616SKumar Gala /* I2C */
376129ba616SKumar Gala #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
377129ba616SKumar Gala #define CONFIG_HARD_I2C		/* I2C with hardware support */
378129ba616SKumar Gala #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
3791f3ba317SHaiying Wang #define CONFIG_I2C_MULTI_BUS
3801f3ba317SHaiying Wang #define CONFIG_I2C_CMD_TREE
3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{{0,0x29}}/* Don't probe these addrs */
3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3000
3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET		0x3100
387129ba616SKumar Gala 
388129ba616SKumar Gala /*
389445a7b38SHaiying Wang  * I2C2 EEPROM
390445a7b38SHaiying Wang  */
391445a7b38SHaiying Wang #define CONFIG_ID_EEPROM
392445a7b38SHaiying Wang #ifdef CONFIG_ID_EEPROM
3936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID
394445a7b38SHaiying Wang #endif
3956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
3966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
3976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BUS_NUM	1
398445a7b38SHaiying Wang 
399445a7b38SHaiying Wang /*
400129ba616SKumar Gala  * General PCI
401129ba616SKumar Gala  * Memory space is mapped 1-1, but I/O space must start from 0.
402129ba616SKumar Gala  */
403129ba616SKumar Gala 
404129ba616SKumar Gala /* controller 3, direct to uli, tgtid 3, Base address 8000 */
4055af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT	0x80000000
40610795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0x80000000
407*18af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
408*18af1c5fSKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc00000000ull
409*18af1c5fSKumar Gala #else
4105af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0x80000000
411*18af1c5fSKumar Gala #endif
4126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
413aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc00000
4145f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS	0x00000000
415*18af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
416*18af1c5fSKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc00000ull
417*18af1c5fSKumar Gala #else
4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc00000
419*18af1c5fSKumar Gala #endif
4206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
421129ba616SKumar Gala 
422129ba616SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 9000 */
4235af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
42410795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
425*18af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
426*18af1c5fSKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
427*18af1c5fSKumar Gala #else
4285af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
429*18af1c5fSKumar Gala #endif
4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
431aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
4325f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS	0x00000000
433*18af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
434*18af1c5fSKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
435*18af1c5fSKumar Gala #else
4366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
437*18af1c5fSKumar Gala #endif
4386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
439129ba616SKumar Gala 
440129ba616SKumar Gala /* controller 1, Slot 1, tgtid 1, Base address a000 */
4415af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0xc0000000
44210795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xc0000000
443*18af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
444*18af1c5fSKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc40000000ull
445*18af1c5fSKumar Gala #else
4465af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc0000000
447*18af1c5fSKumar Gala #endif
4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
449aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc20000
4505f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
451*18af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
452*18af1c5fSKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc20000ull
453*18af1c5fSKumar Gala #else
4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc20000
455*18af1c5fSKumar Gala #endif
4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
457129ba616SKumar Gala 
458129ba616SKumar Gala #if defined(CONFIG_PCI)
459129ba616SKumar Gala 
460129ba616SKumar Gala /*PCIE video card used*/
461aca5f018SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE1_IO_VIRT
462129ba616SKumar Gala 
463129ba616SKumar Gala /* video */
464129ba616SKumar Gala #define CONFIG_VIDEO
465129ba616SKumar Gala 
466129ba616SKumar Gala #if defined(CONFIG_VIDEO)
467129ba616SKumar Gala #define CONFIG_BIOSEMU
468129ba616SKumar Gala #define CONFIG_CFB_CONSOLE
469129ba616SKumar Gala #define CONFIG_VIDEO_SW_CURSOR
470129ba616SKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE
471129ba616SKumar Gala #define CONFIG_ATI_RADEON_FB
472129ba616SKumar Gala #define CONFIG_VIDEO_LOGO
473129ba616SKumar Gala /*#define CONFIG_CONSOLE_CURSOR*/
4746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
475129ba616SKumar Gala #endif
476129ba616SKumar Gala 
477129ba616SKumar Gala #define CONFIG_NET_MULTI
478129ba616SKumar Gala #define CONFIG_PCI_PNP			/* do pci plug-and-play */
479129ba616SKumar Gala 
480129ba616SKumar Gala #undef CONFIG_EEPRO100
481129ba616SKumar Gala #undef CONFIG_TULIP
482129ba616SKumar Gala #undef CONFIG_RTL8139
483129ba616SKumar Gala 
484129ba616SKumar Gala #ifdef CONFIG_RTL8139
485129ba616SKumar Gala /* This macro is used by RTL8139 but not defined in PPC architecture */
486129ba616SKumar Gala #define KSEG1ADDR(x)		(x)
487129ba616SKumar Gala #define _IO_BASE	0x00000000
488129ba616SKumar Gala #endif
489129ba616SKumar Gala 
490129ba616SKumar Gala #ifndef CONFIG_PCI_PNP
4915f91ef6aSKumar Gala 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCIE3_IO_BUS
4925f91ef6aSKumar Gala 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCIE3_IO_BUS
493129ba616SKumar Gala 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
494129ba616SKumar Gala #endif
495129ba616SKumar Gala 
496129ba616SKumar Gala #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
497129ba616SKumar Gala #define CONFIG_DOS_PARTITION
498129ba616SKumar Gala #define CONFIG_SCSI_AHCI
499129ba616SKumar Gala 
500129ba616SKumar Gala #ifdef CONFIG_SCSI_AHCI
501129ba616SKumar Gala #define CONFIG_SATA_ULI5288
5026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
5036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
5046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
506129ba616SKumar Gala #endif /* SCSI */
507129ba616SKumar Gala 
508129ba616SKumar Gala #endif	/* CONFIG_PCI */
509129ba616SKumar Gala 
510129ba616SKumar Gala 
511129ba616SKumar Gala #if defined(CONFIG_TSEC_ENET)
512129ba616SKumar Gala 
513129ba616SKumar Gala #ifndef CONFIG_NET_MULTI
514129ba616SKumar Gala #define CONFIG_NET_MULTI	1
515129ba616SKumar Gala #endif
516129ba616SKumar Gala 
517129ba616SKumar Gala #define CONFIG_MII		1	/* MII PHY management */
518129ba616SKumar Gala #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
519129ba616SKumar Gala #define CONFIG_TSEC1	1
520129ba616SKumar Gala #define CONFIG_TSEC1_NAME	"eTSEC1"
521129ba616SKumar Gala #define CONFIG_TSEC2	1
522129ba616SKumar Gala #define CONFIG_TSEC2_NAME	"eTSEC2"
523129ba616SKumar Gala #define CONFIG_TSEC3	1
524129ba616SKumar Gala #define CONFIG_TSEC3_NAME	"eTSEC3"
525129ba616SKumar Gala #define CONFIG_TSEC4	1
526129ba616SKumar Gala #define CONFIG_TSEC4_NAME	"eTSEC4"
527129ba616SKumar Gala 
5287e183cadSLiu Yu #define CONFIG_PIXIS_SGMII_CMD
5297e183cadSLiu Yu #define CONFIG_FSL_SGMII_RISER	1
5307e183cadSLiu Yu #define SGMII_RISER_PHY_OFFSET	0x1c
5317e183cadSLiu Yu 
5327e183cadSLiu Yu #ifdef CONFIG_FSL_SGMII_RISER
5337e183cadSLiu Yu #define CONFIG_SYS_TBIPA_VALUE		0x10 /* avoid conflict with eTSEC4 paddr */
5347e183cadSLiu Yu #endif
5357e183cadSLiu Yu 
536129ba616SKumar Gala #define TSEC1_PHY_ADDR		0
537129ba616SKumar Gala #define TSEC2_PHY_ADDR		1
538129ba616SKumar Gala #define TSEC3_PHY_ADDR		2
539129ba616SKumar Gala #define TSEC4_PHY_ADDR		3
540129ba616SKumar Gala 
541129ba616SKumar Gala #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
542129ba616SKumar Gala #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
543129ba616SKumar Gala #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
544129ba616SKumar Gala #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
545129ba616SKumar Gala 
546129ba616SKumar Gala #define TSEC1_PHYIDX		0
547129ba616SKumar Gala #define TSEC2_PHYIDX		0
548129ba616SKumar Gala #define TSEC3_PHYIDX		0
549129ba616SKumar Gala #define TSEC4_PHYIDX		0
550129ba616SKumar Gala 
551129ba616SKumar Gala #define CONFIG_ETHPRIME		"eTSEC1"
552129ba616SKumar Gala 
553129ba616SKumar Gala #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
554129ba616SKumar Gala #endif	/* CONFIG_TSEC_ENET */
555129ba616SKumar Gala 
556129ba616SKumar Gala /*
557129ba616SKumar Gala  * Environment
558129ba616SKumar Gala  */
5595a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
5606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
5610e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		0xfff80000
562129ba616SKumar Gala #else
5636fc110bdSHaiying Wang #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
564129ba616SKumar Gala #endif
5650e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
5660e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
567129ba616SKumar Gala 
568129ba616SKumar Gala #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
5696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
570129ba616SKumar Gala 
571129ba616SKumar Gala /*
572129ba616SKumar Gala  * Command line configuration.
573129ba616SKumar Gala  */
574129ba616SKumar Gala #include <config_cmd_default.h>
575129ba616SKumar Gala 
576129ba616SKumar Gala #define CONFIG_CMD_IRQ
577129ba616SKumar Gala #define CONFIG_CMD_PING
578129ba616SKumar Gala #define CONFIG_CMD_I2C
579129ba616SKumar Gala #define CONFIG_CMD_MII
580129ba616SKumar Gala #define CONFIG_CMD_ELF
5811c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
5821c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR
583129ba616SKumar Gala 
584129ba616SKumar Gala #if defined(CONFIG_PCI)
585129ba616SKumar Gala #define CONFIG_CMD_PCI
586129ba616SKumar Gala #define CONFIG_CMD_BEDBUG
587129ba616SKumar Gala #define CONFIG_CMD_NET
588129ba616SKumar Gala #define CONFIG_CMD_SCSI
589129ba616SKumar Gala #define CONFIG_CMD_EXT2
590129ba616SKumar Gala #endif
591129ba616SKumar Gala 
592129ba616SKumar Gala #undef CONFIG_WATCHDOG			/* watchdog disabled */
593129ba616SKumar Gala 
594129ba616SKumar Gala /*
595129ba616SKumar Gala  * Miscellaneous configurable options
596129ba616SKumar Gala  */
5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
598129ba616SKumar Gala #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
601129ba616SKumar Gala #if defined(CONFIG_CMD_KGDB)
6026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
603129ba616SKumar Gala #else
6046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
605129ba616SKumar Gala #endif
6066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
6076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
6086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
6096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
610129ba616SKumar Gala 
611129ba616SKumar Gala /*
612129ba616SKumar Gala  * For booting Linux, the board info and command line data
613129ba616SKumar Gala  * have to be in the first 8 MB of memory, since this is
614129ba616SKumar Gala  * the maximum mapped by the Linux kernel during initialization.
615129ba616SKumar Gala  */
6166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
617129ba616SKumar Gala 
618129ba616SKumar Gala /*
619129ba616SKumar Gala  * Internal Definitions
620129ba616SKumar Gala  *
621129ba616SKumar Gala  * Boot Flags
622129ba616SKumar Gala  */
623129ba616SKumar Gala #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
624129ba616SKumar Gala #define BOOTFLAG_WARM	0x02		/* Software reboot */
625129ba616SKumar Gala 
626129ba616SKumar Gala #if defined(CONFIG_CMD_KGDB)
627129ba616SKumar Gala #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
628129ba616SKumar Gala #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
629129ba616SKumar Gala #endif
630129ba616SKumar Gala 
631129ba616SKumar Gala /*
632129ba616SKumar Gala  * Environment Configuration
633129ba616SKumar Gala  */
634129ba616SKumar Gala 
635129ba616SKumar Gala /* The mac addresses for all ethernet interface */
636129ba616SKumar Gala #if defined(CONFIG_TSEC_ENET)
637129ba616SKumar Gala #define CONFIG_HAS_ETH0
638129ba616SKumar Gala #define CONFIG_ETHADDR	00:E0:0C:02:00:FD
639129ba616SKumar Gala #define CONFIG_HAS_ETH1
640129ba616SKumar Gala #define CONFIG_ETH1ADDR	00:E0:0C:02:01:FD
641129ba616SKumar Gala #define CONFIG_HAS_ETH2
642129ba616SKumar Gala #define CONFIG_ETH2ADDR	00:E0:0C:02:02:FD
643129ba616SKumar Gala #define CONFIG_HAS_ETH3
644129ba616SKumar Gala #define CONFIG_ETH3ADDR	00:E0:0C:02:03:FD
645129ba616SKumar Gala #endif
646129ba616SKumar Gala 
647129ba616SKumar Gala #define CONFIG_IPADDR		192.168.1.254
648129ba616SKumar Gala 
649129ba616SKumar Gala #define CONFIG_HOSTNAME		unknown
650129ba616SKumar Gala #define CONFIG_ROOTPATH		/opt/nfsroot
651129ba616SKumar Gala #define CONFIG_BOOTFILE		uImage
652129ba616SKumar Gala #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
653129ba616SKumar Gala 
654129ba616SKumar Gala #define CONFIG_SERVERIP		192.168.1.1
655129ba616SKumar Gala #define CONFIG_GATEWAYIP	192.168.1.1
656129ba616SKumar Gala #define CONFIG_NETMASK		255.255.255.0
657129ba616SKumar Gala 
658129ba616SKumar Gala /* default location for tftp and bootm */
659129ba616SKumar Gala #define CONFIG_LOADADDR		1000000
660129ba616SKumar Gala 
661129ba616SKumar Gala #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
662129ba616SKumar Gala #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
663129ba616SKumar Gala 
664129ba616SKumar Gala #define CONFIG_BAUDRATE	115200
665129ba616SKumar Gala 
666129ba616SKumar Gala #define	CONFIG_EXTRA_ENV_SETTINGS				\
6674ca06607SHaiying Wang  "memctl_intlv_ctl=2\0"						\
668129ba616SKumar Gala  "netdev=eth0\0"						\
669129ba616SKumar Gala  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
670129ba616SKumar Gala  "tftpflash=tftpboot $loadaddr $uboot; "			\
671129ba616SKumar Gala 	"protect off " MK_STR(TEXT_BASE) " +$filesize; "	\
672129ba616SKumar Gala 	"erase " MK_STR(TEXT_BASE) " +$filesize; "		\
673129ba616SKumar Gala 	"cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; "	\
674129ba616SKumar Gala 	"protect on " MK_STR(TEXT_BASE) " +$filesize; "		\
675129ba616SKumar Gala 	"cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0"	\
676129ba616SKumar Gala  "consoledev=ttyS0\0"				\
677129ba616SKumar Gala  "ramdiskaddr=2000000\0"			\
678129ba616SKumar Gala  "ramdiskfile=8572ds/ramdisk.uboot\0"		\
679129ba616SKumar Gala  "fdtaddr=c00000\0"				\
680129ba616SKumar Gala  "fdtfile=8572ds/mpc8572ds.dtb\0"		\
681129ba616SKumar Gala  "bdev=sda3\0"
682129ba616SKumar Gala 
683129ba616SKumar Gala #define CONFIG_HDBOOT				\
684129ba616SKumar Gala  "setenv bootargs root=/dev/$bdev rw "		\
685129ba616SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
686129ba616SKumar Gala  "tftp $loadaddr $bootfile;"			\
687129ba616SKumar Gala  "tftp $fdtaddr $fdtfile;"			\
688129ba616SKumar Gala  "bootm $loadaddr - $fdtaddr"
689129ba616SKumar Gala 
690129ba616SKumar Gala #define CONFIG_NFSBOOTCOMMAND		\
691129ba616SKumar Gala  "setenv bootargs root=/dev/nfs rw "	\
692129ba616SKumar Gala  "nfsroot=$serverip:$rootpath "		\
693129ba616SKumar Gala  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
694129ba616SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
695129ba616SKumar Gala  "tftp $loadaddr $bootfile;"		\
696129ba616SKumar Gala  "tftp $fdtaddr $fdtfile;"		\
697129ba616SKumar Gala  "bootm $loadaddr - $fdtaddr"
698129ba616SKumar Gala 
699129ba616SKumar Gala #define CONFIG_RAMBOOTCOMMAND		\
700129ba616SKumar Gala  "setenv bootargs root=/dev/ram rw "	\
701129ba616SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
702129ba616SKumar Gala  "tftp $ramdiskaddr $ramdiskfile;"	\
703129ba616SKumar Gala  "tftp $loadaddr $bootfile;"		\
704129ba616SKumar Gala  "tftp $fdtaddr $fdtfile;"		\
705129ba616SKumar Gala  "bootm $loadaddr $ramdiskaddr $fdtaddr"
706129ba616SKumar Gala 
707129ba616SKumar Gala #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
708129ba616SKumar Gala 
709129ba616SKumar Gala #endif	/* __CONFIG_H */
710