xref: /rk3399_rockchip-uboot/include/configs/MPC8572DS.h (revision 0e13c182e0b4ee5b7e5efee72614cd23f8a5e6fc)
1129ba616SKumar Gala /*
27c57f3e8SKumar Gala  * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc.
3129ba616SKumar Gala  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5129ba616SKumar Gala  */
6129ba616SKumar Gala 
7129ba616SKumar Gala /*
8129ba616SKumar Gala  * mpc8572ds board configuration file
9129ba616SKumar Gala  *
10129ba616SKumar Gala  */
11129ba616SKumar Gala #ifndef __CONFIG_H
12129ba616SKumar Gala #define __CONFIG_H
13129ba616SKumar Gala 
14509c4c4cSKumar Gala #include "../board/freescale/common/ics307_clk.h"
15509c4c4cSKumar Gala 
16cb14e93bSKumar Gala #ifndef CONFIG_SYS_TEXT_BASE
1718025756SYork Sun #define CONFIG_SYS_TEXT_BASE	0xeff40000
18cb14e93bSKumar Gala #endif
19cb14e93bSKumar Gala 
207a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS
217a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
227a577fdaSKumar Gala #endif
237a577fdaSKumar Gala 
24cb14e93bSKumar Gala #ifndef CONFIG_SYS_MONITOR_BASE
25cb14e93bSKumar Gala #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
26cb14e93bSKumar Gala #endif
27cb14e93bSKumar Gala 
28129ba616SKumar Gala /* High Level Configuration Options */
29129ba616SKumar Gala #define CONFIG_MP		1	/* support multiple processors */
30129ba616SKumar Gala 
31b38eaec5SRobert P. J. Day #define CONFIG_PCIE1		1	/* PCIE controller 1 (slot 1) */
32b38eaec5SRobert P. J. Day #define CONFIG_PCIE2		1	/* PCIE controller 2 (slot 2) */
33b38eaec5SRobert P. J. Day #define CONFIG_PCIE3		1	/* PCIE controller 3 (ULI bridge) */
34129ba616SKumar Gala #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
35842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
36129ba616SKumar Gala #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
370151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
38129ba616SKumar Gala 
39129ba616SKumar Gala #define CONFIG_TSEC_ENET		/* tsec ethernet support */
40129ba616SKumar Gala #define CONFIG_ENV_OVERWRITE
41129ba616SKumar Gala 
42509c4c4cSKumar Gala #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
43509c4c4cSKumar Gala #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk() /* ddrclk for MPC85xx */
444ca06607SHaiying Wang #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
45129ba616SKumar Gala 
46129ba616SKumar Gala /*
47129ba616SKumar Gala  * These can be toggled for performance analysis, otherwise use default.
48129ba616SKumar Gala  */
49129ba616SKumar Gala #define CONFIG_L2_CACHE			/* toggle L2 cache */
50129ba616SKumar Gala #define CONFIG_BTB			/* toggle branch predition */
51129ba616SKumar Gala 
52129ba616SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS	1
53129ba616SKumar Gala 
5418af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
5518af1c5fSKumar Gala #define CONFIG_ADDR_MAP			1
5618af1c5fSKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
5718af1c5fSKumar Gala #endif
5818af1c5fSKumar Gala 
596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00000000	/* memtest works on */
606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x7fffffff
61129ba616SKumar Gala 
62129ba616SKumar Gala /*
63cb14e93bSKumar Gala  * Config the L2 Cache as L2 SRAM
64cb14e93bSKumar Gala  */
65cb14e93bSKumar Gala #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
66cb14e93bSKumar Gala #ifdef CONFIG_PHYS_64BIT
67cb14e93bSKumar Gala #define CONFIG_SYS_INIT_L2_ADDR_PHYS		0xff8f80000ull
68cb14e93bSKumar Gala #else
69cb14e93bSKumar Gala #define CONFIG_SYS_INIT_L2_ADDR_PHYS		CONFIG_SYS_INIT_L2_ADDR
70cb14e93bSKumar Gala #endif
71cb14e93bSKumar Gala #define CONFIG_SYS_L2_SIZE		(512 << 10)
72cb14e93bSKumar Gala #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
73cb14e93bSKumar Gala 
74e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xffe00000
75e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
76129ba616SKumar Gala 
778d22ddcaSKumar Gala #if defined(CONFIG_NAND_SPL)
78e46fedfeSTimur Tabi #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
79cb14e93bSKumar Gala #endif
80cb14e93bSKumar Gala 
81129ba616SKumar Gala /* DDR Setup */
82f8523cb0SKumar Gala #define CONFIG_VERY_BIG_RAM
83129ba616SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
84129ba616SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
85129ba616SKumar Gala #define CONFIG_DDR_SPD
86129ba616SKumar Gala 
87d34897d3SYork Sun #define CONFIG_DDR_ECC
889b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
89129ba616SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
90129ba616SKumar Gala 
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
93129ba616SKumar Gala 
94129ba616SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
95129ba616SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
96129ba616SKumar Gala 
97129ba616SKumar Gala /* I2C addresses of SPD EEPROMs */
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM		1	/* SPD EEPROMS locate on I2C bus 1 */
99129ba616SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */
100129ba616SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52	/* CTLR 1 DIMM 0 */
101129ba616SKumar Gala 
102129ba616SKumar Gala /* These are used when DDR doesn't use SPD.  */
103dc889e86SDave Liu #define CONFIG_SYS_SDRAM_SIZE		512		/* DDR is 512MB */
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS		0x0000001F
105dc889e86SDave Liu #define CONFIG_SYS_DDR_CS0_CONFIG	0x80010202	/* Enable, no interleaving */
106dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_3		0x00020000
1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0		0x00260802
108dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_1		0x626b2634
109dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_2		0x062874cf
110dc889e86SDave Liu #define CONFIG_SYS_DDR_MODE_1		0x00440462
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2		0x00000000
112dc889e86SDave Liu #define CONFIG_SYS_DDR_INTERVAL		0x0c300100
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
114dc889e86SDave Liu #define CONFIG_SYS_DDR_CLK_CTRL		0x00800000
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL		0x00000000
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
117dc889e86SDave Liu #define CONFIG_SYS_DDR_CONTROL		0xc3000008	/* Type = DDR2 */
118dc889e86SDave Liu #define CONFIG_SYS_DDR_CONTROL2		0x24400000
119129ba616SKumar Gala 
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN	0x0000000d
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS		0x00000000
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE		0x00010000
123129ba616SKumar Gala 
124129ba616SKumar Gala /*
125129ba616SKumar Gala  * Make sure required options are set
126129ba616SKumar Gala  */
127129ba616SKumar Gala #ifndef CONFIG_SPD_EEPROM
128129ba616SKumar Gala #error ("CONFIG_SPD_EEPROM is required")
129129ba616SKumar Gala #endif
130129ba616SKumar Gala 
131129ba616SKumar Gala #undef CONFIG_CLOCKS_IN_MHZ
132129ba616SKumar Gala 
133129ba616SKumar Gala /*
134129ba616SKumar Gala  * Memory map
135129ba616SKumar Gala  *
136129ba616SKumar Gala  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
137129ba616SKumar Gala  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
138129ba616SKumar Gala  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
139129ba616SKumar Gala  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
140129ba616SKumar Gala  *
141129ba616SKumar Gala  * Localbus cacheable (TBD)
142129ba616SKumar Gala  * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
143129ba616SKumar Gala  *
144129ba616SKumar Gala  * Localbus non-cacheable
145129ba616SKumar Gala  * 0xe000_0000	0xe80f_ffff	Promjet/free		128M non-cacheable
146129ba616SKumar Gala  * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
147c013b749SHaiying Wang  * 0xffa0_0000	0xffaf_ffff	NAND			1M non-cacheable
148129ba616SKumar Gala  * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
149129ba616SKumar Gala  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
150129ba616SKumar Gala  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
151129ba616SKumar Gala  */
152129ba616SKumar Gala 
153129ba616SKumar Gala /*
154129ba616SKumar Gala  * Local Bus Definitions
155129ba616SKumar Gala  */
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* start of FLASH 128M */
15718af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
15818af1c5fSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
15918af1c5fSKumar Gala #else
160c953ddfdSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
16118af1c5fSKumar Gala #endif
162129ba616SKumar Gala 
163cb14e93bSKumar Gala #define CONFIG_FLASH_BR_PRELIM \
1647ee41107STimur Tabi 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
165cb14e93bSKumar Gala #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
166129ba616SKumar Gala 
167c953ddfdSKumar Gala #define CONFIG_SYS_BR1_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
169129ba616SKumar Gala 
17018af1c5fSKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST
172129ba616SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
173129ba616SKumar Gala 
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
179129ba616SKumar Gala 
180cb14e93bSKumar Gala #undef CONFIG_SYS_RAMBOOT
181129ba616SKumar Gala 
182129ba616SKumar Gala #define CONFIG_FLASH_CFI_DRIVER
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
186129ba616SKumar Gala 
187129ba616SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
188129ba616SKumar Gala 
189558710b9SKumar Gala #define CONFIG_HWCONFIG			/* enable hwconfig */
190129ba616SKumar Gala #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
191129ba616SKumar Gala #define PIXIS_BASE	0xffdf0000	/* PIXIS registers */
19218af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
19318af1c5fSKumar Gala #define PIXIS_BASE_PHYS	0xfffdf0000ull
19418af1c5fSKumar Gala #else
19552b565f5SKumar Gala #define PIXIS_BASE_PHYS	PIXIS_BASE
19618af1c5fSKumar Gala #endif
197129ba616SKumar Gala 
19852b565f5SKumar Gala #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0xffffeff7	/* 32KB but only 4k mapped */
200129ba616SKumar Gala 
201129ba616SKumar Gala #define PIXIS_ID		0x0	/* Board ID at offset 0 */
202129ba616SKumar Gala #define PIXIS_VER		0x1	/* Board version at offset 1 */
203129ba616SKumar Gala #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
204129ba616SKumar Gala #define PIXIS_CSR   		0x3	/* PIXIS General control/status register */
205129ba616SKumar Gala #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
206129ba616SKumar Gala #define PIXIS_PWR		0x5	/* PIXIS Power status register */
207129ba616SKumar Gala #define PIXIS_AUX		0x6	/* Auxiliary 1 register */
208129ba616SKumar Gala #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
209129ba616SKumar Gala #define PIXIS_AUX2		0x8	/* Auxiliary 2 register */
210129ba616SKumar Gala #define PIXIS_VCTL		0x10	/* VELA Control Register */
211129ba616SKumar Gala #define PIXIS_VSTAT		0x11	/* VELA Status Register */
212129ba616SKumar Gala #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
213129ba616SKumar Gala #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
214129ba616SKumar Gala #define PIXIS_VCORE0	 	0x14	/* VELA VCORE0 Register */
215129ba616SKumar Gala #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
2166bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP	0xc0	/* VBOOT - CFG_LBMAP */
2176bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR0	0x00	/* cfg_lbmap - boot from NOR 0 */
2186bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_PJET	0x01	/* cfg_lbmap - boot from projet */
2196bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NAND	0x02	/* cfg_lbmap - boot from NAND */
2206bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR1	0x03	/* cfg_lbmap - boot from NOR 1 */
221129ba616SKumar Gala #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
222129ba616SKumar Gala #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
223129ba616SKumar Gala #define PIXIS_VSPEED2		0x19	/* VELA VSpeed 2 */
224129ba616SKumar Gala #define PIXIS_VSYSCLK0		0x1C	/* VELA SYSCLK0 Register */
225129ba616SKumar Gala #define PIXIS_VSYSCLK1		0x1D	/* VELA SYSCLK1 Register */
226129ba616SKumar Gala #define PIXIS_VSYSCLK2		0x1E	/* VELA SYSCLK2 Register */
227129ba616SKumar Gala #define PIXIS_VDDRCLK0		0x1F	/* VELA DDRCLK0 Register */
228129ba616SKumar Gala #define PIXIS_VDDRCLK1		0x20	/* VELA DDRCLK1 Register */
229129ba616SKumar Gala #define PIXIS_VDDRCLK2		0x21	/* VELA DDRCLK2 Register */
230129ba616SKumar Gala #define PIXIS_VWATCH		0x24    /* Watchdog Register */
231129ba616SKumar Gala #define PIXIS_LED		0x25    /* LED Register */
232129ba616SKumar Gala 
233cb14e93bSKumar Gala #define PIXIS_SPD_SYSCLK_MASK		0x7		/* SYSCLK option */
234cb14e93bSKumar Gala 
235129ba616SKumar Gala /* old pixis referenced names */
236129ba616SKumar Gala #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
237129ba616SKumar Gala #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0xc0
2397e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC1SER	0x8
2407e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC2SER	0x4
2417e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC3SER	0x2
2427e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC4SER	0x1
2437e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC1SER	0x20
2447e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC2SER	0x20
2457e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC3SER	0x20
2467e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC4SER	0x20
2477e183cadSLiu Yu #define PIXIS_VSPEED2_MASK	(PIXIS_VSPEED2_TSEC1SER \
2487e183cadSLiu Yu 					| PIXIS_VSPEED2_TSEC2SER \
2497e183cadSLiu Yu 					| PIXIS_VSPEED2_TSEC3SER \
2507e183cadSLiu Yu 					| PIXIS_VSPEED2_TSEC4SER)
2517e183cadSLiu Yu #define PIXIS_VCFGEN1_MASK	(PIXIS_VCFGEN1_TSEC1SER \
2527e183cadSLiu Yu 					| PIXIS_VCFGEN1_TSEC2SER \
2537e183cadSLiu Yu 					| PIXIS_VCFGEN1_TSEC3SER \
2547e183cadSLiu Yu 					| PIXIS_VCFGEN1_TSEC4SER)
255129ba616SKumar Gala 
2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
258553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000	/* Size of used area in RAM */
259129ba616SKumar Gala 
26025ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
262129ba616SKumar Gala 
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
265129ba616SKumar Gala 
266cb14e93bSKumar Gala #ifndef CONFIG_NAND_SPL
267c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE		0xffa00000
26818af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
26918af1c5fSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
27018af1c5fSKumar Gala #else
271c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
27218af1c5fSKumar Gala #endif
273cb14e93bSKumar Gala #else
274cb14e93bSKumar Gala #define CONFIG_SYS_NAND_BASE		0xfff00000
275cb14e93bSKumar Gala #ifdef CONFIG_PHYS_64BIT
276cb14e93bSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	0xffff00000ull
277cb14e93bSKumar Gala #else
278cb14e93bSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
279cb14e93bSKumar Gala #endif
280cb14e93bSKumar Gala #endif
281cb14e93bSKumar Gala 
282c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE_LIST     { CONFIG_SYS_NAND_BASE,\
283c013b749SHaiying Wang 				CONFIG_SYS_NAND_BASE + 0x40000, \
284c013b749SHaiying Wang 				CONFIG_SYS_NAND_BASE + 0x80000,\
285c013b749SHaiying Wang 				CONFIG_SYS_NAND_BASE + 0xC0000}
286c013b749SHaiying Wang #define CONFIG_SYS_MAX_NAND_DEVICE    4
287c013b749SHaiying Wang #define CONFIG_NAND_FSL_ELBC	1
288c013b749SHaiying Wang #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
28968ec9c85SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_OOBFREE	5
29068ec9c85SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_ECCPOS	56
291c013b749SHaiying Wang 
292cb14e93bSKumar Gala /* NAND boot: 4K NAND loader config */
293cb14e93bSKumar Gala #define CONFIG_SYS_NAND_SPL_SIZE	0x1000
294cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_SIZE	((512 << 10) - 0x2000)
295cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_DST	(CONFIG_SYS_INIT_L2_ADDR)
296cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_START \
297cb14e93bSKumar Gala 		(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
298cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_OFFS	(0)
299cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_RELOC	(CONFIG_SYS_INIT_L2_END - 0x2000)
300cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP	((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
301cb14e93bSKumar Gala 
302c013b749SHaiying Wang /* NAND flash config */
303a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
304c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
305c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
306c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
307c013b749SHaiying Wang 			       | BR_V)		       /* valid */
308a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
309c013b749SHaiying Wang 			       | OR_FCM_PGS	       /* Large Page*/ \
310c013b749SHaiying Wang 			       | OR_FCM_CSCT \
311c013b749SHaiying Wang 			       | OR_FCM_CST \
312c013b749SHaiying Wang 			       | OR_FCM_CHT \
313c013b749SHaiying Wang 			       | OR_FCM_SCY_1 \
314c013b749SHaiying Wang 			       | OR_FCM_TRLX \
315c013b749SHaiying Wang 			       | OR_FCM_EHTR)
316c013b749SHaiying Wang 
317cb14e93bSKumar Gala #define CONFIG_SYS_BR0_PRELIM  CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
318cb14e93bSKumar Gala #define CONFIG_SYS_OR0_PRELIM  CONFIG_FLASH_OR_PRELIM	/* NOR Options */
319a3055c58SMatthew McClintock #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
320a3055c58SMatthew McClintock #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
3217ee41107STimur Tabi #define CONFIG_SYS_BR4_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
322c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
323c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
324c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
325c013b749SHaiying Wang 			       | BR_V)		       /* valid */
326a3055c58SMatthew McClintock #define CONFIG_SYS_OR4_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
3277ee41107STimur Tabi #define CONFIG_SYS_BR5_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
328c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
329c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
330c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
331c013b749SHaiying Wang 			       | BR_V)		       /* valid */
332a3055c58SMatthew McClintock #define CONFIG_SYS_OR5_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
333c013b749SHaiying Wang 
3347ee41107STimur Tabi #define CONFIG_SYS_BR6_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)\
335c013b749SHaiying Wang 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
336c013b749SHaiying Wang 			       | BR_PS_8	       /* Port Size = 8 bit */ \
337c013b749SHaiying Wang 			       | BR_MS_FCM	       /* MSEL = FCM */ \
338c013b749SHaiying Wang 			       | BR_V)		       /* valid */
339a3055c58SMatthew McClintock #define CONFIG_SYS_OR6_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
340c013b749SHaiying Wang 
341129ba616SKumar Gala /* Serial Port - controlled on board with jumper J8
342129ba616SKumar Gala  * open - index 2
343129ba616SKumar Gala  * shorted - index 1
344129ba616SKumar Gala  */
345129ba616SKumar Gala #define CONFIG_CONS_INDEX	1
3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
349cb14e93bSKumar Gala #ifdef CONFIG_NAND_SPL
350cb14e93bSKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS
351cb14e93bSKumar Gala #endif
352129ba616SKumar Gala 
3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	\
354129ba616SKumar Gala 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
355129ba616SKumar Gala 
3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
358129ba616SKumar Gala 
359129ba616SKumar Gala /* I2C */
36000f792e0SHeiko Schocher #define CONFIG_SYS_I2C
36100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
36200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
36300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
36400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
36500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
36600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
36700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
36800f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x29} }
3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
370129ba616SKumar Gala 
371129ba616SKumar Gala /*
372445a7b38SHaiying Wang  * I2C2 EEPROM
373445a7b38SHaiying Wang  */
374445a7b38SHaiying Wang #define CONFIG_ID_EEPROM
375445a7b38SHaiying Wang #ifdef CONFIG_ID_EEPROM
3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID
377445a7b38SHaiying Wang #endif
3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BUS_NUM	1
381445a7b38SHaiying Wang 
382445a7b38SHaiying Wang /*
383129ba616SKumar Gala  * General PCI
384129ba616SKumar Gala  * Memory space is mapped 1-1, but I/O space must start from 0.
385129ba616SKumar Gala  */
386129ba616SKumar Gala 
387129ba616SKumar Gala /* controller 3, direct to uli, tgtid 3, Base address 8000 */
38818ea5551SKumar Gala #define CONFIG_SYS_PCIE3_NAME		"ULI"
3895af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT	0x80000000
39018af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
391156984a3SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
39218af1c5fSKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc00000000ull
39318af1c5fSKumar Gala #else
394ad97dce1SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0x80000000
3955af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0x80000000
39618af1c5fSKumar Gala #endif
3976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
398aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xffc00000
3995f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS	0x00000000
40018af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
40118af1c5fSKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc00000ull
40218af1c5fSKumar Gala #else
4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS	0xffc00000
40418af1c5fSKumar Gala #endif
4056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
406129ba616SKumar Gala 
407129ba616SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 9000 */
40818ea5551SKumar Gala #define CONFIG_SYS_PCIE2_NAME		"Slot 1"
4095af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
41018af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
411156984a3SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
41218af1c5fSKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
41318af1c5fSKumar Gala #else
414ad97dce1SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
4155af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
41618af1c5fSKumar Gala #endif
4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
418aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
4195f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS	0x00000000
42018af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
42118af1c5fSKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
42218af1c5fSKumar Gala #else
4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
42418af1c5fSKumar Gala #endif
4256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
426129ba616SKumar Gala 
427129ba616SKumar Gala /* controller 1, Slot 1, tgtid 1, Base address a000 */
42818ea5551SKumar Gala #define CONFIG_SYS_PCIE1_NAME		"Slot 2"
4295af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0xc0000000
43018af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
431156984a3SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
43218af1c5fSKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc40000000ull
43318af1c5fSKumar Gala #else
434ad97dce1SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xc0000000
4355af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc0000000
43618af1c5fSKumar Gala #endif
4376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
438aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc20000
4395f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
44018af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT
44118af1c5fSKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc20000ull
44218af1c5fSKumar Gala #else
4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc20000
44418af1c5fSKumar Gala #endif
4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
446129ba616SKumar Gala 
447129ba616SKumar Gala #if defined(CONFIG_PCI)
448129ba616SKumar Gala 
449129ba616SKumar Gala /*PCIE video card used*/
450aca5f018SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE1_IO_VIRT
451129ba616SKumar Gala 
452129ba616SKumar Gala /* video */
453129ba616SKumar Gala 
454129ba616SKumar Gala #if defined(CONFIG_VIDEO)
455129ba616SKumar Gala #define CONFIG_BIOSEMU
456129ba616SKumar Gala #define CONFIG_ATI_RADEON_FB
457129ba616SKumar Gala #define CONFIG_VIDEO_LOGO
4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
459129ba616SKumar Gala #endif
460129ba616SKumar Gala 
461129ba616SKumar Gala #undef CONFIG_EEPRO100
462129ba616SKumar Gala #undef CONFIG_TULIP
463129ba616SKumar Gala 
464129ba616SKumar Gala #ifndef CONFIG_PCI_PNP
4655f91ef6aSKumar Gala 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCIE3_IO_BUS
4665f91ef6aSKumar Gala 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCIE3_IO_BUS
467129ba616SKumar Gala 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
468129ba616SKumar Gala #endif
469129ba616SKumar Gala 
470129ba616SKumar Gala #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
471129ba616SKumar Gala #define CONFIG_SCSI_AHCI
472129ba616SKumar Gala 
473129ba616SKumar Gala #ifdef CONFIG_SCSI_AHCI
474344ca0b4SRob Herring #define CONFIG_LIBATA
475129ba616SKumar Gala #define CONFIG_SATA_ULI5288
4766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
4776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
4786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
4796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
480129ba616SKumar Gala #endif /* SCSI */
481129ba616SKumar Gala 
482129ba616SKumar Gala #endif	/* CONFIG_PCI */
483129ba616SKumar Gala 
484129ba616SKumar Gala #if defined(CONFIG_TSEC_ENET)
485129ba616SKumar Gala 
486129ba616SKumar Gala #define CONFIG_MII		1	/* MII PHY management */
487129ba616SKumar Gala #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
488129ba616SKumar Gala #define CONFIG_TSEC1	1
489129ba616SKumar Gala #define CONFIG_TSEC1_NAME	"eTSEC1"
490129ba616SKumar Gala #define CONFIG_TSEC2	1
491129ba616SKumar Gala #define CONFIG_TSEC2_NAME	"eTSEC2"
492129ba616SKumar Gala #define CONFIG_TSEC3	1
493129ba616SKumar Gala #define CONFIG_TSEC3_NAME	"eTSEC3"
494129ba616SKumar Gala #define CONFIG_TSEC4	1
495129ba616SKumar Gala #define CONFIG_TSEC4_NAME	"eTSEC4"
496129ba616SKumar Gala 
4977e183cadSLiu Yu #define CONFIG_PIXIS_SGMII_CMD
4987e183cadSLiu Yu #define CONFIG_FSL_SGMII_RISER	1
4997e183cadSLiu Yu #define SGMII_RISER_PHY_OFFSET	0x1c
5007e183cadSLiu Yu 
5017e183cadSLiu Yu #ifdef CONFIG_FSL_SGMII_RISER
5027e183cadSLiu Yu #define CONFIG_SYS_TBIPA_VALUE		0x10 /* avoid conflict with eTSEC4 paddr */
5037e183cadSLiu Yu #endif
5047e183cadSLiu Yu 
505129ba616SKumar Gala #define TSEC1_PHY_ADDR		0
506129ba616SKumar Gala #define TSEC2_PHY_ADDR		1
507129ba616SKumar Gala #define TSEC3_PHY_ADDR		2
508129ba616SKumar Gala #define TSEC4_PHY_ADDR		3
509129ba616SKumar Gala 
510129ba616SKumar Gala #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
511129ba616SKumar Gala #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
512129ba616SKumar Gala #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
513129ba616SKumar Gala #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
514129ba616SKumar Gala 
515129ba616SKumar Gala #define TSEC1_PHYIDX		0
516129ba616SKumar Gala #define TSEC2_PHYIDX		0
517129ba616SKumar Gala #define TSEC3_PHYIDX		0
518129ba616SKumar Gala #define TSEC4_PHYIDX		0
519129ba616SKumar Gala 
520129ba616SKumar Gala #define CONFIG_ETHPRIME		"eTSEC1"
521129ba616SKumar Gala #endif	/* CONFIG_TSEC_ENET */
522129ba616SKumar Gala 
523129ba616SKumar Gala /*
524129ba616SKumar Gala  * Environment
525129ba616SKumar Gala  */
526cb14e93bSKumar Gala 
527cb14e93bSKumar Gala #if defined(CONFIG_SYS_RAMBOOT)
528cb14e93bSKumar Gala 
529cb14e93bSKumar Gala #else
5306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
5310e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR	0xfff80000
532129ba616SKumar Gala 	#else
5336fc110bdSHaiying Wang 	#define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
534129ba616SKumar Gala 	#endif
5350e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE	0x2000
5360e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
537cb14e93bSKumar Gala #endif
538129ba616SKumar Gala 
539129ba616SKumar Gala #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
5406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
541129ba616SKumar Gala 
542129ba616SKumar Gala /*
543863a3eacSZhao Chenhui  * USB
544863a3eacSZhao Chenhui  */
545863a3eacSZhao Chenhui 
546*8850c5d5STom Rini #ifdef CONFIG_USB_EHCI_HCD
547863a3eacSZhao Chenhui #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
548863a3eacSZhao Chenhui #define CONFIG_PCI_EHCI_DEVICE			0
549863a3eacSZhao Chenhui #endif
550863a3eacSZhao Chenhui 
551129ba616SKumar Gala #undef CONFIG_WATCHDOG			/* watchdog disabled */
552129ba616SKumar Gala 
553129ba616SKumar Gala /*
554129ba616SKumar Gala  * Miscellaneous configurable options
555129ba616SKumar Gala  */
5566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
557129ba616SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
5585be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
5596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
560129ba616SKumar Gala 
561129ba616SKumar Gala /*
562129ba616SKumar Gala  * For booting Linux, the board info and command line data
563a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
564129ba616SKumar Gala  * the maximum mapped by the Linux kernel during initialization.
565129ba616SKumar Gala  */
566a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
567a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
568129ba616SKumar Gala 
569129ba616SKumar Gala #if defined(CONFIG_CMD_KGDB)
570129ba616SKumar Gala #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
571129ba616SKumar Gala #endif
572129ba616SKumar Gala 
573129ba616SKumar Gala /*
574129ba616SKumar Gala  * Environment Configuration
575129ba616SKumar Gala  */
576129ba616SKumar Gala #if defined(CONFIG_TSEC_ENET)
577129ba616SKumar Gala #define CONFIG_HAS_ETH0
578129ba616SKumar Gala #define CONFIG_HAS_ETH1
579129ba616SKumar Gala #define CONFIG_HAS_ETH2
580129ba616SKumar Gala #define CONFIG_HAS_ETH3
581129ba616SKumar Gala #endif
582129ba616SKumar Gala 
583129ba616SKumar Gala #define CONFIG_IPADDR		192.168.1.254
584129ba616SKumar Gala 
585129ba616SKumar Gala #define CONFIG_HOSTNAME		unknown
5868b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
587b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
588129ba616SKumar Gala #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
589129ba616SKumar Gala 
590129ba616SKumar Gala #define CONFIG_SERVERIP		192.168.1.1
591129ba616SKumar Gala #define CONFIG_GATEWAYIP	192.168.1.1
592129ba616SKumar Gala #define CONFIG_NETMASK		255.255.255.0
593129ba616SKumar Gala 
594129ba616SKumar Gala /* default location for tftp and bootm */
595129ba616SKumar Gala #define CONFIG_LOADADDR		1000000
596129ba616SKumar Gala 
597129ba616SKumar Gala #define	CONFIG_EXTRA_ENV_SETTINGS				\
598238e1467SHongtao Jia "hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1,ecc=off\0"		\
599129ba616SKumar Gala "netdev=eth0\0"						\
6005368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"				\
601129ba616SKumar Gala "tftpflash=tftpboot $loadaddr $uboot; "			\
6025368c55dSMarek Vasut 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
6035368c55dSMarek Vasut 		" +$filesize; "	\
6045368c55dSMarek Vasut 	"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
6055368c55dSMarek Vasut 		" +$filesize; "	\
6065368c55dSMarek Vasut 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
6075368c55dSMarek Vasut 		" $filesize; "	\
6085368c55dSMarek Vasut 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
6095368c55dSMarek Vasut 		" +$filesize; "	\
6105368c55dSMarek Vasut 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
6115368c55dSMarek Vasut 		" $filesize\0"	\
612129ba616SKumar Gala "consoledev=ttyS0\0"				\
613129ba616SKumar Gala "ramdiskaddr=2000000\0"			\
614129ba616SKumar Gala "ramdiskfile=8572ds/ramdisk.uboot\0"		\
615b24a4f62SScott Wood "fdtaddr=1e00000\0"				\
616129ba616SKumar Gala "fdtfile=8572ds/mpc8572ds.dtb\0"		\
617129ba616SKumar Gala "bdev=sda3\0"
618129ba616SKumar Gala 
619129ba616SKumar Gala #define CONFIG_HDBOOT				\
620129ba616SKumar Gala  "setenv bootargs root=/dev/$bdev rw "		\
621129ba616SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
622129ba616SKumar Gala  "tftp $loadaddr $bootfile;"			\
623129ba616SKumar Gala  "tftp $fdtaddr $fdtfile;"			\
624129ba616SKumar Gala  "bootm $loadaddr - $fdtaddr"
625129ba616SKumar Gala 
626129ba616SKumar Gala #define CONFIG_NFSBOOTCOMMAND		\
627129ba616SKumar Gala  "setenv bootargs root=/dev/nfs rw "	\
628129ba616SKumar Gala  "nfsroot=$serverip:$rootpath "		\
629129ba616SKumar Gala  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
630129ba616SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
631129ba616SKumar Gala  "tftp $loadaddr $bootfile;"		\
632129ba616SKumar Gala  "tftp $fdtaddr $fdtfile;"		\
633129ba616SKumar Gala  "bootm $loadaddr - $fdtaddr"
634129ba616SKumar Gala 
635129ba616SKumar Gala #define CONFIG_RAMBOOTCOMMAND		\
636129ba616SKumar Gala  "setenv bootargs root=/dev/ram rw "	\
637129ba616SKumar Gala  "console=$consoledev,$baudrate $othbootargs;"	\
638129ba616SKumar Gala  "tftp $ramdiskaddr $ramdiskfile;"	\
639129ba616SKumar Gala  "tftp $loadaddr $bootfile;"		\
640129ba616SKumar Gala  "tftp $fdtaddr $fdtfile;"		\
641129ba616SKumar Gala  "bootm $loadaddr $ramdiskaddr $fdtaddr"
642129ba616SKumar Gala 
643129ba616SKumar Gala #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
644129ba616SKumar Gala 
645129ba616SKumar Gala #endif	/* __CONFIG_H */
646