xref: /rk3399_rockchip-uboot/include/configs/MPC8569MDS.h (revision 5df4b0ad0dff3cef1bd6660bcc8cba028c80adcb)
1 /*
2  * Copyright 2009-2011 Freescale Semiconductor, Inc.
3  *
4  * See file CREDITS for list of people who contributed to this
5  * project.
6  *
7  * This program is free software; you can redistribute it and/or
8  * modify it under the terms of the GNU General Public License as
9  * published by the Free Software Foundation; either version 2 of
10  * the License, or (at your option) any later version.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
15  * GNU General Public License for more details.
16  *
17  * You should have received a copy of the GNU General Public License
18  * along with this program; if not, write to the Free Software
19  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20  * MA 02111-1307 USA
21  */
22 
23 /*
24  * mpc8569mds board configuration file
25  */
26 #ifndef __CONFIG_H
27 #define __CONFIG_H
28 
29 /* High Level Configuration Options */
30 #define CONFIG_BOOKE		1	/* BOOKE */
31 #define CONFIG_E500		1	/* BOOKE e500 family */
32 #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48/68 */
33 #define CONFIG_MPC8569		1	/* MPC8569 specific */
34 #define CONFIG_MPC8569MDS	1	/* MPC8569MDS board specific */
35 
36 #define CONFIG_FSL_ELBC		1	/* Has Enhance localbus controller */
37 
38 #define CONFIG_SYS_SRIO
39 #define CONFIG_SRIO1			/* SRIO port 1 */
40 
41 #define CONFIG_PCI		1	/* Disable PCI/PCIE */
42 #define CONFIG_PCIE1		1	/* PCIE controller */
43 #define CONFIG_FSL_PCI_INIT	1	/* use common fsl pci init code */
44 #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
45 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
46 #define CONFIG_QE			/* Enable QE */
47 #define CONFIG_ENV_OVERWRITE
48 #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
49 
50 #ifndef __ASSEMBLY__
51 extern unsigned long get_clock_freq(void);
52 #endif
53 /* Replace a call to get_clock_freq (after it is implemented)*/
54 #define CONFIG_SYS_CLK_FREQ	66666666
55 #define CONFIG_DDR_CLK_FREQ	CONFIG_SYS_CLK_FREQ
56 
57 #ifdef CONFIG_ATM
58 #define CONFIG_PQ_MDS_PIB
59 #define CONFIG_PQ_MDS_PIB_ATM
60 #endif
61 
62 /*
63  * These can be toggled for performance analysis, otherwise use default.
64  */
65 #define CONFIG_L2_CACHE				/* toggle L2 cache	*/
66 #define CONFIG_BTB				/* toggle branch predition */
67 
68 #ifdef CONFIG_NAND
69 #define CONFIG_NAND_U_BOOT		1
70 #define CONFIG_RAMBOOT_NAND		1
71 #ifdef CONFIG_NAND_SPL
72 #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
73 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
74 #else
75 #define CONFIG_SYS_LDSCRIPT $(TOPDIR)/$(CPUDIR)/u-boot-nand.lds
76 #define CONFIG_SYS_TEXT_BASE	0xf8f82000
77 #endif
78 #endif
79 
80 #ifndef CONFIG_SYS_TEXT_BASE
81 #define CONFIG_SYS_TEXT_BASE	0xfff80000
82 #endif
83 
84 #ifndef CONFIG_SYS_MONITOR_BASE
85 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
86 #endif
87 
88 /*
89  * Only possible on E500 Version 2 or newer cores.
90  */
91 #define CONFIG_ENABLE_36BIT_PHYS	1
92 
93 #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
94 #define CONFIG_BOARD_EARLY_INIT_R	1
95 #define CONFIG_HWCONFIG
96 
97 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
98 #define CONFIG_SYS_MEMTEST_END		0x00400000
99 
100 /*
101  * Config the L2 Cache as L2 SRAM
102  */
103 #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
104 #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
105 #define CONFIG_SYS_L2_SIZE		(512 << 10)
106 #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
107 
108 /*
109  * Base addresses -- Note these are effective addresses where the
110  * actual resources get mapped (not physical addresses)
111  */
112 #define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
113 #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR
114 						/* physical addr of CCSRBAR */
115 #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR
116 						/* PQII uses CONFIG_SYS_IMMR */
117 
118 #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL)
119 #define CONFIG_SYS_CCSRBAR_DEFAULT	CONFIG_SYS_CCSRBAR
120 #else
121 #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
122 #endif
123 
124 /* DDR Setup */
125 #define CONFIG_FSL_DDR3
126 #undef CONFIG_FSL_DDR_INTERACTIVE
127 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
128 #define CONFIG_DDR_SPD
129 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
130 
131 #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
132 
133 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
134 					/* DDR is system memory*/
135 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
136 
137 #define CONFIG_NUM_DDR_CONTROLLERS	1
138 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
139 #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
140 
141 /* I2C addresses of SPD EEPROMs */
142 #define SPD_EEPROM_ADDRESS1    0x51    /* CTLR 0 DIMM 0 */
143 #define SPD_EEPROM_ADDRESS2    0x52    /* CTLR 1 DIMM 0 */
144 
145 /* These are used when DDR doesn't use SPD.  */
146 #define CONFIG_SYS_SDRAM_SIZE           1024		/* DDR is 1024MB */
147 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003F
148 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014202
149 #define CONFIG_SYS_DDR_TIMING_3         0x00020000
150 #define CONFIG_SYS_DDR_TIMING_0         0x00330004
151 #define CONFIG_SYS_DDR_TIMING_1         0x6F6B4644
152 #define CONFIG_SYS_DDR_TIMING_2         0x002888D0
153 #define CONFIG_SYS_DDR_SDRAM_CFG	0x47000000
154 #define CONFIG_SYS_DDR_SDRAM_CFG_2	0x04401040
155 #define CONFIG_SYS_DDR_SDRAM_MODE	0x40401521
156 #define CONFIG_SYS_DDR_SDRAM_MODE_2	0x8000C000
157 #define CONFIG_SYS_DDR_SDRAM_INTERVAL	0x03E00000
158 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
159 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	0x01000000
160 #define CONFIG_SYS_DDR_TIMING_4         0x00220001
161 #define CONFIG_SYS_DDR_TIMING_5         0x03402400
162 #define CONFIG_SYS_DDR_ZQ_CNTL		0x89080600
163 #define CONFIG_SYS_DDR_WRLVL_CNTL	0x0655A604
164 #define CONFIG_SYS_DDR_CDR_1		0x80040000
165 #define CONFIG_SYS_DDR_CDR_2		0x00000000
166 #define CONFIG_SYS_DDR_OCD_CTRL         0x00000000
167 #define CONFIG_SYS_DDR_OCD_STATUS       0x00000000
168 #define CONFIG_SYS_DDR_CONTROL          0xc7000000      /* Type = DDR3 */
169 #define CONFIG_SYS_DDR_CONTROL2         0x24400000
170 
171 #define CONFIG_SYS_DDR_ERR_INT_EN       0x0000000d
172 #define CONFIG_SYS_DDR_ERR_DIS          0x00000000
173 #define CONFIG_SYS_DDR_SBE              0x00010000
174 
175 #undef CONFIG_CLOCKS_IN_MHZ
176 
177 /*
178  * Local Bus Definitions
179  */
180 
181 #define CONFIG_SYS_FLASH_BASE		0xfe000000	/* start of FLASH 32M */
182 #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
183 
184 #define CONFIG_SYS_BCSR_BASE		0xf8000000
185 #define CONFIG_SYS_BCSR_BASE_PHYS	CONFIG_SYS_BCSR_BASE
186 
187 /*Chip select 0 - Flash*/
188 #define CONFIG_FLASH_BR_PRELIM		0xfe000801
189 #define	CONFIG_FLASH_OR_PRELIM		0xfe000ff7
190 
191 /*Chip select 1 - BCSR*/
192 #define CONFIG_SYS_BR1_PRELIM		0xf8000801
193 #define	CONFIG_SYS_OR1_PRELIM		0xffffe9f7
194 
195 /*Chip select 4 - PIB*/
196 #define CONFIG_SYS_BR4_PRELIM		0xf8008801
197 #define CONFIG_SYS_OR4_PRELIM		0xffffe9f7
198 
199 /*Chip select 5 - PIB*/
200 #define CONFIG_SYS_BR5_PRELIM		0xf8010801
201 #define CONFIG_SYS_OR5_PRELIM		0xffffe9f7
202 
203 #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
204 #define CONFIG_SYS_MAX_FLASH_SECT	512	/* sectors per device */
205 #undef	CONFIG_SYS_FLASH_CHECKSUM
206 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
207 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
208 
209 #if defined(CONFIG_RAMBOOT_NAND)
210 #define CONFIG_SYS_RAMBOOT
211 #define CONFIG_SYS_EXTRA_ENV_RELOC
212 #else
213 #undef CONFIG_SYS_RAMBOOT
214 #endif
215 
216 #define CONFIG_FLASH_CFI_DRIVER
217 #define CONFIG_SYS_FLASH_CFI
218 #define CONFIG_SYS_FLASH_EMPTY_INFO
219 
220 /* Chip select 3 - NAND */
221 #ifndef CONFIG_NAND_SPL
222 #define CONFIG_SYS_NAND_BASE		0xFC000000
223 #else
224 #define CONFIG_SYS_NAND_BASE		0xFFF00000
225 #endif
226 
227 /* NAND boot: 4K NAND loader config */
228 #define CONFIG_SYS_NAND_SPL_SIZE	0x1000
229 #define CONFIG_SYS_NAND_U_BOOT_SIZE	((512 << 10) - 0x2000)
230 #define CONFIG_SYS_NAND_U_BOOT_DST	(CONFIG_SYS_INIT_L2_ADDR)
231 #define CONFIG_SYS_NAND_U_BOOT_START \
232 	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
233 #define CONFIG_SYS_NAND_U_BOOT_OFFS	(0)
234 #define CONFIG_SYS_NAND_U_BOOT_RELOC	(CONFIG_SYS_INIT_L2_END - 0x2000)
235 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP	((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
236 
237 #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
238 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE, }
239 #define CONFIG_SYS_MAX_NAND_DEVICE	1
240 #define CONFIG_MTD_NAND_VERIFY_WRITE	1
241 #define CONFIG_CMD_NAND			1
242 #define CONFIG_NAND_FSL_ELBC		1
243 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
244 #define CONFIG_NAND_BR_PRELIM	(CONFIG_SYS_NAND_BASE_PHYS \
245 				| (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
246 				| BR_PS_8	     /* Port Size = 8 bit */ \
247 				| BR_MS_FCM	     /* MSEL = FCM */ \
248 				| BR_V)		     /* valid */
249 #define CONFIG_NAND_OR_PRELIM	(0xFFFC0000	     /* length 256K */ \
250 				| OR_FCM_CSCT \
251 				| OR_FCM_CST \
252 				| OR_FCM_CHT \
253 				| OR_FCM_SCY_1 \
254 				| OR_FCM_TRLX \
255 				| OR_FCM_EHTR)
256 
257 #ifdef CONFIG_RAMBOOT_NAND
258 #define CONFIG_SYS_BR0_PRELIM	CONFIG_NAND_BR_PRELIM	/* NAND Base Address */
259 #define CONFIG_SYS_OR0_PRELIM	CONFIG_NAND_OR_PRELIM	/* NAND Options */
260 #define CONFIG_SYS_BR3_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
261 #define CONFIG_SYS_OR3_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
262 #else
263 #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
264 #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
265 #define CONFIG_SYS_BR3_PRELIM	CONFIG_NAND_BR_PRELIM /* NAND Base Address */
266 #define CONFIG_SYS_OR3_PRELIM	CONFIG_NAND_OR_PRELIM /* NAND Options */
267 #endif
268 
269 #define CONFIG_SYS_LBC_LCRR	0x00000004	/* LB clock ratio reg */
270 #define CONFIG_SYS_LBC_LBCR	0x00040000	/* LB config reg */
271 #define CONFIG_SYS_LBC_LSRT	0x20000000	/* LB sdram refresh timer */
272 #define CONFIG_SYS_LBC_MRTPR	0x00000000	/* LB refresh timer prescal*/
273 
274 #define CONFIG_SYS_INIT_RAM_LOCK	1
275 #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000  /* Initial RAM address */
276 #define CONFIG_SYS_INIT_RAM_SIZE	0x4000	    /* Size of used area in RAM */
277 
278 #define CONFIG_SYS_GBL_DATA_OFFSET	\
279 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
280 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
281 
282 #define CONFIG_SYS_MONITOR_LEN	(256 * 1024)	/* Reserve 256 kB for Mon */
283 #define CONFIG_SYS_MALLOC_LEN	(512 * 1024)	/* Reserved for malloc */
284 
285 /* Serial Port */
286 #define CONFIG_CONS_INDEX		1
287 #define CONFIG_SERIAL_MULTI		1
288 #define CONFIG_SYS_NS16550
289 #define CONFIG_SYS_NS16550_SERIAL
290 #define CONFIG_SYS_NS16550_REG_SIZE    1
291 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
292 #ifdef CONFIG_NAND_SPL
293 #define CONFIG_NS16550_MIN_FUNCTIONS
294 #endif
295 
296 #define CONFIG_SYS_BAUDRATE_TABLE  \
297 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
298 
299 #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_CCSRBAR+0x4500)
300 #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_CCSRBAR+0x4600)
301 
302 /* Use the HUSH parser*/
303 #define CONFIG_SYS_HUSH_PARSER
304 #ifdef  CONFIG_SYS_HUSH_PARSER
305 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
306 #endif
307 
308 /* pass open firmware flat tree */
309 #define CONFIG_OF_LIBFDT		1
310 #define CONFIG_OF_BOARD_SETUP		1
311 #define CONFIG_OF_STDOUT_VIA_ALIAS	1
312 
313 /*
314  * I2C
315  */
316 #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
317 #define CONFIG_HARD_I2C		/* I2C with hardware support*/
318 #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
319 #define CONFIG_I2C_MULTI_BUS
320 #define CONFIG_SYS_I2C_SPEED	400000	/* I2C speed and slave address */
321 #define CONFIG_SYS_I2C_SLAVE	0x7F
322 #define CONFIG_SYS_I2C_NOPROBES	{{0,0x69}}	/* Don't probe these addrs */
323 #define CONFIG_SYS_I2C_OFFSET	0x3000
324 #define CONFIG_SYS_I2C2_OFFSET	0x3100
325 
326 /*
327  * I2C2 EEPROM
328  */
329 #define CONFIG_ID_EEPROM
330 #ifdef CONFIG_ID_EEPROM
331 #define CONFIG_SYS_I2C_EEPROM_NXID
332 #endif
333 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x52
334 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
335 #define CONFIG_SYS_EEPROM_BUS_NUM       1
336 
337 #define PLPPAR1_I2C_BIT_MASK		0x0000000F
338 #define PLPPAR1_I2C2_VAL		0x00000000
339 #define PLPPAR1_ESDHC_VAL		0x0000000A
340 #define PLPDIR1_I2C_BIT_MASK		0x0000000F
341 #define PLPDIR1_I2C2_VAL		0x0000000F
342 #define PLPDIR1_ESDHC_VAL		0x00000006
343 #define PLPPAR1_UART0_BIT_MASK		0x00000fc0
344 #define PLPPAR1_ESDHC_4BITS_VAL		0x00000a80
345 #define PLPDIR1_UART0_BIT_MASK		0x00000fc0
346 #define PLPDIR1_ESDHC_4BITS_VAL		0x00000a80
347 
348 /*
349  * General PCI
350  * Memory Addresses are mapped 1-1. I/O is mapped from 0
351  */
352 #define CONFIG_SYS_PCIE1_NAME		"Slot"
353 #define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
354 #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
355 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
356 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
357 #define CONFIG_SYS_PCIE1_IO_VIRT	0xe2800000
358 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
359 #define CONFIG_SYS_PCIE1_IO_PHYS	0xe2800000
360 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000	/* 8M */
361 
362 #define CONFIG_SYS_SRIO1_MEM_VIRT	0xC0000000
363 #define CONFIG_SYS_SRIO1_MEM_BUS	0xC0000000
364 #define CONFIG_SYS_SRIO1_MEM_PHYS	CONFIG_SYS_SRIO1_MEM_BUS
365 #define CONFIG_SYS_SRIO1_MEM_SIZE	0x20000000	/* 512M */
366 
367 #ifdef CONFIG_QE
368 /*
369  * QE UEC ethernet configuration
370  */
371 #define CONFIG_SYS_UCC_RGMII_MODE	/* Set UCC work at RGMII by default */
372 #undef CONFIG_SYS_UCC_RMII_MODE		/* Set UCC work at RMII mode */
373 
374 #define CONFIG_MIIM_ADDRESS	(CONFIG_SYS_CCSRBAR + 0x82120)
375 #define CONFIG_UEC_ETH
376 #define CONFIG_ETHPRIME         "UEC0"
377 #define CONFIG_PHY_MODE_NEED_CHANGE
378 
379 #define CONFIG_UEC_ETH1         /* GETH1 */
380 #define CONFIG_HAS_ETH0
381 
382 #ifdef CONFIG_UEC_ETH1
383 #define CONFIG_SYS_UEC1_UCC_NUM        0       /* UCC1 */
384 #define CONFIG_SYS_UEC1_RX_CLK         QE_CLK_NONE
385 #if defined(CONFIG_SYS_UCC_RGMII_MODE)
386 #define CONFIG_SYS_UEC1_TX_CLK         QE_CLK12
387 #define CONFIG_SYS_UEC1_ETH_TYPE       GIGA_ETH
388 #define CONFIG_SYS_UEC1_PHY_ADDR       7
389 #define CONFIG_SYS_UEC1_INTERFACE_TYPE RGMII_ID
390 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
391 #elif defined(CONFIG_SYS_UCC_RMII_MODE)
392 #define CONFIG_SYS_UEC1_TX_CLK         QE_CLK16	/* CLK16 for RMII */
393 #define CONFIG_SYS_UEC1_ETH_TYPE       FAST_ETH
394 #define CONFIG_SYS_UEC1_PHY_ADDR       8	/* 0x8 for RMII */
395 #define CONFIG_SYS_UEC1_INTERFACE_TYPE RMII
396 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
397 #endif /* CONFIG_SYS_UCC_RGMII_MODE */
398 #endif /* CONFIG_UEC_ETH1 */
399 
400 #define CONFIG_UEC_ETH2         /* GETH2 */
401 #define CONFIG_HAS_ETH1
402 
403 #ifdef CONFIG_UEC_ETH2
404 #define CONFIG_SYS_UEC2_UCC_NUM        1       /* UCC2 */
405 #define CONFIG_SYS_UEC2_RX_CLK         QE_CLK_NONE
406 #if defined(CONFIG_SYS_UCC_RGMII_MODE)
407 #define CONFIG_SYS_UEC2_TX_CLK         QE_CLK17
408 #define CONFIG_SYS_UEC2_ETH_TYPE       GIGA_ETH
409 #define CONFIG_SYS_UEC2_PHY_ADDR       1
410 #define CONFIG_SYS_UEC2_INTERFACE_TYPE RGMII_ID
411 #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
412 #elif defined(CONFIG_SYS_UCC_RMII_MODE)
413 #define CONFIG_SYS_UEC2_TX_CLK         QE_CLK16	/* CLK 16 for RMII */
414 #define CONFIG_SYS_UEC2_ETH_TYPE       FAST_ETH
415 #define CONFIG_SYS_UEC2_PHY_ADDR       0x9	/* 0x9 for RMII */
416 #define CONFIG_SYS_UEC2_INTERFACE_TYPE RMII
417 #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
418 #endif /* CONFIG_SYS_UCC_RGMII_MODE */
419 #endif /* CONFIG_UEC_ETH2 */
420 
421 #define CONFIG_UEC_ETH3         /* GETH3 */
422 #define CONFIG_HAS_ETH2
423 
424 #ifdef CONFIG_UEC_ETH3
425 #define CONFIG_SYS_UEC3_UCC_NUM        2       /* UCC3 */
426 #define CONFIG_SYS_UEC3_RX_CLK         QE_CLK_NONE
427 #if defined(CONFIG_SYS_UCC_RGMII_MODE)
428 #define CONFIG_SYS_UEC3_TX_CLK         QE_CLK12
429 #define CONFIG_SYS_UEC3_ETH_TYPE       GIGA_ETH
430 #define CONFIG_SYS_UEC3_PHY_ADDR       2
431 #define CONFIG_SYS_UEC3_INTERFACE_TYPE RGMII_ID
432 #define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
433 #elif defined(CONFIG_SYS_UCC_RMII_MODE)
434 #define CONFIG_SYS_UEC3_TX_CLK		QE_CLK16 /* CLK_16 for RMII */
435 #define CONFIG_SYS_UEC3_ETH_TYPE	FAST_ETH
436 #define CONFIG_SYS_UEC3_PHY_ADDR	0xA     /* 0xA for RMII */
437 #define CONFIG_SYS_UEC3_INTERFACE_TYPE RMII
438 #define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
439 #endif /* CONFIG_SYS_UCC_RGMII_MODE */
440 #endif /* CONFIG_UEC_ETH3 */
441 
442 #define CONFIG_UEC_ETH4         /* GETH4 */
443 #define CONFIG_HAS_ETH3
444 
445 #ifdef CONFIG_UEC_ETH4
446 #define CONFIG_SYS_UEC4_UCC_NUM        3       /* UCC4 */
447 #define CONFIG_SYS_UEC4_RX_CLK         QE_CLK_NONE
448 #if defined(CONFIG_SYS_UCC_RGMII_MODE)
449 #define CONFIG_SYS_UEC4_TX_CLK         QE_CLK17
450 #define CONFIG_SYS_UEC4_ETH_TYPE       GIGA_ETH
451 #define CONFIG_SYS_UEC4_PHY_ADDR       3
452 #define CONFIG_SYS_UEC4_INTERFACE_TYPE RGMII_ID
453 #define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
454 #elif defined(CONFIG_SYS_UCC_RMII_MODE)
455 #define CONFIG_SYS_UEC4_TX_CLK		QE_CLK16 /* CLK16 for RMII */
456 #define CONFIG_SYS_UEC4_ETH_TYPE	FAST_ETH
457 #define CONFIG_SYS_UEC4_PHY_ADDR	0xB     /* 0xB for RMII */
458 #define CONFIG_SYS_UEC4_INTERFACE_TYPE RMII
459 #define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
460 #endif /* CONFIG_SYS_UCC_RGMII_MODE */
461 #endif /* CONFIG_UEC_ETH4 */
462 
463 #undef CONFIG_UEC_ETH6         /* GETH6 */
464 #define CONFIG_HAS_ETH5
465 
466 #ifdef CONFIG_UEC_ETH6
467 #define CONFIG_SYS_UEC6_UCC_NUM        5       /* UCC6 */
468 #define CONFIG_SYS_UEC6_RX_CLK         QE_CLK_NONE
469 #define CONFIG_SYS_UEC6_TX_CLK         QE_CLK_NONE
470 #define CONFIG_SYS_UEC6_ETH_TYPE       GIGA_ETH
471 #define CONFIG_SYS_UEC6_PHY_ADDR       4
472 #define CONFIG_SYS_UEC6_INTERFACE_TYPE SGMII
473 #define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
474 #endif /* CONFIG_UEC_ETH6 */
475 
476 #undef CONFIG_UEC_ETH8         /* GETH8 */
477 #define CONFIG_HAS_ETH7
478 
479 #ifdef CONFIG_UEC_ETH8
480 #define CONFIG_SYS_UEC8_UCC_NUM        7       /* UCC8 */
481 #define CONFIG_SYS_UEC8_RX_CLK         QE_CLK_NONE
482 #define CONFIG_SYS_UEC8_TX_CLK         QE_CLK_NONE
483 #define CONFIG_SYS_UEC8_ETH_TYPE       GIGA_ETH
484 #define CONFIG_SYS_UEC8_PHY_ADDR       6
485 #define CONFIG_SYS_UEC8_INTERFACE_TYPE SGMII
486 #define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
487 #endif /* CONFIG_UEC_ETH8 */
488 
489 #endif /* CONFIG_QE */
490 
491 #if defined(CONFIG_PCI)
492 
493 #define CONFIG_NET_MULTI
494 #define CONFIG_PCI_PNP			/* do pci plug-and-play */
495 
496 #undef CONFIG_EEPRO100
497 #undef CONFIG_TULIP
498 #define CONFIG_E1000			/* Define e1000 pci Ethernet card */
499 
500 #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
501 
502 #endif	/* CONFIG_PCI */
503 
504 #ifndef CONFIG_NET_MULTI
505 #define CONFIG_NET_MULTI	1
506 #endif
507 
508 /*
509  * Environment
510  */
511 #if defined(CONFIG_SYS_RAMBOOT)
512 #if defined(CONFIG_RAMBOOT_NAND)
513 #define CONFIG_ENV_IS_IN_NAND	1
514 #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
515 #define CONFIG_ENV_OFFSET	((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
516 #endif
517 #else
518 #define CONFIG_ENV_IS_IN_FLASH	1
519 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
520 #define CONFIG_ENV_SECT_SIZE	0x20000	/* 128K(one sector) for env */
521 #define CONFIG_ENV_SIZE		0x2000
522 #endif
523 
524 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
525 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
526 
527 /* QE microcode/firmware address */
528 #define CONFIG_SYS_QE_FW_ADDR	0xfff00000
529 
530 /*
531  * BOOTP options
532  */
533 #define CONFIG_BOOTP_BOOTFILESIZE
534 #define CONFIG_BOOTP_BOOTPATH
535 #define CONFIG_BOOTP_GATEWAY
536 #define CONFIG_BOOTP_HOSTNAME
537 
538 
539 /*
540  * Command line configuration.
541  */
542 #include <config_cmd_default.h>
543 
544 #define CONFIG_CMD_PING
545 #define CONFIG_CMD_I2C
546 #define CONFIG_CMD_MII
547 #define CONFIG_CMD_ELF
548 #define CONFIG_CMD_IRQ
549 #define CONFIG_CMD_SETEXPR
550 #define CONFIG_CMD_REGINFO
551 
552 #if defined(CONFIG_PCI)
553     #define CONFIG_CMD_PCI
554 #endif
555 
556 
557 #undef CONFIG_WATCHDOG			/* watchdog disabled */
558 
559 #define CONFIG_MMC     1
560 
561 #ifdef CONFIG_MMC
562 #define CONFIG_FSL_ESDHC
563 #define CONFIG_FSL_ESDHC_PIN_MUX
564 #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
565 #define CONFIG_CMD_MMC
566 #define CONFIG_GENERIC_MMC
567 #define CONFIG_CMD_EXT2
568 #define CONFIG_CMD_FAT
569 #define CONFIG_DOS_PARTITION
570 #endif
571 
572 /*
573  * Miscellaneous configurable options
574  */
575 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
576 #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
577 #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
578 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
579 #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
580 #if defined(CONFIG_CMD_KGDB)
581 #define CONFIG_SYS_CBSIZE	2048		/* Console I/O Buffer Size */
582 #else
583 #define CONFIG_SYS_CBSIZE	512		/* Console I/O Buffer Size */
584 #endif
585 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
586 						/* Print Buffer Size */
587 #define CONFIG_SYS_MAXARGS	32		/* max number of command args */
588 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
589 						/* Boot Argument Buffer Size */
590 #define CONFIG_SYS_HZ	1000		/* decrementer freq: 1ms ticks */
591 
592 /*
593  * For booting Linux, the board info and command line data
594  * have to be in the first 16 MB of memory, since this is
595  * the maximum mapped by the Linux kernel during initialization.
596  */
597 #define CONFIG_SYS_BOOTMAPSZ	(16 << 20) /* Initial Memory map for Linux*/
598 #define CONFIG_SYS_BOOTM_LEN	(16 << 20)	/* Increase max gunzip size */
599 
600 #if defined(CONFIG_CMD_KGDB)
601 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
602 #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
603 #endif
604 
605 /*
606  * Environment Configuration
607  */
608 #define CONFIG_HOSTNAME mpc8569mds
609 #define CONFIG_ROOTPATH  /nfsroot
610 #define CONFIG_BOOTFILE  your.uImage
611 
612 #define CONFIG_SERVERIP  192.168.1.1
613 #define CONFIG_GATEWAYIP 192.168.1.1
614 #define CONFIG_NETMASK   255.255.255.0
615 
616 #define CONFIG_LOADADDR  200000   /*default location for tftp and bootm*/
617 
618 #define CONFIG_BOOTDELAY 10       /* -1 disables auto-boot */
619 #undef  CONFIG_BOOTARGS           /* the boot command will set bootargs*/
620 
621 #define CONFIG_BAUDRATE	115200
622 
623 #define	CONFIG_EXTRA_ENV_SETTINGS					\
624 	"netdev=eth0\0"							\
625 	"consoledev=ttyS0\0"						\
626 	"ramdiskaddr=600000\0"						\
627 	"ramdiskfile=your.ramdisk.u-boot\0"				\
628 	"fdtaddr=400000\0"						\
629 	"fdtfile=your.fdt.dtb\0"					\
630 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
631 	"nfsroot=$serverip:$rootpath "					\
632 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
633 	"console=$consoledev,$baudrate $othbootargs\0"			\
634 	"ramargs=setenv bootargs root=/dev/ram rw "			\
635 	"console=$consoledev,$baudrate $othbootargs\0"			\
636 
637 #define CONFIG_NFSBOOTCOMMAND						\
638 	"run nfsargs;"							\
639 	"tftp $loadaddr $bootfile;"					\
640 	"tftp $fdtaddr $fdtfile;"					\
641 	"bootm $loadaddr - $fdtaddr"
642 
643 #define CONFIG_RAMBOOTCOMMAND						\
644 	"run ramargs;"							\
645 	"tftp $ramdiskaddr $ramdiskfile;"				\
646 	"tftp $loadaddr $bootfile;"					\
647 	"bootm $loadaddr $ramdiskaddr"
648 
649 #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
650 
651 #endif	/* __CONFIG_H */
652