xref: /rk3399_rockchip-uboot/include/configs/MPC8569MDS.h (revision 2c2e2c9e14462a34bb99ba281c7445c3174a0fe6)
1 /*
2  * Copyright 2009-2011 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 /*
8  * mpc8569mds board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12 
13 #define CONFIG_FSL_ELBC		1	/* Has Enhance localbus controller */
14 
15 #define CONFIG_SYS_SRIO
16 #define CONFIG_SRIO1			/* SRIO port 1 */
17 
18 #define CONFIG_PCIE1		1	/* PCIE controller */
19 #define CONFIG_FSL_PCI_INIT	1	/* use common fsl pci init code */
20 #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
21 #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
22 #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
23 #define CONFIG_QE			/* Enable QE */
24 #define CONFIG_ENV_OVERWRITE
25 
26 #ifndef __ASSEMBLY__
27 extern unsigned long get_clock_freq(void);
28 #endif
29 /* Replace a call to get_clock_freq (after it is implemented)*/
30 #define CONFIG_SYS_CLK_FREQ	66666666
31 #define CONFIG_DDR_CLK_FREQ	CONFIG_SYS_CLK_FREQ
32 
33 #ifdef CONFIG_ATM
34 #define CONFIG_PQ_MDS_PIB
35 #define CONFIG_PQ_MDS_PIB_ATM
36 #endif
37 
38 /*
39  * These can be toggled for performance analysis, otherwise use default.
40  */
41 #define CONFIG_L2_CACHE				/* toggle L2 cache	*/
42 #define CONFIG_BTB				/* toggle branch predition */
43 
44 #ifndef CONFIG_SYS_TEXT_BASE
45 #define CONFIG_SYS_TEXT_BASE	0xfff80000
46 #endif
47 
48 #ifndef CONFIG_SYS_MONITOR_BASE
49 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
50 #endif
51 
52 /*
53  * Only possible on E500 Version 2 or newer cores.
54  */
55 #define CONFIG_ENABLE_36BIT_PHYS	1
56 
57 #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
58 #define CONFIG_BOARD_EARLY_INIT_R	1
59 #define CONFIG_HWCONFIG
60 
61 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
62 #define CONFIG_SYS_MEMTEST_END		0x00400000
63 
64 /*
65  * Config the L2 Cache as L2 SRAM
66  */
67 #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
68 #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
69 #define CONFIG_SYS_L2_SIZE		(512 << 10)
70 #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
71 
72 #define CONFIG_SYS_CCSRBAR		0xe0000000
73 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
74 
75 #if defined(CONFIG_NAND_SPL)
76 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
77 #endif
78 
79 /* DDR Setup */
80 #define CONFIG_SYS_FSL_DDR3
81 #undef CONFIG_FSL_DDR_INTERACTIVE
82 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
83 #define CONFIG_DDR_SPD
84 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
85 
86 #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
87 
88 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
89 					/* DDR is system memory*/
90 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
91 
92 #define CONFIG_NUM_DDR_CONTROLLERS	1
93 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
94 #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
95 
96 /* I2C addresses of SPD EEPROMs */
97 #define SPD_EEPROM_ADDRESS    0x51    /* CTLR 0 DIMM 0 */
98 
99 /* These are used when DDR doesn't use SPD.  */
100 #define CONFIG_SYS_SDRAM_SIZE           1024		/* DDR is 1024MB */
101 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003F
102 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014202
103 #define CONFIG_SYS_DDR_TIMING_3         0x00020000
104 #define CONFIG_SYS_DDR_TIMING_0         0x00330004
105 #define CONFIG_SYS_DDR_TIMING_1         0x6F6B4644
106 #define CONFIG_SYS_DDR_TIMING_2         0x002888D0
107 #define CONFIG_SYS_DDR_SDRAM_CFG	0x47000000
108 #define CONFIG_SYS_DDR_SDRAM_CFG_2	0x04401040
109 #define CONFIG_SYS_DDR_SDRAM_MODE	0x40401521
110 #define CONFIG_SYS_DDR_SDRAM_MODE_2	0x8000C000
111 #define CONFIG_SYS_DDR_SDRAM_INTERVAL	0x03E00000
112 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
113 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	0x01000000
114 #define CONFIG_SYS_DDR_TIMING_4         0x00220001
115 #define CONFIG_SYS_DDR_TIMING_5         0x03402400
116 #define CONFIG_SYS_DDR_ZQ_CNTL		0x89080600
117 #define CONFIG_SYS_DDR_WRLVL_CNTL	0x0655A604
118 #define CONFIG_SYS_DDR_CDR_1		0x80040000
119 #define CONFIG_SYS_DDR_CDR_2		0x00000000
120 #define CONFIG_SYS_DDR_OCD_CTRL         0x00000000
121 #define CONFIG_SYS_DDR_OCD_STATUS       0x00000000
122 #define CONFIG_SYS_DDR_CONTROL          0xc7000000      /* Type = DDR3 */
123 #define CONFIG_SYS_DDR_CONTROL2         0x24400000
124 
125 #define CONFIG_SYS_DDR_ERR_INT_EN       0x0000000d
126 #define CONFIG_SYS_DDR_ERR_DIS          0x00000000
127 #define CONFIG_SYS_DDR_SBE              0x00010000
128 
129 #undef CONFIG_CLOCKS_IN_MHZ
130 
131 /*
132  * Local Bus Definitions
133  */
134 
135 #define CONFIG_SYS_FLASH_BASE		0xfe000000	/* start of FLASH 32M */
136 #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
137 
138 #define CONFIG_SYS_BCSR_BASE		0xf8000000
139 #define CONFIG_SYS_BCSR_BASE_PHYS	CONFIG_SYS_BCSR_BASE
140 
141 /*Chip select 0 - Flash*/
142 #define CONFIG_FLASH_BR_PRELIM		0xfe000801
143 #define	CONFIG_FLASH_OR_PRELIM		0xfe000ff7
144 
145 /*Chip select 1 - BCSR*/
146 #define CONFIG_SYS_BR1_PRELIM		0xf8000801
147 #define	CONFIG_SYS_OR1_PRELIM		0xffffe9f7
148 
149 /*Chip select 4 - PIB*/
150 #define CONFIG_SYS_BR4_PRELIM		0xf8008801
151 #define CONFIG_SYS_OR4_PRELIM		0xffffe9f7
152 
153 /*Chip select 5 - PIB*/
154 #define CONFIG_SYS_BR5_PRELIM		0xf8010801
155 #define CONFIG_SYS_OR5_PRELIM		0xffffe9f7
156 
157 #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
158 #define CONFIG_SYS_MAX_FLASH_SECT	512	/* sectors per device */
159 #undef	CONFIG_SYS_FLASH_CHECKSUM
160 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
161 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
162 
163 #undef CONFIG_SYS_RAMBOOT
164 
165 #define CONFIG_FLASH_CFI_DRIVER
166 #define CONFIG_SYS_FLASH_CFI
167 #define CONFIG_SYS_FLASH_EMPTY_INFO
168 
169 /* Chip select 3 - NAND */
170 #ifndef CONFIG_NAND_SPL
171 #define CONFIG_SYS_NAND_BASE		0xFC000000
172 #else
173 #define CONFIG_SYS_NAND_BASE		0xFFF00000
174 #endif
175 
176 /* NAND boot: 4K NAND loader config */
177 #define CONFIG_SYS_NAND_SPL_SIZE	0x1000
178 #define CONFIG_SYS_NAND_U_BOOT_SIZE	((512 << 10) - 0x2000)
179 #define CONFIG_SYS_NAND_U_BOOT_DST	(CONFIG_SYS_INIT_L2_ADDR)
180 #define CONFIG_SYS_NAND_U_BOOT_START \
181 	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
182 #define CONFIG_SYS_NAND_U_BOOT_OFFS	(0)
183 #define CONFIG_SYS_NAND_U_BOOT_RELOC	(CONFIG_SYS_INIT_L2_END - 0x2000)
184 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP	((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
185 
186 #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
187 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE, }
188 #define CONFIG_SYS_MAX_NAND_DEVICE	1
189 #define CONFIG_CMD_NAND			1
190 #define CONFIG_NAND_FSL_ELBC		1
191 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
192 #define CONFIG_SYS_NAND_BR_PRELIM	(CONFIG_SYS_NAND_BASE_PHYS \
193 				| (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
194 				| BR_PS_8	     /* Port Size = 8 bit */ \
195 				| BR_MS_FCM	     /* MSEL = FCM */ \
196 				| BR_V)		     /* valid */
197 #define CONFIG_SYS_NAND_OR_PRELIM	(0xFFFC0000	     /* length 256K */ \
198 				| OR_FCM_CSCT \
199 				| OR_FCM_CST \
200 				| OR_FCM_CHT \
201 				| OR_FCM_SCY_1 \
202 				| OR_FCM_TRLX \
203 				| OR_FCM_EHTR)
204 
205 #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
206 #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
207 #define CONFIG_SYS_BR3_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
208 #define CONFIG_SYS_OR3_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
209 
210 #define CONFIG_SYS_LBC_LCRR	0x00000004	/* LB clock ratio reg */
211 #define CONFIG_SYS_LBC_LBCR	0x00040000	/* LB config reg */
212 #define CONFIG_SYS_LBC_LSRT	0x20000000	/* LB sdram refresh timer */
213 #define CONFIG_SYS_LBC_MRTPR	0x00000000	/* LB refresh timer prescal*/
214 
215 #define CONFIG_SYS_INIT_RAM_LOCK	1
216 #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000  /* Initial RAM address */
217 #define CONFIG_SYS_INIT_RAM_SIZE	0x4000	    /* Size of used area in RAM */
218 
219 #define CONFIG_SYS_GBL_DATA_OFFSET	\
220 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
221 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
222 
223 #define CONFIG_SYS_MONITOR_LEN	(256 * 1024)	/* Reserve 256 kB for Mon */
224 #define CONFIG_SYS_MALLOC_LEN	(512 * 1024)	/* Reserved for malloc */
225 
226 /* Serial Port */
227 #define CONFIG_CONS_INDEX		1
228 #define CONFIG_SYS_NS16550_SERIAL
229 #define CONFIG_SYS_NS16550_REG_SIZE    1
230 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
231 #ifdef CONFIG_NAND_SPL
232 #define CONFIG_NS16550_MIN_FUNCTIONS
233 #endif
234 
235 #define CONFIG_SYS_BAUDRATE_TABLE  \
236 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
237 
238 #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_CCSRBAR+0x4500)
239 #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_CCSRBAR+0x4600)
240 
241 /*
242  * I2C
243  */
244 #define CONFIG_SYS_I2C
245 #define CONFIG_SYS_I2C_FSL
246 #define CONFIG_SYS_FSL_I2C_SPEED	400000
247 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
248 #define CONFIG_SYS_FSL_I2C2_SPEED	400000
249 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
250 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
251 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
252 #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
253 
254 /*
255  * I2C2 EEPROM
256  */
257 #define CONFIG_ID_EEPROM
258 #ifdef CONFIG_ID_EEPROM
259 #define CONFIG_SYS_I2C_EEPROM_NXID
260 #endif
261 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x52
262 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
263 #define CONFIG_SYS_EEPROM_BUS_NUM       1
264 
265 #define PLPPAR1_I2C_BIT_MASK		0x0000000F
266 #define PLPPAR1_I2C2_VAL		0x00000000
267 #define PLPPAR1_ESDHC_VAL		0x0000000A
268 #define PLPDIR1_I2C_BIT_MASK		0x0000000F
269 #define PLPDIR1_I2C2_VAL		0x0000000F
270 #define PLPDIR1_ESDHC_VAL		0x00000006
271 #define PLPPAR1_UART0_BIT_MASK		0x00000fc0
272 #define PLPPAR1_ESDHC_4BITS_VAL		0x00000a80
273 #define PLPDIR1_UART0_BIT_MASK		0x00000fc0
274 #define PLPDIR1_ESDHC_4BITS_VAL		0x00000a80
275 
276 /*
277  * General PCI
278  * Memory Addresses are mapped 1-1. I/O is mapped from 0
279  */
280 #define CONFIG_SYS_PCIE1_NAME		"Slot"
281 #define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
282 #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
283 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
284 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
285 #define CONFIG_SYS_PCIE1_IO_VIRT	0xe2800000
286 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
287 #define CONFIG_SYS_PCIE1_IO_PHYS	0xe2800000
288 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000	/* 8M */
289 
290 #define CONFIG_SYS_SRIO1_MEM_VIRT	0xC0000000
291 #define CONFIG_SYS_SRIO1_MEM_BUS	0xC0000000
292 #define CONFIG_SYS_SRIO1_MEM_PHYS	CONFIG_SYS_SRIO1_MEM_BUS
293 #define CONFIG_SYS_SRIO1_MEM_SIZE	0x20000000	/* 512M */
294 
295 #ifdef CONFIG_QE
296 /*
297  * QE UEC ethernet configuration
298  */
299 #define CONFIG_SYS_UCC_RGMII_MODE	/* Set UCC work at RGMII by default */
300 #undef CONFIG_SYS_UCC_RMII_MODE		/* Set UCC work at RMII mode */
301 
302 #define CONFIG_MIIM_ADDRESS	(CONFIG_SYS_CCSRBAR + 0x82120)
303 #define CONFIG_UEC_ETH
304 #define CONFIG_ETHPRIME         "UEC0"
305 #define CONFIG_PHY_MODE_NEED_CHANGE
306 
307 #define CONFIG_UEC_ETH1         /* GETH1 */
308 #define CONFIG_HAS_ETH0
309 
310 #ifdef CONFIG_UEC_ETH1
311 #define CONFIG_SYS_UEC1_UCC_NUM        0       /* UCC1 */
312 #define CONFIG_SYS_UEC1_RX_CLK         QE_CLK_NONE
313 #if defined(CONFIG_SYS_UCC_RGMII_MODE)
314 #define CONFIG_SYS_UEC1_TX_CLK         QE_CLK12
315 #define CONFIG_SYS_UEC1_ETH_TYPE       GIGA_ETH
316 #define CONFIG_SYS_UEC1_PHY_ADDR       7
317 #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
318 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
319 #elif defined(CONFIG_SYS_UCC_RMII_MODE)
320 #define CONFIG_SYS_UEC1_TX_CLK         QE_CLK16	/* CLK16 for RMII */
321 #define CONFIG_SYS_UEC1_ETH_TYPE       FAST_ETH
322 #define CONFIG_SYS_UEC1_PHY_ADDR       8	/* 0x8 for RMII */
323 #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
324 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
325 #endif /* CONFIG_SYS_UCC_RGMII_MODE */
326 #endif /* CONFIG_UEC_ETH1 */
327 
328 #define CONFIG_UEC_ETH2         /* GETH2 */
329 #define CONFIG_HAS_ETH1
330 
331 #ifdef CONFIG_UEC_ETH2
332 #define CONFIG_SYS_UEC2_UCC_NUM        1       /* UCC2 */
333 #define CONFIG_SYS_UEC2_RX_CLK         QE_CLK_NONE
334 #if defined(CONFIG_SYS_UCC_RGMII_MODE)
335 #define CONFIG_SYS_UEC2_TX_CLK         QE_CLK17
336 #define CONFIG_SYS_UEC2_ETH_TYPE       GIGA_ETH
337 #define CONFIG_SYS_UEC2_PHY_ADDR       1
338 #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
339 #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
340 #elif defined(CONFIG_SYS_UCC_RMII_MODE)
341 #define CONFIG_SYS_UEC2_TX_CLK         QE_CLK16	/* CLK 16 for RMII */
342 #define CONFIG_SYS_UEC2_ETH_TYPE       FAST_ETH
343 #define CONFIG_SYS_UEC2_PHY_ADDR       0x9	/* 0x9 for RMII */
344 #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
345 #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
346 #endif /* CONFIG_SYS_UCC_RGMII_MODE */
347 #endif /* CONFIG_UEC_ETH2 */
348 
349 #define CONFIG_UEC_ETH3         /* GETH3 */
350 #define CONFIG_HAS_ETH2
351 
352 #ifdef CONFIG_UEC_ETH3
353 #define CONFIG_SYS_UEC3_UCC_NUM        2       /* UCC3 */
354 #define CONFIG_SYS_UEC3_RX_CLK         QE_CLK_NONE
355 #if defined(CONFIG_SYS_UCC_RGMII_MODE)
356 #define CONFIG_SYS_UEC3_TX_CLK         QE_CLK12
357 #define CONFIG_SYS_UEC3_ETH_TYPE       GIGA_ETH
358 #define CONFIG_SYS_UEC3_PHY_ADDR       2
359 #define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
360 #define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
361 #elif defined(CONFIG_SYS_UCC_RMII_MODE)
362 #define CONFIG_SYS_UEC3_TX_CLK		QE_CLK16 /* CLK_16 for RMII */
363 #define CONFIG_SYS_UEC3_ETH_TYPE	FAST_ETH
364 #define CONFIG_SYS_UEC3_PHY_ADDR	0xA     /* 0xA for RMII */
365 #define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
366 #define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
367 #endif /* CONFIG_SYS_UCC_RGMII_MODE */
368 #endif /* CONFIG_UEC_ETH3 */
369 
370 #define CONFIG_UEC_ETH4         /* GETH4 */
371 #define CONFIG_HAS_ETH3
372 
373 #ifdef CONFIG_UEC_ETH4
374 #define CONFIG_SYS_UEC4_UCC_NUM        3       /* UCC4 */
375 #define CONFIG_SYS_UEC4_RX_CLK         QE_CLK_NONE
376 #if defined(CONFIG_SYS_UCC_RGMII_MODE)
377 #define CONFIG_SYS_UEC4_TX_CLK         QE_CLK17
378 #define CONFIG_SYS_UEC4_ETH_TYPE       GIGA_ETH
379 #define CONFIG_SYS_UEC4_PHY_ADDR       3
380 #define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
381 #define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
382 #elif defined(CONFIG_SYS_UCC_RMII_MODE)
383 #define CONFIG_SYS_UEC4_TX_CLK		QE_CLK16 /* CLK16 for RMII */
384 #define CONFIG_SYS_UEC4_ETH_TYPE	FAST_ETH
385 #define CONFIG_SYS_UEC4_PHY_ADDR	0xB     /* 0xB for RMII */
386 #define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
387 #define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
388 #endif /* CONFIG_SYS_UCC_RGMII_MODE */
389 #endif /* CONFIG_UEC_ETH4 */
390 
391 #undef CONFIG_UEC_ETH6         /* GETH6 */
392 #define CONFIG_HAS_ETH5
393 
394 #ifdef CONFIG_UEC_ETH6
395 #define CONFIG_SYS_UEC6_UCC_NUM        5       /* UCC6 */
396 #define CONFIG_SYS_UEC6_RX_CLK         QE_CLK_NONE
397 #define CONFIG_SYS_UEC6_TX_CLK         QE_CLK_NONE
398 #define CONFIG_SYS_UEC6_ETH_TYPE       GIGA_ETH
399 #define CONFIG_SYS_UEC6_PHY_ADDR       4
400 #define CONFIG_SYS_UEC6_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
401 #define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
402 #endif /* CONFIG_UEC_ETH6 */
403 
404 #undef CONFIG_UEC_ETH8         /* GETH8 */
405 #define CONFIG_HAS_ETH7
406 
407 #ifdef CONFIG_UEC_ETH8
408 #define CONFIG_SYS_UEC8_UCC_NUM        7       /* UCC8 */
409 #define CONFIG_SYS_UEC8_RX_CLK         QE_CLK_NONE
410 #define CONFIG_SYS_UEC8_TX_CLK         QE_CLK_NONE
411 #define CONFIG_SYS_UEC8_ETH_TYPE       GIGA_ETH
412 #define CONFIG_SYS_UEC8_PHY_ADDR       6
413 #define CONFIG_SYS_UEC8_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
414 #define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
415 #endif /* CONFIG_UEC_ETH8 */
416 
417 #endif /* CONFIG_QE */
418 
419 #if defined(CONFIG_PCI)
420 #undef CONFIG_EEPRO100
421 #undef CONFIG_TULIP
422 
423 #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
424 
425 #endif	/* CONFIG_PCI */
426 
427 /*
428  * Environment
429  */
430 #if defined(CONFIG_SYS_RAMBOOT)
431 #else
432 #define CONFIG_ENV_IS_IN_FLASH	1
433 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
434 #define CONFIG_ENV_SECT_SIZE	0x20000	/* 128K(one sector) for env */
435 #define CONFIG_ENV_SIZE		0x2000
436 #endif
437 
438 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
439 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
440 
441 /* QE microcode/firmware address */
442 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
443 #define CONFIG_SYS_QE_FW_ADDR	0xfff00000
444 
445 /*
446  * BOOTP options
447  */
448 #define CONFIG_BOOTP_BOOTFILESIZE
449 #define CONFIG_BOOTP_BOOTPATH
450 #define CONFIG_BOOTP_GATEWAY
451 #define CONFIG_BOOTP_HOSTNAME
452 
453 /*
454  * Command line configuration.
455  */
456 #define CONFIG_CMD_IRQ
457 #define CONFIG_CMD_REGINFO
458 
459 #if defined(CONFIG_PCI)
460     #define CONFIG_CMD_PCI
461 #endif
462 
463 #undef CONFIG_WATCHDOG			/* watchdog disabled */
464 
465 #ifdef CONFIG_MMC
466 #define CONFIG_FSL_ESDHC
467 #define CONFIG_FSL_ESDHC_PIN_MUX
468 #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
469 #define CONFIG_GENERIC_MMC
470 #define CONFIG_DOS_PARTITION
471 #endif
472 
473 /*
474  * Miscellaneous configurable options
475  */
476 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
477 #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
478 #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
479 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
480 #if defined(CONFIG_CMD_KGDB)
481 #define CONFIG_SYS_CBSIZE	2048		/* Console I/O Buffer Size */
482 #else
483 #define CONFIG_SYS_CBSIZE	512		/* Console I/O Buffer Size */
484 #endif
485 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
486 						/* Print Buffer Size */
487 #define CONFIG_SYS_MAXARGS	32		/* max number of command args */
488 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
489 						/* Boot Argument Buffer Size */
490 
491 /*
492  * For booting Linux, the board info and command line data
493  * have to be in the first 64 MB of memory, since this is
494  * the maximum mapped by the Linux kernel during initialization.
495  */
496 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20) /* Initial Memory map for Linux*/
497 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
498 
499 #if defined(CONFIG_CMD_KGDB)
500 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
501 #endif
502 
503 /*
504  * Environment Configuration
505  */
506 #define CONFIG_HOSTNAME mpc8569mds
507 #define CONFIG_ROOTPATH  "/nfsroot"
508 #define CONFIG_BOOTFILE  "your.uImage"
509 
510 #define CONFIG_SERVERIP  192.168.1.1
511 #define CONFIG_GATEWAYIP 192.168.1.1
512 #define CONFIG_NETMASK   255.255.255.0
513 
514 #define CONFIG_LOADADDR  200000   /*default location for tftp and bootm*/
515 
516 #undef  CONFIG_BOOTARGS           /* the boot command will set bootargs*/
517 
518 #define CONFIG_BAUDRATE	115200
519 
520 #define	CONFIG_EXTRA_ENV_SETTINGS					\
521 	"netdev=eth0\0"							\
522 	"consoledev=ttyS0\0"						\
523 	"ramdiskaddr=600000\0"						\
524 	"ramdiskfile=your.ramdisk.u-boot\0"				\
525 	"fdtaddr=400000\0"						\
526 	"fdtfile=your.fdt.dtb\0"					\
527 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
528 	"nfsroot=$serverip:$rootpath "					\
529 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
530 	"console=$consoledev,$baudrate $othbootargs\0"			\
531 	"ramargs=setenv bootargs root=/dev/ram rw "			\
532 	"console=$consoledev,$baudrate $othbootargs\0"			\
533 
534 #define CONFIG_NFSBOOTCOMMAND						\
535 	"run nfsargs;"							\
536 	"tftp $loadaddr $bootfile;"					\
537 	"tftp $fdtaddr $fdtfile;"					\
538 	"bootm $loadaddr - $fdtaddr"
539 
540 #define CONFIG_RAMBOOTCOMMAND						\
541 	"run ramargs;"							\
542 	"tftp $ramdiskaddr $ramdiskfile;"				\
543 	"tftp $loadaddr $bootfile;"					\
544 	"bootm $loadaddr $ramdiskaddr"
545 
546 #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
547 
548 #endif	/* __CONFIG_H */
549