xref: /rk3399_rockchip-uboot/include/configs/MPC8569MDS.h (revision e5fe96b1ab84f8b2ce7aa26dc4cae52db07dc400)
1765547dcSHaiying Wang /*
2*e5fe96b1SKumar Gala  * Copyright 2009-2011 Freescale Semiconductor, Inc.
3765547dcSHaiying Wang  *
4765547dcSHaiying Wang  * See file CREDITS for list of people who contributed to this
5765547dcSHaiying Wang  * project.
6765547dcSHaiying Wang  *
7765547dcSHaiying Wang  * This program is free software; you can redistribute it and/or
8765547dcSHaiying Wang  * modify it under the terms of the GNU General Public License as
9765547dcSHaiying Wang  * published by the Free Software Foundation; either version 2 of
10765547dcSHaiying Wang  * the License, or (at your option) any later version.
11765547dcSHaiying Wang  *
12765547dcSHaiying Wang  * This program is distributed in the hope that it will be useful,
13765547dcSHaiying Wang  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14765547dcSHaiying Wang  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
15765547dcSHaiying Wang  * GNU General Public License for more details.
16765547dcSHaiying Wang  *
17765547dcSHaiying Wang  * You should have received a copy of the GNU General Public License
18765547dcSHaiying Wang  * along with this program; if not, write to the Free Software
19765547dcSHaiying Wang  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20765547dcSHaiying Wang  * MA 02111-1307 USA
21765547dcSHaiying Wang  */
22765547dcSHaiying Wang 
23765547dcSHaiying Wang /*
24765547dcSHaiying Wang  * mpc8569mds board configuration file
25765547dcSHaiying Wang  */
26765547dcSHaiying Wang #ifndef __CONFIG_H
27765547dcSHaiying Wang #define __CONFIG_H
28765547dcSHaiying Wang 
29765547dcSHaiying Wang /* High Level Configuration Options */
30765547dcSHaiying Wang #define CONFIG_BOOKE		1	/* BOOKE */
31765547dcSHaiying Wang #define CONFIG_E500		1	/* BOOKE e500 family */
32765547dcSHaiying Wang #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48/68 */
33765547dcSHaiying Wang #define CONFIG_MPC8569		1	/* MPC8569 specific */
34765547dcSHaiying Wang #define CONFIG_MPC8569MDS	1	/* MPC8569MDS board specific */
35765547dcSHaiying Wang 
36765547dcSHaiying Wang #define CONFIG_FSL_ELBC		1	/* Has Enhance localbus controller */
37765547dcSHaiying Wang 
38*e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO
39*e5fe96b1SKumar Gala #define CONFIG_SRIO1			/* SRIO port 1 */
40*e5fe96b1SKumar Gala 
41765547dcSHaiying Wang #define CONFIG_PCI		1	/* Disable PCI/PCIE */
42765547dcSHaiying Wang #define CONFIG_PCIE1		1	/* PCIE controller */
43765547dcSHaiying Wang #define CONFIG_FSL_PCI_INIT	1	/* use common fsl pci init code */
44765547dcSHaiying Wang #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
45765547dcSHaiying Wang #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
46765547dcSHaiying Wang #define CONFIG_QE			/* Enable QE */
47765547dcSHaiying Wang #define CONFIG_ENV_OVERWRITE
48765547dcSHaiying Wang #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
49765547dcSHaiying Wang 
50765547dcSHaiying Wang #ifndef __ASSEMBLY__
51765547dcSHaiying Wang extern unsigned long get_clock_freq(void);
52765547dcSHaiying Wang #endif
53765547dcSHaiying Wang /* Replace a call to get_clock_freq (after it is implemented)*/
5467351049SDave Liu #define CONFIG_SYS_CLK_FREQ	66666666
5567351049SDave Liu #define CONFIG_DDR_CLK_FREQ	CONFIG_SYS_CLK_FREQ
56765547dcSHaiying Wang 
57d24f2d32SWolfgang Denk #ifdef CONFIG_ATM
58c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB
59c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB_ATM
60c95d541eSLiu Yu #endif
61c95d541eSLiu Yu 
62765547dcSHaiying Wang /*
63765547dcSHaiying Wang  * These can be toggled for performance analysis, otherwise use default.
64765547dcSHaiying Wang  */
65765547dcSHaiying Wang #define CONFIG_L2_CACHE				/* toggle L2 cache	*/
66765547dcSHaiying Wang #define CONFIG_BTB				/* toggle branch predition */
67765547dcSHaiying Wang 
68d24f2d32SWolfgang Denk #ifdef CONFIG_NAND
69674ef7bdSLiu Yu #define CONFIG_NAND_U_BOOT		1
70674ef7bdSLiu Yu #define CONFIG_RAMBOOT_NAND		1
7196196a1fSHaiying Wang #ifdef CONFIG_NAND_SPL
7296196a1fSHaiying Wang #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
7396196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
7496196a1fSHaiying Wang #else
752ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xf8f82000
762ae18241SWolfgang Denk #endif
7796196a1fSHaiying Wang #endif
782ae18241SWolfgang Denk 
792ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
802ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xfff80000
81674ef7bdSLiu Yu #endif
82674ef7bdSLiu Yu 
8396196a1fSHaiying Wang #ifndef CONFIG_SYS_MONITOR_BASE
8496196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
8596196a1fSHaiying Wang #endif
8696196a1fSHaiying Wang 
87765547dcSHaiying Wang /*
88765547dcSHaiying Wang  * Only possible on E500 Version 2 or newer cores.
89765547dcSHaiying Wang  */
90765547dcSHaiying Wang #define CONFIG_ENABLE_36BIT_PHYS	1
91765547dcSHaiying Wang 
92765547dcSHaiying Wang #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
933aed5507SHaiying Wang #define CONFIG_BOARD_EARLY_INIT_R	1
947f52ed5eSAnton Vorontsov #define CONFIG_HWCONFIG
95765547dcSHaiying Wang 
96765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
97765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_END		0x00400000
98765547dcSHaiying Wang 
99765547dcSHaiying Wang /*
100674ef7bdSLiu Yu  * Config the L2 Cache as L2 SRAM
101674ef7bdSLiu Yu  */
102674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
103674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
104674ef7bdSLiu Yu #define CONFIG_SYS_L2_SIZE		(512 << 10)
105674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
106674ef7bdSLiu Yu 
107674ef7bdSLiu Yu /*
108765547dcSHaiying Wang  * Base addresses -- Note these are effective addresses where the
109765547dcSHaiying Wang  * actual resources get mapped (not physical addresses)
110765547dcSHaiying Wang  */
111765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
112765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR
113765547dcSHaiying Wang 						/* physical addr of CCSRBAR */
114765547dcSHaiying Wang #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR
115765547dcSHaiying Wang 						/* PQII uses CONFIG_SYS_IMMR */
116765547dcSHaiying Wang 
117674ef7bdSLiu Yu #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL)
118674ef7bdSLiu Yu #define CONFIG_SYS_CCSRBAR_DEFAULT	CONFIG_SYS_CCSRBAR
119674ef7bdSLiu Yu #else
120674ef7bdSLiu Yu #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
121674ef7bdSLiu Yu #endif
122674ef7bdSLiu Yu 
123765547dcSHaiying Wang /* DDR Setup */
124765547dcSHaiying Wang #define CONFIG_FSL_DDR3
125765547dcSHaiying Wang #undef CONFIG_FSL_DDR_INTERACTIVE
126765547dcSHaiying Wang #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
127765547dcSHaiying Wang #define CONFIG_DDR_SPD
128765547dcSHaiying Wang #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
129765547dcSHaiying Wang 
130765547dcSHaiying Wang #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
131765547dcSHaiying Wang 
132765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
133765547dcSHaiying Wang 					/* DDR is system memory*/
134765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
135765547dcSHaiying Wang 
136765547dcSHaiying Wang #define CONFIG_NUM_DDR_CONTROLLERS	1
137765547dcSHaiying Wang #define CONFIG_DIMM_SLOTS_PER_CTLR	1
138765547dcSHaiying Wang #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
139765547dcSHaiying Wang 
140765547dcSHaiying Wang /* I2C addresses of SPD EEPROMs */
141765547dcSHaiying Wang #define SPD_EEPROM_ADDRESS1    0x51    /* CTLR 0 DIMM 0 */
142765547dcSHaiying Wang #define SPD_EEPROM_ADDRESS2    0x52    /* CTLR 1 DIMM 0 */
143765547dcSHaiying Wang 
144765547dcSHaiying Wang /* These are used when DDR doesn't use SPD.  */
145765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_SIZE           1024		/* DDR is 1024MB */
146765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003F
147765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014202
148765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_3         0x00020000
149765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_0         0x00330004
150765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_1         0x6F6B4644
151765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_2         0x002888D0
152765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG	0x47000000
153765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG_2	0x04401040
154765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE	0x40401521
155765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE_2	0x8000C000
156765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_INTERVAL	0x03E00000
157765547dcSHaiying Wang #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
158765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	0x01000000
159765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_4         0x00220001
160765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_5         0x03402400
161765547dcSHaiying Wang #define CONFIG_SYS_DDR_ZQ_CNTL		0x89080600
162765547dcSHaiying Wang #define CONFIG_SYS_DDR_WRLVL_CNTL	0x0655A604
163765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_1		0x80040000
164765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_2		0x00000000
165765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_CTRL         0x00000000
166765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_STATUS       0x00000000
167765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL          0xc7000000      /* Type = DDR3 */
168765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL2         0x24400000
169765547dcSHaiying Wang 
170765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_INT_EN       0x0000000d
171765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_DIS          0x00000000
172765547dcSHaiying Wang #define CONFIG_SYS_DDR_SBE              0x00010000
173765547dcSHaiying Wang 
174765547dcSHaiying Wang #undef CONFIG_CLOCKS_IN_MHZ
175765547dcSHaiying Wang 
176765547dcSHaiying Wang /*
177765547dcSHaiying Wang  * Local Bus Definitions
178765547dcSHaiying Wang  */
179765547dcSHaiying Wang 
180765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE		0xfe000000	/* start of FLASH 32M */
181765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
182765547dcSHaiying Wang 
183765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE		0xf8000000
184765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE_PHYS	CONFIG_SYS_BCSR_BASE
185765547dcSHaiying Wang 
186765547dcSHaiying Wang /*Chip select 0 - Flash*/
187674ef7bdSLiu Yu #define CONFIG_FLASH_BR_PRELIM		0xfe000801
188674ef7bdSLiu Yu #define	CONFIG_FLASH_OR_PRELIM		0xfe000ff7
189765547dcSHaiying Wang 
190399b53cbSHaiying Wang /*Chip select 1 - BCSR*/
191765547dcSHaiying Wang #define CONFIG_SYS_BR1_PRELIM		0xf8000801
192765547dcSHaiying Wang #define	CONFIG_SYS_OR1_PRELIM		0xffffe9f7
193765547dcSHaiying Wang 
194399b53cbSHaiying Wang /*Chip select 4 - PIB*/
195399b53cbSHaiying Wang #define CONFIG_SYS_BR4_PRELIM		0xf8008801
196399b53cbSHaiying Wang #define CONFIG_SYS_OR4_PRELIM		0xffffe9f7
197399b53cbSHaiying Wang 
198399b53cbSHaiying Wang /*Chip select 5 - PIB*/
199399b53cbSHaiying Wang #define CONFIG_SYS_BR5_PRELIM		0xf8010801
200399b53cbSHaiying Wang #define CONFIG_SYS_OR5_PRELIM		0xffffe9f7
201399b53cbSHaiying Wang 
202765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
203765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_SECT	512	/* sectors per device */
204765547dcSHaiying Wang #undef	CONFIG_SYS_FLASH_CHECKSUM
205765547dcSHaiying Wang #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
206765547dcSHaiying Wang #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
207765547dcSHaiying Wang 
208a55bb834SKumar Gala #if defined(CONFIG_RAMBOOT_NAND)
209674ef7bdSLiu Yu #define CONFIG_SYS_RAMBOOT
210a55bb834SKumar Gala #define CONFIG_SYS_EXTRA_ENV_RELOC
211674ef7bdSLiu Yu #else
212674ef7bdSLiu Yu #undef CONFIG_SYS_RAMBOOT
213674ef7bdSLiu Yu #endif
214674ef7bdSLiu Yu 
215765547dcSHaiying Wang #define CONFIG_FLASH_CFI_DRIVER
216765547dcSHaiying Wang #define CONFIG_SYS_FLASH_CFI
217765547dcSHaiying Wang #define CONFIG_SYS_FLASH_EMPTY_INFO
218765547dcSHaiying Wang 
219a29155e1SAnton Vorontsov /* Chip select 3 - NAND */
220674ef7bdSLiu Yu #ifndef CONFIG_NAND_SPL
221a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE		0xFC000000
222674ef7bdSLiu Yu #else
223674ef7bdSLiu Yu #define CONFIG_SYS_NAND_BASE		0xFFF00000
224674ef7bdSLiu Yu #endif
225674ef7bdSLiu Yu 
226674ef7bdSLiu Yu /* NAND boot: 4K NAND loader config */
227674ef7bdSLiu Yu #define CONFIG_SYS_NAND_SPL_SIZE	0x1000
228674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_SIZE	((512 << 10) - 0x2000)
229674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_DST	(CONFIG_SYS_INIT_L2_ADDR)
230674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_START \
231674ef7bdSLiu Yu 	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
232674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_OFFS	(0)
233674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC	(CONFIG_SYS_INIT_L2_END - 0x2000)
234674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP	((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
235674ef7bdSLiu Yu 
236a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
237a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE, }
238a29155e1SAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE	1
239a29155e1SAnton Vorontsov #define CONFIG_MTD_NAND_VERIFY_WRITE	1
240a29155e1SAnton Vorontsov #define CONFIG_CMD_NAND			1
241a29155e1SAnton Vorontsov #define CONFIG_NAND_FSL_ELBC		1
242a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
243a29155e1SAnton Vorontsov #define CONFIG_NAND_BR_PRELIM	(CONFIG_SYS_NAND_BASE_PHYS \
244a29155e1SAnton Vorontsov 				| (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
245a29155e1SAnton Vorontsov 				| BR_PS_8	     /* Port Size = 8 bit */ \
246a29155e1SAnton Vorontsov 				| BR_MS_FCM	     /* MSEL = FCM */ \
247a29155e1SAnton Vorontsov 				| BR_V)		     /* valid */
248a29155e1SAnton Vorontsov #define CONFIG_NAND_OR_PRELIM	(0xFFFC0000	     /* length 256K */ \
249a29155e1SAnton Vorontsov 				| OR_FCM_CSCT \
250a29155e1SAnton Vorontsov 				| OR_FCM_CST \
251a29155e1SAnton Vorontsov 				| OR_FCM_CHT \
252a29155e1SAnton Vorontsov 				| OR_FCM_SCY_1 \
253a29155e1SAnton Vorontsov 				| OR_FCM_TRLX \
254a29155e1SAnton Vorontsov 				| OR_FCM_EHTR)
255674ef7bdSLiu Yu 
256674ef7bdSLiu Yu #ifdef CONFIG_RAMBOOT_NAND
257674ef7bdSLiu Yu #define CONFIG_SYS_BR0_PRELIM	CONFIG_NAND_BR_PRELIM	/* NAND Base Address */
258674ef7bdSLiu Yu #define CONFIG_SYS_OR0_PRELIM	CONFIG_NAND_OR_PRELIM	/* NAND Options */
259674ef7bdSLiu Yu #define CONFIG_SYS_BR3_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
260674ef7bdSLiu Yu #define CONFIG_SYS_OR3_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
261674ef7bdSLiu Yu #else
262674ef7bdSLiu Yu #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
263674ef7bdSLiu Yu #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
264a29155e1SAnton Vorontsov #define CONFIG_SYS_BR3_PRELIM	CONFIG_NAND_BR_PRELIM /* NAND Base Address */
265a29155e1SAnton Vorontsov #define CONFIG_SYS_OR3_PRELIM	CONFIG_NAND_OR_PRELIM /* NAND Options */
266674ef7bdSLiu Yu #endif
267765547dcSHaiying Wang 
268765547dcSHaiying Wang #define CONFIG_SYS_LBC_LCRR	0x00000004	/* LB clock ratio reg */
269765547dcSHaiying Wang #define CONFIG_SYS_LBC_LBCR	0x00040000	/* LB config reg */
270765547dcSHaiying Wang #define CONFIG_SYS_LBC_LSRT	0x20000000	/* LB sdram refresh timer */
271765547dcSHaiying Wang #define CONFIG_SYS_LBC_MRTPR	0x00000000	/* LB refresh timer prescal*/
272765547dcSHaiying Wang 
273765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_LOCK	1
274765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000  /* Initial RAM address */
275553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000	    /* Size of used area in RAM */
276765547dcSHaiying Wang 
277765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_OFFSET	\
27825ddd1fbSWolfgang Denk 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
279765547dcSHaiying Wang #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
280765547dcSHaiying Wang 
281765547dcSHaiying Wang #define CONFIG_SYS_MONITOR_LEN	(256 * 1024)	/* Reserve 256 kB for Mon */
282fb279490SHaiying Wang #define CONFIG_SYS_MALLOC_LEN	(512 * 1024)	/* Reserved for malloc */
283765547dcSHaiying Wang 
284765547dcSHaiying Wang /* Serial Port */
285765547dcSHaiying Wang #define CONFIG_CONS_INDEX		1
2867f52ed5eSAnton Vorontsov #define CONFIG_SERIAL_MULTI		1
287765547dcSHaiying Wang #define CONFIG_SYS_NS16550
288765547dcSHaiying Wang #define CONFIG_SYS_NS16550_SERIAL
289765547dcSHaiying Wang #define CONFIG_SYS_NS16550_REG_SIZE    1
290765547dcSHaiying Wang #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
29193341909SKumar Gala #ifdef CONFIG_NAND_SPL
29293341909SKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS
29393341909SKumar Gala #endif
294765547dcSHaiying Wang 
295765547dcSHaiying Wang #define CONFIG_SYS_BAUDRATE_TABLE  \
296765547dcSHaiying Wang 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
297765547dcSHaiying Wang 
298765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_CCSRBAR+0x4500)
299765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_CCSRBAR+0x4600)
300765547dcSHaiying Wang 
301765547dcSHaiying Wang /* Use the HUSH parser*/
302765547dcSHaiying Wang #define CONFIG_SYS_HUSH_PARSER
303765547dcSHaiying Wang #ifdef  CONFIG_SYS_HUSH_PARSER
304765547dcSHaiying Wang #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
305765547dcSHaiying Wang #endif
306765547dcSHaiying Wang 
307765547dcSHaiying Wang /* pass open firmware flat tree */
308765547dcSHaiying Wang #define CONFIG_OF_LIBFDT		1
309765547dcSHaiying Wang #define CONFIG_OF_BOARD_SETUP		1
310765547dcSHaiying Wang #define CONFIG_OF_STDOUT_VIA_ALIAS	1
311765547dcSHaiying Wang 
312765547dcSHaiying Wang /*
313765547dcSHaiying Wang  * I2C
314765547dcSHaiying Wang  */
315765547dcSHaiying Wang #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
316765547dcSHaiying Wang #define CONFIG_HARD_I2C		/* I2C with hardware support*/
317765547dcSHaiying Wang #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
318765547dcSHaiying Wang #define CONFIG_I2C_MULTI_BUS
319765547dcSHaiying Wang #define CONFIG_SYS_I2C_SPEED	400000	/* I2C speed and slave address */
320765547dcSHaiying Wang #define CONFIG_SYS_I2C_SLAVE	0x7F
321765547dcSHaiying Wang #define CONFIG_SYS_I2C_NOPROBES	{{0,0x69}}	/* Don't probe these addrs */
322765547dcSHaiying Wang #define CONFIG_SYS_I2C_OFFSET	0x3000
323765547dcSHaiying Wang #define CONFIG_SYS_I2C2_OFFSET	0x3100
324765547dcSHaiying Wang 
325765547dcSHaiying Wang /*
326765547dcSHaiying Wang  * I2C2 EEPROM
327765547dcSHaiying Wang  */
328765547dcSHaiying Wang #define CONFIG_ID_EEPROM
329765547dcSHaiying Wang #ifdef CONFIG_ID_EEPROM
330765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_NXID
331765547dcSHaiying Wang #endif
332765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR      0x52
333765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
334765547dcSHaiying Wang #define CONFIG_SYS_EEPROM_BUS_NUM       1
335765547dcSHaiying Wang 
336765547dcSHaiying Wang #define PLPPAR1_I2C_BIT_MASK		0x0000000F
337765547dcSHaiying Wang #define PLPPAR1_I2C2_VAL		0x00000000
3387f52ed5eSAnton Vorontsov #define PLPPAR1_ESDHC_VAL		0x0000000A
339765547dcSHaiying Wang #define PLPDIR1_I2C_BIT_MASK		0x0000000F
340765547dcSHaiying Wang #define PLPDIR1_I2C2_VAL		0x0000000F
3417f52ed5eSAnton Vorontsov #define PLPDIR1_ESDHC_VAL		0x00000006
342c4ca10f1SAnton Vorontsov #define PLPPAR1_UART0_BIT_MASK		0x00000fc0
343c4ca10f1SAnton Vorontsov #define PLPPAR1_ESDHC_4BITS_VAL		0x00000a80
344c4ca10f1SAnton Vorontsov #define PLPDIR1_UART0_BIT_MASK		0x00000fc0
345c4ca10f1SAnton Vorontsov #define PLPDIR1_ESDHC_4BITS_VAL		0x00000a80
346765547dcSHaiying Wang 
347765547dcSHaiying Wang /*
348765547dcSHaiying Wang  * General PCI
349765547dcSHaiying Wang  * Memory Addresses are mapped 1-1. I/O is mapped from 0
350765547dcSHaiying Wang  */
35194f2bc48SKumar Gala #define CONFIG_SYS_PCIE1_NAME		"Slot"
352765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
353765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
354765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
355765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
356765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_VIRT	0xe2800000
357765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
358765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_PHYS	0xe2800000
359765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000	/* 8M */
360765547dcSHaiying Wang 
361*e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT	0xC0000000
362*e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_BUS	0xC0000000
363*e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	CONFIG_SYS_SRIO1_MEM_BUS
364*e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x20000000	/* 512M */
365765547dcSHaiying Wang 
366765547dcSHaiying Wang #ifdef CONFIG_QE
367765547dcSHaiying Wang /*
368765547dcSHaiying Wang  * QE UEC ethernet configuration
369765547dcSHaiying Wang  */
370f82107f6SHaiying Wang #define CONFIG_SYS_UCC_RGMII_MODE	/* Set UCC work at RGMII by default */
371f82107f6SHaiying Wang #undef CONFIG_SYS_UCC_RMII_MODE		/* Set UCC work at RMII mode */
372765547dcSHaiying Wang 
373765547dcSHaiying Wang #define CONFIG_MIIM_ADDRESS	(CONFIG_SYS_CCSRBAR + 0x82120)
374765547dcSHaiying Wang #define CONFIG_UEC_ETH
37578b7a8efSKim Phillips #define CONFIG_ETHPRIME         "UEC0"
376765547dcSHaiying Wang #define CONFIG_PHY_MODE_NEED_CHANGE
377765547dcSHaiying Wang 
378765547dcSHaiying Wang #define CONFIG_UEC_ETH1         /* GETH1 */
379765547dcSHaiying Wang #define CONFIG_HAS_ETH0
380765547dcSHaiying Wang 
381765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH1
382765547dcSHaiying Wang #define CONFIG_SYS_UEC1_UCC_NUM        0       /* UCC1 */
383765547dcSHaiying Wang #define CONFIG_SYS_UEC1_RX_CLK         QE_CLK_NONE
384f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE)
385765547dcSHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK         QE_CLK12
386765547dcSHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE       GIGA_ETH
387765547dcSHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR       7
388582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_TYPE RGMII_ID
389582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
390f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE)
391f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK         QE_CLK16	/* CLK16 for RMII */
392f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE       FAST_ETH
393f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR       8	/* 0x8 for RMII */
394582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_TYPE RMII
395582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
396f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */
397f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH1 */
398765547dcSHaiying Wang 
399765547dcSHaiying Wang #define CONFIG_UEC_ETH2         /* GETH2 */
400765547dcSHaiying Wang #define CONFIG_HAS_ETH1
401765547dcSHaiying Wang 
402765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH2
403765547dcSHaiying Wang #define CONFIG_SYS_UEC2_UCC_NUM        1       /* UCC2 */
404765547dcSHaiying Wang #define CONFIG_SYS_UEC2_RX_CLK         QE_CLK_NONE
405f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE)
406765547dcSHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK         QE_CLK17
407765547dcSHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE       GIGA_ETH
408765547dcSHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR       1
409582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_TYPE RGMII_ID
410582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
411f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE)
412f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK         QE_CLK16	/* CLK 16 for RMII */
413f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE       FAST_ETH
414f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR       0x9	/* 0x9 for RMII */
415582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_TYPE RMII
416582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
417f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */
418f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH2 */
419765547dcSHaiying Wang 
420750098d3SHaiying Wang #define CONFIG_UEC_ETH3         /* GETH3 */
421750098d3SHaiying Wang #define CONFIG_HAS_ETH2
422750098d3SHaiying Wang 
423750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH3
424750098d3SHaiying Wang #define CONFIG_SYS_UEC3_UCC_NUM        2       /* UCC3 */
425750098d3SHaiying Wang #define CONFIG_SYS_UEC3_RX_CLK         QE_CLK_NONE
426f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE)
427750098d3SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK         QE_CLK12
428750098d3SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE       GIGA_ETH
429750098d3SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR       2
430582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_TYPE RGMII_ID
431582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
432f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE)
433f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK		QE_CLK16 /* CLK_16 for RMII */
434f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE	FAST_ETH
435f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR	0xA     /* 0xA for RMII */
436582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_TYPE RMII
437582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
438f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */
439f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH3 */
440750098d3SHaiying Wang 
441750098d3SHaiying Wang #define CONFIG_UEC_ETH4         /* GETH4 */
442750098d3SHaiying Wang #define CONFIG_HAS_ETH3
443750098d3SHaiying Wang 
444750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH4
445750098d3SHaiying Wang #define CONFIG_SYS_UEC4_UCC_NUM        3       /* UCC4 */
446750098d3SHaiying Wang #define CONFIG_SYS_UEC4_RX_CLK         QE_CLK_NONE
447f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE)
448750098d3SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK         QE_CLK17
449750098d3SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE       GIGA_ETH
450750098d3SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR       3
451582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_TYPE RGMII_ID
452582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
453f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE)
454f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK		QE_CLK16 /* CLK16 for RMII */
455f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE	FAST_ETH
456f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR	0xB     /* 0xB for RMII */
457582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_TYPE RMII
458582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
459f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */
460f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH4 */
4613bd8e532SHaiying Wang 
4623bd8e532SHaiying Wang #undef CONFIG_UEC_ETH6         /* GETH6 */
4633bd8e532SHaiying Wang #define CONFIG_HAS_ETH5
4643bd8e532SHaiying Wang 
4653bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH6
4663bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_UCC_NUM        5       /* UCC6 */
4673bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_RX_CLK         QE_CLK_NONE
4683bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_TX_CLK         QE_CLK_NONE
4693bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_ETH_TYPE       GIGA_ETH
4703bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_PHY_ADDR       4
471582c55a0SHeiko Schocher #define CONFIG_SYS_UEC6_INTERFACE_TYPE SGMII
472582c55a0SHeiko Schocher #define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
4733bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH6 */
4743bd8e532SHaiying Wang 
4753bd8e532SHaiying Wang #undef CONFIG_UEC_ETH8         /* GETH8 */
4763bd8e532SHaiying Wang #define CONFIG_HAS_ETH7
4773bd8e532SHaiying Wang 
4783bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH8
4793bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_UCC_NUM        7       /* UCC8 */
4803bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_RX_CLK         QE_CLK_NONE
4813bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_TX_CLK         QE_CLK_NONE
4823bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_ETH_TYPE       GIGA_ETH
4833bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_PHY_ADDR       6
484582c55a0SHeiko Schocher #define CONFIG_SYS_UEC8_INTERFACE_TYPE SGMII
485582c55a0SHeiko Schocher #define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
4863bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH8 */
4873bd8e532SHaiying Wang 
488765547dcSHaiying Wang #endif /* CONFIG_QE */
489765547dcSHaiying Wang 
490765547dcSHaiying Wang #if defined(CONFIG_PCI)
491765547dcSHaiying Wang 
492765547dcSHaiying Wang #define CONFIG_NET_MULTI
493765547dcSHaiying Wang #define CONFIG_PCI_PNP			/* do pci plug-and-play */
494765547dcSHaiying Wang 
495765547dcSHaiying Wang #undef CONFIG_EEPRO100
496765547dcSHaiying Wang #undef CONFIG_TULIP
49716855ec1SKumar Gala #define CONFIG_E1000			/* Define e1000 pci Ethernet card */
498765547dcSHaiying Wang 
499765547dcSHaiying Wang #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
500765547dcSHaiying Wang 
501765547dcSHaiying Wang #endif	/* CONFIG_PCI */
502765547dcSHaiying Wang 
503765547dcSHaiying Wang #ifndef CONFIG_NET_MULTI
504765547dcSHaiying Wang #define CONFIG_NET_MULTI	1
505765547dcSHaiying Wang #endif
506765547dcSHaiying Wang 
507765547dcSHaiying Wang /*
508765547dcSHaiying Wang  * Environment
509765547dcSHaiying Wang  */
510674ef7bdSLiu Yu #if defined(CONFIG_SYS_RAMBOOT)
511674ef7bdSLiu Yu #if defined(CONFIG_RAMBOOT_NAND)
512674ef7bdSLiu Yu #define CONFIG_ENV_IS_IN_NAND	1
513674ef7bdSLiu Yu #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
514674ef7bdSLiu Yu #define CONFIG_ENV_OFFSET	((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
515674ef7bdSLiu Yu #endif
516674ef7bdSLiu Yu #else
517765547dcSHaiying Wang #define CONFIG_ENV_IS_IN_FLASH	1
518fb279490SHaiying Wang #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
5191b8e4fa1SHaiying Wang #define CONFIG_ENV_SECT_SIZE	0x20000	/* 128K(one sector) for env */
5201b8e4fa1SHaiying Wang #define CONFIG_ENV_SIZE		0x2000
521674ef7bdSLiu Yu #endif
522765547dcSHaiying Wang 
523765547dcSHaiying Wang #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
524765547dcSHaiying Wang #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
525765547dcSHaiying Wang 
526765547dcSHaiying Wang /* QE microcode/firmware address */
527765547dcSHaiying Wang #define CONFIG_SYS_QE_FW_ADDR	0xfff00000
528765547dcSHaiying Wang 
529765547dcSHaiying Wang /*
530765547dcSHaiying Wang  * BOOTP options
531765547dcSHaiying Wang  */
532765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTFILESIZE
533765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTPATH
534765547dcSHaiying Wang #define CONFIG_BOOTP_GATEWAY
535765547dcSHaiying Wang #define CONFIG_BOOTP_HOSTNAME
536765547dcSHaiying Wang 
537765547dcSHaiying Wang 
538765547dcSHaiying Wang /*
539765547dcSHaiying Wang  * Command line configuration.
540765547dcSHaiying Wang  */
541765547dcSHaiying Wang #include <config_cmd_default.h>
542765547dcSHaiying Wang 
543765547dcSHaiying Wang #define CONFIG_CMD_PING
544765547dcSHaiying Wang #define CONFIG_CMD_I2C
545765547dcSHaiying Wang #define CONFIG_CMD_MII
546765547dcSHaiying Wang #define CONFIG_CMD_ELF
547765547dcSHaiying Wang #define CONFIG_CMD_IRQ
548765547dcSHaiying Wang #define CONFIG_CMD_SETEXPR
549199e262eSBecky Bruce #define CONFIG_CMD_REGINFO
550765547dcSHaiying Wang 
551765547dcSHaiying Wang #if defined(CONFIG_PCI)
552765547dcSHaiying Wang     #define CONFIG_CMD_PCI
553765547dcSHaiying Wang #endif
554765547dcSHaiying Wang 
555765547dcSHaiying Wang 
556765547dcSHaiying Wang #undef CONFIG_WATCHDOG			/* watchdog disabled */
557765547dcSHaiying Wang 
5587f52ed5eSAnton Vorontsov #define CONFIG_MMC     1
5597f52ed5eSAnton Vorontsov 
5607f52ed5eSAnton Vorontsov #ifdef CONFIG_MMC
5617f52ed5eSAnton Vorontsov #define CONFIG_FSL_ESDHC
562a6da8b81SChenhui Zhao #define CONFIG_FSL_ESDHC_PIN_MUX
5637f52ed5eSAnton Vorontsov #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
5647f52ed5eSAnton Vorontsov #define CONFIG_CMD_MMC
5657f52ed5eSAnton Vorontsov #define CONFIG_GENERIC_MMC
5667f52ed5eSAnton Vorontsov #define CONFIG_CMD_EXT2
5677f52ed5eSAnton Vorontsov #define CONFIG_CMD_FAT
5687f52ed5eSAnton Vorontsov #define CONFIG_DOS_PARTITION
5697f52ed5eSAnton Vorontsov #endif
5707f52ed5eSAnton Vorontsov 
571765547dcSHaiying Wang /*
572765547dcSHaiying Wang  * Miscellaneous configurable options
573765547dcSHaiying Wang  */
574765547dcSHaiying Wang #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
575765547dcSHaiying Wang #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
5765be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
577765547dcSHaiying Wang #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
578765547dcSHaiying Wang #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
579765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB)
580765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE	2048		/* Console I/O Buffer Size */
581765547dcSHaiying Wang #else
582765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE	512		/* Console I/O Buffer Size */
583765547dcSHaiying Wang #endif
584765547dcSHaiying Wang #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
585765547dcSHaiying Wang 						/* Print Buffer Size */
586765547dcSHaiying Wang #define CONFIG_SYS_MAXARGS	32		/* max number of command args */
587765547dcSHaiying Wang #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
588765547dcSHaiying Wang 						/* Boot Argument Buffer Size */
589765547dcSHaiying Wang #define CONFIG_SYS_HZ	1000		/* decrementer freq: 1ms ticks */
590765547dcSHaiying Wang 
591765547dcSHaiying Wang /*
592765547dcSHaiying Wang  * For booting Linux, the board info and command line data
59389188a62SKumar Gala  * have to be in the first 16 MB of memory, since this is
594765547dcSHaiying Wang  * the maximum mapped by the Linux kernel during initialization.
595765547dcSHaiying Wang  */
59689188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)
597765547dcSHaiying Wang 					/* Initial Memory map for Linux*/
598765547dcSHaiying Wang 
599765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB)
600765547dcSHaiying Wang #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
601765547dcSHaiying Wang #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
602765547dcSHaiying Wang #endif
603765547dcSHaiying Wang 
604765547dcSHaiying Wang /*
605765547dcSHaiying Wang  * Environment Configuration
606765547dcSHaiying Wang  */
607765547dcSHaiying Wang #define CONFIG_HOSTNAME mpc8569mds
608765547dcSHaiying Wang #define CONFIG_ROOTPATH  /nfsroot
609765547dcSHaiying Wang #define CONFIG_BOOTFILE  your.uImage
610765547dcSHaiying Wang 
611765547dcSHaiying Wang #define CONFIG_SERVERIP  192.168.1.1
612765547dcSHaiying Wang #define CONFIG_GATEWAYIP 192.168.1.1
613765547dcSHaiying Wang #define CONFIG_NETMASK   255.255.255.0
614765547dcSHaiying Wang 
615765547dcSHaiying Wang #define CONFIG_LOADADDR  200000   /*default location for tftp and bootm*/
616765547dcSHaiying Wang 
617765547dcSHaiying Wang #define CONFIG_BOOTDELAY 10       /* -1 disables auto-boot */
618765547dcSHaiying Wang #undef  CONFIG_BOOTARGS           /* the boot command will set bootargs*/
619765547dcSHaiying Wang 
620765547dcSHaiying Wang #define CONFIG_BAUDRATE	115200
621765547dcSHaiying Wang 
622765547dcSHaiying Wang #define	CONFIG_EXTRA_ENV_SETTINGS					\
623765547dcSHaiying Wang 	"netdev=eth0\0"							\
624765547dcSHaiying Wang 	"consoledev=ttyS0\0"						\
625765547dcSHaiying Wang 	"ramdiskaddr=600000\0"						\
626765547dcSHaiying Wang 	"ramdiskfile=your.ramdisk.u-boot\0"				\
627765547dcSHaiying Wang 	"fdtaddr=400000\0"						\
628765547dcSHaiying Wang 	"fdtfile=your.fdt.dtb\0"					\
629765547dcSHaiying Wang 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
630765547dcSHaiying Wang 	"nfsroot=$serverip:$rootpath "					\
631765547dcSHaiying Wang 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
632765547dcSHaiying Wang 	"console=$consoledev,$baudrate $othbootargs\0"			\
633765547dcSHaiying Wang 	"ramargs=setenv bootargs root=/dev/ram rw "			\
634765547dcSHaiying Wang 	"console=$consoledev,$baudrate $othbootargs\0"			\
635765547dcSHaiying Wang 
636765547dcSHaiying Wang #define CONFIG_NFSBOOTCOMMAND						\
637765547dcSHaiying Wang 	"run nfsargs;"							\
638765547dcSHaiying Wang 	"tftp $loadaddr $bootfile;"					\
639765547dcSHaiying Wang 	"tftp $fdtaddr $fdtfile;"					\
640765547dcSHaiying Wang 	"bootm $loadaddr - $fdtaddr"
641765547dcSHaiying Wang 
642765547dcSHaiying Wang #define CONFIG_RAMBOOTCOMMAND						\
643765547dcSHaiying Wang 	"run ramargs;"							\
644765547dcSHaiying Wang 	"tftp $ramdiskaddr $ramdiskfile;"				\
645765547dcSHaiying Wang 	"tftp $loadaddr $bootfile;"					\
646765547dcSHaiying Wang 	"bootm $loadaddr $ramdiskaddr"
647765547dcSHaiying Wang 
648765547dcSHaiying Wang #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
649765547dcSHaiying Wang 
650765547dcSHaiying Wang #endif	/* __CONFIG_H */
651